gadget.c 71.0 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
#include <linux/pm_runtime.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/list.h>
#include <linux/dma-mapping.h>

#include <linux/usb/ch9.h>
#include <linux/usb/gadget.h>

33
#include "debug.h"
34 35 36 37
#include "core.h"
#include "gadget.h"
#include "io.h"

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
 * @dwc: pointer to our context structure
 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
 *
 * Caller should take care of locking. This function will
 * return 0 on success or -EINVAL if wrong Test Selector
 * is passed
 */
int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;

	switch (mode) {
	case TEST_J:
	case TEST_K:
	case TEST_SE0_NAK:
	case TEST_PACKET:
	case TEST_FORCE_EN:
		reg |= mode << 1;
		break;
	default:
		return -EINVAL;
	}

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	return 0;
}

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/**
 * dwc3_gadget_get_link_state - Gets current state of USB Link
 * @dwc: pointer to our context structure
 *
 * Caller should take care of locking. This function will
 * return the link state on success (>= 0) or -ETIMEDOUT.
 */
int dwc3_gadget_get_link_state(struct dwc3 *dwc)
{
	u32		reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	return DWC3_DSTS_USBLNKST(reg);
}

87 88 89 90 91 92
/**
 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
 * @dwc: pointer to our context structure
 * @state: the state to put link into
 *
 * Caller should take care of locking. This function will
93
 * return 0 on success or -ETIMEDOUT.
94 95 96
 */
int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
{
97
	int		retries = 10000;
98 99
	u32		reg;

100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
	/*
	 * Wait until device controller is ready. Only applies to 1.94a and
	 * later RTL.
	 */
	if (dwc->revision >= DWC3_REVISION_194A) {
		while (--retries) {
			reg = dwc3_readl(dwc->regs, DWC3_DSTS);
			if (reg & DWC3_DSTS_DCNRD)
				udelay(5);
			else
				break;
		}

		if (retries <= 0)
			return -ETIMEDOUT;
	}

117 118 119 120 121 122 123
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;

	/* set requested state */
	reg |= DWC3_DCTL_ULSTCHNGREQ(state);
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

124 125 126 127 128 129 130
	/*
	 * The following code is racy when called from dwc3_gadget_wakeup,
	 * and is not needed, at least on newer versions
	 */
	if (dwc->revision >= DWC3_REVISION_194A)
		return 0;

131
	/* wait for a change in DSTS */
132
	retries = 10000;
133 134 135 136 137 138
	while (--retries) {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		if (DWC3_DSTS_USBLNKST(reg) == state)
			return 0;

139
		udelay(5);
140 141
	}

142 143
	dwc3_trace(trace_dwc3_gadget,
			"link state change request timed out");
144 145 146 147

	return -ETIMEDOUT;
}

148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
/**
 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
 * @dwc: pointer to our context structure
 *
 * This function will a best effort FIFO allocation in order
 * to improve FIFO usage and throughput, while still allowing
 * us to enable as many endpoints as possible.
 *
 * Keep in mind that this operation will be highly dependent
 * on the configured size for RAM1 - which contains TxFifo -,
 * the amount of endpoints enabled on coreConsultant tool, and
 * the width of the Master Bus.
 *
 * In the ideal world, we would always be able to satisfy the
 * following equation:
 *
 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
 *
 * Unfortunately, due to many variables that's not always the case.
 */
int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
{
	int		last_fifo_depth = 0;
	int		ram1_depth;
	int		fifo_size;
	int		mdwidth;
	int		num;

	if (!dwc->needs_fifo_resize)
		return 0;

	ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
	mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);

	/* MDWIDTH is represented in bits, we need it in bytes */
	mdwidth >>= 3;

	/*
	 * FIXME For now we will only allocate 1 wMaxPacketSize space
	 * for each enabled endpoint, later patches will come to
	 * improve this algorithm so that we better use the internal
	 * FIFO space
	 */
192 193 194
	for (num = 0; num < dwc->num_in_eps; num++) {
		/* bit0 indicates direction; 1 means IN ep */
		struct dwc3_ep	*dep = dwc->eps[(num << 1) | 1];
195
		int		mult = 1;
196 197 198 199 200
		int		tmp;

		if (!(dep->flags & DWC3_EP_ENABLED))
			continue;

201 202
		if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
				|| usb_endpoint_xfer_isoc(dep->endpoint.desc))
203 204 205 206 207 208 209 210 211 212 213 214 215 216
			mult = 3;

		/*
		 * REVISIT: the following assumes we will always have enough
		 * space available on the FIFO RAM for all possible use cases.
		 * Make sure that's true somehow and change FIFO allocation
		 * accordingly.
		 *
		 * If we have Bulk or Isochronous endpoints, we want
		 * them to be able to be very, very fast. So we're giving
		 * those endpoints a fifo_size which is enough for 3 full
		 * packets
		 */
		tmp = mult * (dep->endpoint.maxpacket + mdwidth);
217 218 219
		tmp += mdwidth;

		fifo_size = DIV_ROUND_UP(tmp, mdwidth);
220

221 222
		fifo_size |= (last_fifo_depth << 16);

223
		dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
224 225
				dep->name, last_fifo_depth, fifo_size & 0xffff);

226
		dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
227 228 229 230 231 232 233

		last_fifo_depth += (fifo_size & 0xffff);
	}

	return 0;
}

234 235 236 237
void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
		int status)
{
	struct dwc3			*dwc = dep->dwc;
238
	int				i;
239 240

	if (req->queued) {
241 242
		i = 0;
		do {
243
			dep->busy_slot++;
244 245 246 247 248 249 250
			/*
			 * Skip LINK TRB. We can't use req->trb and check for
			 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
			 * just completed (not the LINK TRB).
			 */
			if (((dep->busy_slot & DWC3_TRB_MASK) ==
				DWC3_TRB_NUM- 1) &&
251
				usb_endpoint_xfer_isoc(dep->endpoint.desc))
252 253
				dep->busy_slot++;
		} while(++i < req->request.num_mapped_sgs);
254
		req->queued = false;
255 256
	}
	list_del(&req->list);
257
	req->trb = NULL;
258 259 260 261

	if (req->request.status == -EINPROGRESS)
		req->request.status = status;

262 263 264 265 266
	if (dwc->ep0_bounced && dep->number == 0)
		dwc->ep0_bounced = false;
	else
		usb_gadget_unmap_request(&dwc->gadget, &req->request,
				req->direction);
267

268
	trace_dwc3_gadget_giveback(req);
269 270

	spin_unlock(&dwc->lock);
271
	usb_gadget_giveback_request(&dep->endpoint, &req->request);
272 273 274
	spin_lock(&dwc->lock);
}

275
int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
276 277 278 279
{
	u32		timeout = 500;
	u32		reg;

280
	trace_dwc3_gadget_generic_cmd(cmd, param);
281

282 283 284 285 286 287
	dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
	dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
		if (!(reg & DWC3_DGCMD_CMDACT)) {
288 289
			dwc3_trace(trace_dwc3_gadget,
					"Command Complete --> %d",
290
					DWC3_DGCMD_STATUS(reg));
291 292
			if (DWC3_DGCMD_STATUS(reg))
				return -EINVAL;
293 294 295 296 297 298 299 300
			return 0;
		}

		/*
		 * We can't sleep here, because it's also called from
		 * interrupt context.
		 */
		timeout--;
301 302 303
		if (!timeout) {
			dwc3_trace(trace_dwc3_gadget,
					"Command Timed Out");
304
			return -ETIMEDOUT;
305
		}
306 307 308 309
		udelay(1);
	} while (1);
}

310 311 312 313
int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
		unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
{
	struct dwc3_ep		*dep = dwc->eps[ep];
314
	u32			timeout = 500;
315 316
	u32			reg;

317
	trace_dwc3_gadget_ep_cmd(dep, cmd, params);
318

319 320 321
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
	dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
322 323 324 325 326

	dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
	do {
		reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
		if (!(reg & DWC3_DEPCMD_CMDACT)) {
327 328
			dwc3_trace(trace_dwc3_gadget,
					"Command Complete --> %d",
329
					DWC3_DEPCMD_STATUS(reg));
330 331
			if (DWC3_DEPCMD_STATUS(reg))
				return -EINVAL;
332 333 334 335 336 337 338 339
			return 0;
		}

		/*
		 * We can't sleep here, because it is also called from
		 * interrupt context.
		 */
		timeout--;
340 341 342
		if (!timeout) {
			dwc3_trace(trace_dwc3_gadget,
					"Command Timed Out");
343
			return -ETIMEDOUT;
344
		}
345

346
		udelay(1);
347 348 349 350
	} while (1);
}

static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
351
		struct dwc3_trb *trb)
352
{
353
	u32		offset = (char *) trb - (char *) dep->trb_pool;
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397

	return dep->trb_pool_dma + offset;
}

static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	if (dep->trb_pool)
		return 0;

	dep->trb_pool = dma_alloc_coherent(dwc->dev,
			sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			&dep->trb_pool_dma, GFP_KERNEL);
	if (!dep->trb_pool) {
		dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
				dep->name);
		return -ENOMEM;
	}

	return 0;
}

static void dwc3_free_trb_pool(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;

	dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
			dep->trb_pool, dep->trb_pool_dma);

	dep->trb_pool = NULL;
	dep->trb_pool_dma = 0;
}

static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;
	u32			cmd;

	memset(&params, 0x00, sizeof(params));

	if (dep->number != 1) {
		cmd = DWC3_DEPCMD_DEPSTARTCFG;
		/* XferRscIdx == 0 for ep0 and 2 for the remaining */
398 399 400 401
		if (dep->number > 1) {
			if (dwc->start_config_issued)
				return 0;
			dwc->start_config_issued = true;
402
			cmd |= DWC3_DEPCMD_PARAM(2);
403
		}
404 405 406 407 408 409 410 411

		return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
	}

	return 0;
}

static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
412
		const struct usb_endpoint_descriptor *desc,
413
		const struct usb_ss_ep_comp_descriptor *comp_desc,
414
		bool ignore, bool restore)
415 416 417 418 419
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

420
	params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
421 422 423 424 425 426 427 428
		| DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));

	/* Burst size is only needed in SuperSpeed mode */
	if (dwc->gadget.speed == USB_SPEED_SUPER) {
		u32 burst = dep->endpoint.maxburst - 1;

		params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
	}
429

430 431 432
	if (ignore)
		params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;

433 434 435 436 437
	if (restore) {
		params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
		params.param2 |= dep->saved_state;
	}

438 439
	params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
		| DWC3_DEPCFG_XFER_NOT_READY_EN;
440

441
	if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
442 443
		params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
			| DWC3_DEPCFG_STREAM_EVENT_EN;
444 445 446
		dep->stream_capable = true;
	}

447
	if (!usb_endpoint_xfer_control(desc))
448
		params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
449 450 451 452 453 454 455

	/*
	 * We are doing 1:1 mapping for endpoints, meaning
	 * Physical Endpoints 2 maps to Logical Endpoint 2 and
	 * so on. We consider the direction bit as part of the physical
	 * endpoint number. So USB endpoint 0x81 is 0x03.
	 */
456
	params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
457 458 459 460 461 462

	/*
	 * We must use the lower 16 TX FIFOs even though
	 * HW might have more
	 */
	if (dep->direction)
463
		params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
464 465

	if (desc->bInterval) {
466
		params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
467 468 469 470 471 472 473 474 475 476 477 478 479
		dep->interval = 1 << (desc->bInterval - 1);
	}

	return dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETEPCONFIG, &params);
}

static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_gadget_ep_cmd_params params;

	memset(&params, 0x00, sizeof(params));

480
	params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
481 482 483 484 485 486 487 488 489 490 491 492 493

	return dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
}

/**
 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
 * @dep: endpoint to be initialized
 * @desc: USB Endpoint Descriptor
 *
 * Caller should take care of locking
 */
static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
494
		const struct usb_endpoint_descriptor *desc,
495
		const struct usb_ss_ep_comp_descriptor *comp_desc,
496
		bool ignore, bool restore)
497 498 499
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;
500
	int			ret;
501

502
	dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
503

504 505 506 507 508 509
	if (!(dep->flags & DWC3_EP_ENABLED)) {
		ret = dwc3_gadget_start_config(dwc, dep);
		if (ret)
			return ret;
	}

510 511
	ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
			restore);
512 513 514 515
	if (ret)
		return ret;

	if (!(dep->flags & DWC3_EP_ENABLED)) {
516 517
		struct dwc3_trb	*trb_st_hw;
		struct dwc3_trb	*trb_link;
518 519 520 521 522

		ret = dwc3_gadget_set_xfer_resource(dwc, dep);
		if (ret)
			return ret;

523
		dep->endpoint.desc = desc;
524
		dep->comp_desc = comp_desc;
525 526 527 528 529 530 531 532 533 534
		dep->type = usb_endpoint_type(desc);
		dep->flags |= DWC3_EP_ENABLED;

		reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
		reg |= DWC3_DALEPENA_EP(dep->number);
		dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

		if (!usb_endpoint_xfer_isoc(desc))
			return 0;

535
		/* Link TRB for ISOC. The HWO bit is never reset */
536 537
		trb_st_hw = &dep->trb_pool[0];

538
		trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
539
		memset(trb_link, 0, sizeof(*trb_link));
540

541 542 543 544
		trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
		trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
		trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
545 546
	}

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	switch (usb_endpoint_type(desc)) {
	case USB_ENDPOINT_XFER_CONTROL:
		strlcat(dep->name, "-control", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_ISOC:
		strlcat(dep->name, "-isoc", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_BULK:
		strlcat(dep->name, "-bulk", sizeof(dep->name));
		break;
	case USB_ENDPOINT_XFER_INT:
		strlcat(dep->name, "-int", sizeof(dep->name));
		break;
	default:
		dev_err(dwc->dev, "invalid endpoint transfer type\n");
	}

564 565 566
	return 0;
}

567
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
568
static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
569 570 571
{
	struct dwc3_request		*req;

572
	if (!list_empty(&dep->req_queued)) {
573
		dwc3_stop_active_transfer(dwc, dep->number, true);
574

575
		/* - giveback all requests to gadget driver */
576 577 578 579 580
		while (!list_empty(&dep->req_queued)) {
			req = next_request(&dep->req_queued);

			dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
		}
581 582
	}

583 584 585
	while (!list_empty(&dep->request_list)) {
		req = next_request(&dep->request_list);

586
		dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
587 588 589 590 591 592 593
	}
}

/**
 * __dwc3_gadget_ep_disable - Disables a HW endpoint
 * @dep: the endpoint to disable
 *
594 595 596
 * This function also removes requests which are currently processed ny the
 * hardware and those which are not yet scheduled.
 * Caller should take care of locking.
597 598 599 600 601 602
 */
static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
{
	struct dwc3		*dwc = dep->dwc;
	u32			reg;

603 604
	dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);

605
	dwc3_remove_requests(dwc, dep);
606

607 608
	/* make sure HW endpoint isn't stalled */
	if (dep->flags & DWC3_EP_STALL)
609
		__dwc3_gadget_ep_set_halt(dep, 0, false);
610

611 612 613 614
	reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
	reg &= ~DWC3_DALEPENA_EP(dep->number);
	dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);

615
	dep->stream_capable = false;
616
	dep->endpoint.desc = NULL;
617
	dep->comp_desc = NULL;
618
	dep->type = 0;
619
	dep->flags = 0;
620

621 622 623 624
	snprintf(dep->name, sizeof(dep->name), "ep%d%s",
			dep->number >> 1,
			(dep->number & 1) ? "in" : "out");

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
	return 0;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	return -EINVAL;
}

static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
{
	return -EINVAL;
}

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_ep_enable(struct usb_ep *ep,
		const struct usb_endpoint_descriptor *desc)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	if (!desc->wMaxPacketSize) {
		pr_debug("dwc3: missing wMaxPacketSize\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

664 665 666
	if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
					"%s is already enabled\n",
					dep->name))
667 668
		return 0;

669
	spin_lock_irqsave(&dwc->lock, flags);
670
	ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_disable(struct usb_ep *ep)
{
	struct dwc3_ep			*dep;
	struct dwc3			*dwc;
	unsigned long			flags;
	int				ret;

	if (!ep) {
		pr_debug("dwc3: invalid parameters\n");
		return -EINVAL;
	}

	dep = to_dwc3_ep(ep);
	dwc = dep->dwc;

691 692 693
	if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
					"%s is already disabled\n",
					dep->name))
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
		return 0;

	spin_lock_irqsave(&dwc->lock, flags);
	ret = __dwc3_gadget_ep_disable(dep);
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req;
	struct dwc3_ep			*dep = to_dwc3_ep(ep);

	req = kzalloc(sizeof(*req), gfp_flags);
710
	if (!req)
711 712 713 714 715
		return NULL;

	req->epnum	= dep->number;
	req->dep	= dep;

716 717
	trace_dwc3_alloc_request(req);

718 719 720 721 722 723 724 725
	return &req->request;
}

static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);

726
	trace_dwc3_free_request(req);
727 728 729
	kfree(req);
}

730 731 732 733 734
/**
 * dwc3_prepare_one_trb - setup one TRB from one request
 * @dep: endpoint for which this request is prepared
 * @req: dwc3_request pointer
 */
735
static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
736
		struct dwc3_request *req, dma_addr_t dma,
737
		unsigned length, unsigned last, unsigned chain, unsigned node)
738
{
739
	struct dwc3_trb		*trb;
740

741
	dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
742 743 744 745
			dep->name, req, (unsigned long long) dma,
			length, last ? " last" : "",
			chain ? " chain" : "");

746 747

	trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
748

749 750
	if (!req->trb) {
		dwc3_gadget_move_request_queued(req);
751 752
		req->trb = trb;
		req->trb_dma = dwc3_trb_dma_offset(dep, trb);
753
		req->start_slot = dep->free_slot & DWC3_TRB_MASK;
754
	}
755

756
	dep->free_slot++;
757 758 759 760
	/* Skip the LINK-TRB on ISOC */
	if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
			usb_endpoint_xfer_isoc(dep->endpoint.desc))
		dep->free_slot++;
761

762 763 764
	trb->size = DWC3_TRB_SIZE_LENGTH(length);
	trb->bpl = lower_32_bits(dma);
	trb->bph = upper_32_bits(dma);
765

766
	switch (usb_endpoint_type(dep->endpoint.desc)) {
767
	case USB_ENDPOINT_XFER_CONTROL:
768
		trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
769 770 771
		break;

	case USB_ENDPOINT_XFER_ISOC:
772 773 774 775
		if (!node)
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
		else
			trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
776 777 778 779
		break;

	case USB_ENDPOINT_XFER_BULK:
	case USB_ENDPOINT_XFER_INT:
780
		trb->ctrl = DWC3_TRBCTL_NORMAL;
781 782 783 784 785 786 787 788 789
		break;
	default:
		/*
		 * This is only possible with faulty memory because we
		 * checked it already :)
		 */
		BUG();
	}

790 791 792
	if (!req->request.no_interrupt && !chain)
		trb->ctrl |= DWC3_TRB_CTRL_IOC;

793
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
794 795
		trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
		trb->ctrl |= DWC3_TRB_CTRL_CSP;
796 797
	} else if (last) {
		trb->ctrl |= DWC3_TRB_CTRL_LST;
798
	}
799

800 801 802
	if (chain)
		trb->ctrl |= DWC3_TRB_CTRL_CHN;

803
	if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
804
		trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
805

806
	trb->ctrl |= DWC3_TRB_CTRL_HWO;
807 808

	trace_dwc3_prepare_trb(dep, trb);
809 810
}

811 812 813 814 815
/*
 * dwc3_prepare_trbs - setup TRBs from requests
 * @dep: endpoint for which requests are being prepared
 * @starting: true if the endpoint is idle and no requests are queued.
 *
816 817 818
 * The function goes through the requests list and sets up TRBs for the
 * transfers. The function returns once there are no more TRBs available or
 * it runs out of requests.
819
 */
820
static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
821
{
822
	struct dwc3_request	*req, *n;
823
	u32			trbs_left;
824
	u32			max;
825
	unsigned int		last_one = 0;
826 827 828 829 830

	BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);

	/* the first request must not be queued */
	trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
831

832
	/* Can't wrap around on a non-isoc EP since there's no link TRB */
833
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
834 835 836 837 838
		max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
		if (trbs_left > max)
			trbs_left = max;
	}

839
	/*
840 841
	 * If busy & slot are equal than it is either full or empty. If we are
	 * starting to process requests then we are empty. Otherwise we are
842 843 844 845
	 * full and don't do anything
	 */
	if (!trbs_left) {
		if (!starting)
846
			return;
847 848 849 850 851
		trbs_left = DWC3_TRB_NUM;
		/*
		 * In case we start from scratch, we queue the ISOC requests
		 * starting from slot 1. This is done because we use ring
		 * buffer and have no LST bit to stop us. Instead, we place
852
		 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
853 854 855 856 857 858
		 * after the first request so we start at slot 1 and have
		 * 7 requests proceed before we hit the first IOC.
		 * Other transfer types don't use the ring buffer and are
		 * processed from the first TRB until the last one. Since we
		 * don't wrap around we have to start at the beginning.
		 */
859
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
860 861 862 863 864 865 866 867 868
			dep->busy_slot = 1;
			dep->free_slot = 1;
		} else {
			dep->busy_slot = 0;
			dep->free_slot = 0;
		}
	}

	/* The last TRB is a link TRB, not used for xfer */
869
	if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
870
		return;
871 872

	list_for_each_entry_safe(req, n, &dep->request_list, list) {
873 874
		unsigned	length;
		dma_addr_t	dma;
875
		last_one = false;
876

877 878 879 880 881
		if (req->request.num_mapped_sgs > 0) {
			struct usb_request *request = &req->request;
			struct scatterlist *sg = request->sg;
			struct scatterlist *s;
			int		i;
882

883 884
			for_each_sg(sg, s, request->num_mapped_sgs, i) {
				unsigned chain = true;
885

886 887
				length = sg_dma_len(s);
				dma = sg_dma_address(s);
888

889 890
				if (i == (request->num_mapped_sgs - 1) ||
						sg_is_last(s)) {
891
					if (list_empty(&dep->request_list))
892
						last_one = true;
893 894
					chain = false;
				}
895

896 897 898
				trbs_left--;
				if (!trbs_left)
					last_one = true;
899

900 901
				if (last_one)
					chain = false;
902

903
				dwc3_prepare_one_trb(dep, req, dma, length,
904
						last_one, chain, i);
905

906 907 908
				if (last_one)
					break;
			}
909 910 911

			if (last_one)
				break;
912
		} else {
913 914 915
			dma = req->request.dma;
			length = req->request.length;
			trbs_left--;
916

917 918
			if (!trbs_left)
				last_one = 1;
919

920 921 922
			/* Is this the last request? */
			if (list_is_last(&req->list, &dep->request_list))
				last_one = 1;
923

924
			dwc3_prepare_one_trb(dep, req, dma, length,
925
					last_one, false, 0);
926

927 928
			if (last_one)
				break;
929 930 931 932 933 934 935 936 937 938 939 940 941 942
		}
	}
}

static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
		int start_new)
{
	struct dwc3_gadget_ep_cmd_params params;
	struct dwc3_request		*req;
	struct dwc3			*dwc = dep->dwc;
	int				ret;
	u32				cmd;

	if (start_new && (dep->flags & DWC3_EP_BUSY)) {
943
		dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
944 945 946 947 948 949 950 951 952 953 954 955 956 957
		return -EBUSY;
	}

	/*
	 * If we are getting here after a short-out-packet we don't enqueue any
	 * new requests as we try to set the IOC bit only on the last request.
	 */
	if (start_new) {
		if (list_empty(&dep->req_queued))
			dwc3_prepare_trbs(dep, start_new);

		/* req points to the first request which will be sent */
		req = next_request(&dep->req_queued);
	} else {
958 959
		dwc3_prepare_trbs(dep, start_new);

960
		/*
961
		 * req points to the first request where HWO changed from 0 to 1
962
		 */
963
		req = next_request(&dep->req_queued);
964 965 966 967 968 969 970 971
	}
	if (!req) {
		dep->flags |= DWC3_EP_PENDING_REQUEST;
		return 0;
	}

	memset(&params, 0, sizeof(params));

972 973 974
	if (start_new) {
		params.param0 = upper_32_bits(req->trb_dma);
		params.param1 = lower_32_bits(req->trb_dma);
975
		cmd = DWC3_DEPCMD_STARTTRANSFER;
976
	} else {
977
		cmd = DWC3_DEPCMD_UPDATETRANSFER;
978
	}
979 980 981 982 983 984 985

	cmd |= DWC3_DEPCMD_PARAM(cmd_param);
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	if (ret < 0) {
		/*
		 * FIXME we need to iterate over the list of requests
		 * here and stop, unmap, free and del each of the linked
986
		 * requests instead of what we do now.
987
		 */
988 989
		usb_gadget_unmap_request(&dwc->gadget, &req->request,
				req->direction);
990 991 992 993 994
		list_del(&req->list);
		return ret;
	}

	dep->flags |= DWC3_EP_BUSY;
995

996
	if (start_new) {
997
		dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
998
				dep->number);
999
		WARN_ON_ONCE(!dep->resource_index);
1000
	}
1001

1002 1003 1004
	return 0;
}

1005 1006 1007 1008 1009 1010
static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, u32 cur_uf)
{
	u32 uf;

	if (list_empty(&dep->request_list)) {
1011 1012 1013
		dwc3_trace(trace_dwc3_gadget,
				"ISOC ep %s run out for requests",
				dep->name);
1014
		dep->flags |= DWC3_EP_PENDING_REQUEST;
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
		return;
	}

	/* 4 micro frames in the future */
	uf = cur_uf + dep->interval * 4;

	__dwc3_gadget_kick_transfer(dep, uf, 1);
}

static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
{
	u32 cur_uf, mask;

	mask = ~(dep->interval - 1);
	cur_uf = event->parameters & mask;

	__dwc3_gadget_start_isoc(dwc, dep, cur_uf);
}

1035 1036
static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
{
1037 1038 1039
	struct dwc3		*dwc = dep->dwc;
	int			ret;

1040
	if (!dep->endpoint.desc) {
1041 1042
		dwc3_trace(trace_dwc3_gadget,
				"trying to queue request %p to disabled %s\n",
1043 1044 1045 1046 1047 1048
				&req->request, dep->endpoint.name);
		return -ESHUTDOWN;
	}

	if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
				&req->request, req->dep->name)) {
1049 1050
		dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
				&req->request, req->dep->name);
1051 1052 1053
		return -EINVAL;
	}

1054 1055 1056 1057 1058
	req->request.actual	= 0;
	req->request.status	= -EINPROGRESS;
	req->direction		= dep->direction;
	req->epnum		= dep->number;

1059 1060
	trace_dwc3_ep_queue(req);

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	/*
	 * We only add to our list of requests now and
	 * start consuming the list once we get XferNotReady
	 * IRQ.
	 *
	 * That way, we avoid doing anything that we don't need
	 * to do now and defer it until the point we receive a
	 * particular token from the Host side.
	 *
	 * This will also avoid Host cancelling URBs due to too
1071
	 * many NAKs.
1072
	 */
1073 1074 1075 1076 1077
	ret = usb_gadget_map_request(&dwc->gadget, &req->request,
			dep->direction);
	if (ret)
		return ret;

1078 1079
	list_add_tail(&req->list, &dep->request_list);

1080 1081 1082 1083 1084 1085 1086 1087
	/*
	 * If there are no pending requests and the endpoint isn't already
	 * busy, we will just start the request straight away.
	 *
	 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
	 * little bit faster.
	 */
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1088
			!usb_endpoint_xfer_int(dep->endpoint.desc) &&
1089 1090
			!(dep->flags & DWC3_EP_BUSY)) {
		ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1091
		goto out;
1092 1093
	}

1094
	/*
1095
	 * There are a few special cases:
1096
	 *
1097 1098 1099 1100 1101 1102
	 * 1. XferNotReady with empty list of requests. We need to kick the
	 *    transfer here in that situation, otherwise we will be NAKing
	 *    forever. If we get XferNotReady before gadget driver has a
	 *    chance to queue a request, we will ACK the IRQ but won't be
	 *    able to receive the data until the next request is queued.
	 *    The following code is handling exactly that.
1103 1104 1105
	 *
	 */
	if (dep->flags & DWC3_EP_PENDING_REQUEST) {
1106 1107 1108 1109 1110 1111 1112
		/*
		 * If xfernotready is already elapsed and it is a case
		 * of isoc transfer, then issue END TRANSFER, so that
		 * you can receive xfernotready again and can have
		 * notion of current microframe.
		 */
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1113
			if (list_empty(&dep->req_queued)) {
1114
				dwc3_stop_active_transfer(dwc, dep->number, true);
1115 1116
				dep->flags = DWC3_EP_ENABLED;
			}
1117 1118 1119
			return 0;
		}

1120
		ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1121 1122 1123
		if (!ret)
			dep->flags &= ~DWC3_EP_PENDING_REQUEST;

1124
		goto out;
1125
	}
1126

1127 1128 1129 1130 1131 1132
	/*
	 * 2. XferInProgress on Isoc EP with an active transfer. We need to
	 *    kick the transfer here after queuing a request, otherwise the
	 *    core may not see the modified TRB(s).
	 */
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1133 1134
			(dep->flags & DWC3_EP_BUSY) &&
			!(dep->flags & DWC3_EP_MISSED_ISOC)) {
1135 1136
		WARN_ON_ONCE(!dep->resource_index);
		ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
1137
				false);
1138
		goto out;
1139
	}
1140

1141 1142 1143 1144 1145
	/*
	 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
	 * right away, otherwise host will not know we have streams to be
	 * handled.
	 */
1146
	if (dep->stream_capable)
1147 1148
		ret = __dwc3_gadget_kick_transfer(dep, 0, true);

1149 1150
out:
	if (ret && ret != -EBUSY)
1151 1152
		dwc3_trace(trace_dwc3_gadget,
				"%s: failed to kick transfers\n",
1153 1154 1155 1156 1157
				dep->name);
	if (ret == -EBUSY)
		ret = 0;

	return ret;
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
		struct usb_request *request)
{
	dwc3_gadget_ep_free_request(ep, request);
}

static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
{
	struct dwc3_request		*req;
	struct usb_request		*request;
	struct usb_ep			*ep = &dep->endpoint;

	dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
	request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
	if (!request)
		return -ENOMEM;

	request->length = 0;
	request->buf = dwc->zlp_buf;
	request->complete = __dwc3_gadget_ep_zlp_complete;

	req = to_dwc3_request(request);

	return __dwc3_gadget_ep_queue(dep, req);
}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196
static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
	gfp_t gfp_flags)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

1197
	spin_lock_irqsave(&dwc->lock, flags);
1198
	ret = __dwc3_gadget_ep_queue(dep, req);
1199 1200 1201 1202 1203 1204 1205

	/*
	 * Okay, here's the thing, if gadget driver has requested for a ZLP by
	 * setting request->zero, instead of doing magic, we will just queue an
	 * extra usb_request ourselves so that it gets handled the same way as
	 * any other request.
	 */
1206 1207
	if (ret == 0 && request->zero && request->length &&
	    (request->length % ep->maxpacket == 0))
1208 1209
		ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
		struct usb_request *request)
{
	struct dwc3_request		*req = to_dwc3_request(request);
	struct dwc3_request		*r = NULL;

	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;
	int				ret = 0;

1227 1228
	trace_dwc3_ep_dequeue(req);

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	spin_lock_irqsave(&dwc->lock, flags);

	list_for_each_entry(r, &dep->request_list, list) {
		if (r == req)
			break;
	}

	if (r != req) {
		list_for_each_entry(r, &dep->req_queued, list) {
			if (r == req)
				break;
		}
		if (r == req) {
			/* wait until it is processed */
1243
			dwc3_stop_active_transfer(dwc, dep->number, true);
1244
			goto out1;
1245 1246 1247 1248 1249 1250 1251
		}
		dev_err(dwc->dev, "request %p was not queued to %s\n",
				request, ep->name);
		ret = -EINVAL;
		goto out0;
	}

1252
out1:
1253 1254 1255 1256 1257 1258 1259 1260 1261
	/* giveback the request */
	dwc3_gadget_giveback(dep, req, -ECONNRESET);

out0:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

1262
int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
1263 1264 1265 1266 1267
{
	struct dwc3_gadget_ep_cmd_params	params;
	struct dwc3				*dwc = dep->dwc;
	int					ret;

1268 1269 1270 1271 1272
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
		dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
		return -EINVAL;
	}

1273 1274 1275
	memset(&params, 0x00, sizeof(params));

	if (value) {
1276 1277 1278
		if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
				(!list_empty(&dep->req_queued) ||
				 !list_empty(&dep->request_list)))) {
1279 1280
			dwc3_trace(trace_dwc3_gadget,
					"%s: pending request, cannot halt\n",
1281 1282 1283 1284
					dep->name);
			return -EAGAIN;
		}

1285 1286 1287
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_SETSTALL, &params);
		if (ret)
1288
			dev_err(dwc->dev, "failed to set STALL on %s\n",
1289 1290 1291 1292 1293 1294 1295
					dep->name);
		else
			dep->flags |= DWC3_EP_STALL;
	} else {
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
			DWC3_DEPCMD_CLEARSTALL, &params);
		if (ret)
1296
			dev_err(dwc->dev, "failed to clear STALL on %s\n",
1297 1298
					dep->name);
		else
1299
			dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
1300
	}
1301

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
	return ret;
}

static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
	struct dwc3			*dwc = dep->dwc;

	unsigned long			flags;

	int				ret;

	spin_lock_irqsave(&dwc->lock, flags);
1315
	ret = __dwc3_gadget_ep_set_halt(dep, value, false);
1316 1317 1318 1319 1320 1321 1322 1323
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
{
	struct dwc3_ep			*dep = to_dwc3_ep(ep);
1324 1325
	struct dwc3			*dwc = dep->dwc;
	unsigned long			flags;
1326
	int				ret;
1327

1328
	spin_lock_irqsave(&dwc->lock, flags);
1329 1330
	dep->flags |= DWC3_EP_WEDGE;

1331
	if (dep->number == 0 || dep->number == 1)
1332
		ret = __dwc3_gadget_ep0_set_halt(ep, 1);
1333
	else
1334
		ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
1335 1336 1337
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
}

/* -------------------------------------------------------------------------- */

static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
	.bLength	= USB_DT_ENDPOINT_SIZE,
	.bDescriptorType = USB_DT_ENDPOINT,
	.bmAttributes	= USB_ENDPOINT_XFER_CONTROL,
};

static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
	.enable		= dwc3_gadget_ep0_enable,
	.disable	= dwc3_gadget_ep0_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep0_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
1355
	.set_halt	= dwc3_gadget_ep0_set_halt,
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

static const struct usb_ep_ops dwc3_gadget_ep_ops = {
	.enable		= dwc3_gadget_ep_enable,
	.disable	= dwc3_gadget_ep_disable,
	.alloc_request	= dwc3_gadget_ep_alloc_request,
	.free_request	= dwc3_gadget_ep_free_request,
	.queue		= dwc3_gadget_ep_queue,
	.dequeue	= dwc3_gadget_ep_dequeue,
	.set_halt	= dwc3_gadget_ep_set_halt,
	.set_wedge	= dwc3_gadget_ep_set_wedge,
};

/* -------------------------------------------------------------------------- */

static int dwc3_gadget_get_frame(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	u32			reg;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	return DWC3_DSTS_SOFFN(reg);
}

static int dwc3_gadget_wakeup(struct usb_gadget *g)
{
	struct dwc3		*dwc = gadget_to_dwc(g);

	unsigned long		timeout;
	unsigned long		flags;

	u32			reg;

	int			ret = 0;

	u8			link_state;
	u8			speed;

	spin_lock_irqsave(&dwc->lock, flags);

	/*
	 * According to the Databook Remote wakeup request should
	 * be issued only when the device is in early suspend state.
	 *
	 * We can check that via USB Link State bits in DSTS register.
	 */
	reg = dwc3_readl(dwc->regs, DWC3_DSTS);

	speed = reg & DWC3_DSTS_CONNECTSPD;
	if (speed == DWC3_DSTS_SUPERSPEED) {
1407
		dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
		ret = -EINVAL;
		goto out;
	}

	link_state = DWC3_DSTS_USBLNKST(reg);

	switch (link_state) {
	case DWC3_LINK_STATE_RX_DET:	/* in HS, means Early Suspend */
	case DWC3_LINK_STATE_U3:	/* in HS, means SUSPEND */
		break;
	default:
1419 1420 1421
		dwc3_trace(trace_dwc3_gadget,
				"can't wakeup from '%s'\n",
				dwc3_gadget_link_string(link_state));
1422 1423 1424 1425
		ret = -EINVAL;
		goto out;
	}

1426 1427 1428 1429 1430
	ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
	if (ret < 0) {
		dev_err(dwc->dev, "failed to put link in Recovery\n");
		goto out;
	}
1431

1432 1433 1434
	/* Recent versions do this automatically */
	if (dwc->revision < DWC3_REVISION_194A) {
		/* write zeroes to Link Change Request */
1435
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1436 1437 1438
		reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}
1439

1440
	/* poll until Link State changes to ON */
1441 1442
	timeout = jiffies + msecs_to_jiffies(100);

1443
	while (!time_after(jiffies, timeout)) {
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);

		/* in HS, means ON */
		if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
			break;
	}

	if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
		dev_err(dwc->dev, "failed to send remote wakeup\n");
		ret = -EINVAL;
	}

out:
	spin_unlock_irqrestore(&dwc->lock, flags);

	return ret;
}

static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
		int is_selfpowered)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
1466
	unsigned long		flags;
1467

1468
	spin_lock_irqsave(&dwc->lock, flags);
1469
	g->is_selfpowered = !!is_selfpowered;
1470
	spin_unlock_irqrestore(&dwc->lock, flags);
1471 1472 1473 1474

	return 0;
}

1475
static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
1476 1477
{
	u32			reg;
1478
	u32			timeout = 500;
1479 1480

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1481
	if (is_on) {
1482 1483 1484 1485 1486 1487 1488 1489
		if (dwc->revision <= DWC3_REVISION_187A) {
			reg &= ~DWC3_DCTL_TRGTULST_MASK;
			reg |= DWC3_DCTL_TRGTULST_RX_DET;
		}

		if (dwc->revision >= DWC3_REVISION_194A)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;
		reg |= DWC3_DCTL_RUN_STOP;
1490 1491 1492 1493

		if (dwc->has_hibernation)
			reg |= DWC3_DCTL_KEEP_CONNECT;

1494
		dwc->pullups_connected = true;
1495
	} else {
1496
		reg &= ~DWC3_DCTL_RUN_STOP;
1497 1498 1499 1500

		if (dwc->has_hibernation && !suspend)
			reg &= ~DWC3_DCTL_KEEP_CONNECT;

1501
		dwc->pullups_connected = false;
1502
	}
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516

	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	do {
		reg = dwc3_readl(dwc->regs, DWC3_DSTS);
		if (is_on) {
			if (!(reg & DWC3_DSTS_DEVCTRLHLT))
				break;
		} else {
			if (reg & DWC3_DSTS_DEVCTRLHLT)
				break;
		}
		timeout--;
		if (!timeout)
1517
			return -ETIMEDOUT;
1518
		udelay(1);
1519 1520
	} while (1);

1521
	dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
1522 1523 1524
			dwc->gadget_driver
			? dwc->gadget_driver->function : "no-function",
			is_on ? "connect" : "disconnect");
1525 1526

	return 0;
1527 1528 1529 1530 1531 1532
}

static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1533
	int			ret;
1534 1535 1536 1537

	is_on = !!is_on;

	spin_lock_irqsave(&dwc->lock, flags);
1538
	ret = dwc3_gadget_run_stop(dwc, is_on, false);
1539 1540
	spin_unlock_irqrestore(&dwc->lock, flags);

1541
	return ret;
1542 1543
}

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
{
	u32			reg;

	/* Enable all but Start and End of Frame IRQs */
	reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
			DWC3_DEVTEN_EVNTOVERFLOWEN |
			DWC3_DEVTEN_CMDCMPLTEN |
			DWC3_DEVTEN_ERRTICERREN |
			DWC3_DEVTEN_WKUPEVTEN |
			DWC3_DEVTEN_ULSTCNGEN |
			DWC3_DEVTEN_CONNECTDONEEN |
			DWC3_DEVTEN_USBRSTEN |
			DWC3_DEVTEN_DISCONNEVTEN);

	dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
}

static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
{
	/* mask all interrupts */
	dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
}

static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
1569
static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
1570

1571 1572 1573 1574 1575 1576 1577
static int dwc3_gadget_start(struct usb_gadget *g,
		struct usb_gadget_driver *driver)
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	struct dwc3_ep		*dep;
	unsigned long		flags;
	int			ret = 0;
1578
	int			irq;
1579 1580
	u32			reg;

1581 1582
	irq = platform_get_irq(to_platform_device(dwc->dev), 0);
	ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1583
			IRQF_SHARED, "dwc3", dwc);
1584 1585 1586 1587 1588 1589
	if (ret) {
		dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
				irq, ret);
		goto err0;
	}

1590 1591 1592 1593 1594 1595 1596
	spin_lock_irqsave(&dwc->lock, flags);

	if (dwc->gadget_driver) {
		dev_err(dwc->dev, "%s is already bound to %s\n",
				dwc->gadget.name,
				dwc->gadget_driver->driver.name);
		ret = -EBUSY;
1597
		goto err1;
1598 1599 1600 1601 1602 1603
	}

	dwc->gadget_driver	= driver;

	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_SPEED_MASK);
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617

	/**
	 * WORKAROUND: DWC3 revision < 2.20a have an issue
	 * which would cause metastability state on Run/Stop
	 * bit if we try to force the IP to USB2-only mode.
	 *
	 * Because of that, we cannot configure the IP to any
	 * speed other than the SuperSpeed
	 *
	 * Refers to:
	 *
	 * STAR#9000525659: Clock Domain Crossing on DCTL in
	 * USB 2.0 Mode
	 */
1618
	if (dwc->revision < DWC3_REVISION_220A) {
1619
		reg |= DWC3_DCFG_SUPERSPEED;
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
	} else {
		switch (dwc->maximum_speed) {
		case USB_SPEED_LOW:
			reg |= DWC3_DSTS_LOWSPEED;
			break;
		case USB_SPEED_FULL:
			reg |= DWC3_DSTS_FULLSPEED1;
			break;
		case USB_SPEED_HIGH:
			reg |= DWC3_DSTS_HIGHSPEED;
			break;
		case USB_SPEED_SUPER:	/* FALLTHROUGH */
		case USB_SPEED_UNKNOWN:	/* FALTHROUGH */
		default:
			reg |= DWC3_DSTS_SUPERSPEED;
		}
	}
1637 1638
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);

1639 1640
	dwc->start_config_issued = false;

1641 1642 1643 1644
	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
1645 1646
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
1647 1648
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1649
		goto err2;
1650 1651 1652
	}

	dep = dwc->eps[1];
1653 1654
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
1655 1656
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
1657
		goto err3;
1658 1659 1660
	}

	/* begin to receive SETUP packets */
1661
	dwc->ep0state = EP0_SETUP_PHASE;
1662 1663
	dwc3_ep0_out_start(dwc);

1664 1665
	dwc3_gadget_enable_irq(dwc);

1666 1667 1668 1669
	spin_unlock_irqrestore(&dwc->lock, flags);

	return 0;

1670
err3:
1671 1672
	__dwc3_gadget_ep_disable(dwc->eps[0]);

1673
err2:
1674
	dwc->gadget_driver = NULL;
1675 1676

err1:
1677 1678
	spin_unlock_irqrestore(&dwc->lock, flags);

1679 1680 1681
	free_irq(irq, dwc);

err0:
1682 1683 1684
	return ret;
}

1685
static int dwc3_gadget_stop(struct usb_gadget *g)
1686 1687 1688
{
	struct dwc3		*dwc = gadget_to_dwc(g);
	unsigned long		flags;
1689
	int			irq;
1690 1691 1692

	spin_lock_irqsave(&dwc->lock, flags);

1693
	dwc3_gadget_disable_irq(dwc);
1694 1695 1696 1697 1698 1699 1700
	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);

	dwc->gadget_driver	= NULL;

	spin_unlock_irqrestore(&dwc->lock, flags);

1701 1702 1703
	irq = platform_get_irq(to_platform_device(dwc->dev), 0);
	free_irq(irq, dwc);

1704 1705
	return 0;
}
1706

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
static const struct usb_gadget_ops dwc3_gadget_ops = {
	.get_frame		= dwc3_gadget_get_frame,
	.wakeup			= dwc3_gadget_wakeup,
	.set_selfpowered	= dwc3_gadget_set_selfpowered,
	.pullup			= dwc3_gadget_pullup,
	.udc_start		= dwc3_gadget_start,
	.udc_stop		= dwc3_gadget_stop,
};

/* -------------------------------------------------------------------------- */

1718 1719
static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
		u8 num, u32 direction)
1720 1721
{
	struct dwc3_ep			*dep;
1722
	u8				i;
1723

1724 1725
	for (i = 0; i < num; i++) {
		u8 epnum = (i << 1) | (!!direction);
1726 1727

		dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1728
		if (!dep)
1729 1730 1731 1732
			return -ENOMEM;

		dep->dwc = dwc;
		dep->number = epnum;
1733
		dep->direction = !!direction;
1734 1735 1736 1737
		dwc->eps[epnum] = dep;

		snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
				(epnum & 1) ? "in" : "out");
1738

1739 1740
		dep->endpoint.name = dep->name;

1741
		dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
1742

1743
		if (epnum == 0 || epnum == 1) {
1744
			usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
1745
			dep->endpoint.maxburst = 1;
1746 1747 1748 1749 1750 1751
			dep->endpoint.ops = &dwc3_gadget_ep0_ops;
			if (!epnum)
				dwc->gadget.ep0 = &dep->endpoint;
		} else {
			int		ret;

1752
			usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
1753
			dep->endpoint.max_streams = 15;
1754 1755 1756 1757 1758
			dep->endpoint.ops = &dwc3_gadget_ep_ops;
			list_add_tail(&dep->endpoint.ep_list,
					&dwc->gadget.ep_list);

			ret = dwc3_alloc_trb_pool(dep);
1759
			if (ret)
1760 1761
				return ret;
		}
1762

1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
		if (epnum == 0 || epnum == 1) {
			dep->endpoint.caps.type_control = true;
		} else {
			dep->endpoint.caps.type_iso = true;
			dep->endpoint.caps.type_bulk = true;
			dep->endpoint.caps.type_int = true;
		}

		dep->endpoint.caps.dir_in = !!direction;
		dep->endpoint.caps.dir_out = !direction;

1774 1775 1776 1777 1778 1779 1780
		INIT_LIST_HEAD(&dep->request_list);
		INIT_LIST_HEAD(&dep->req_queued);
	}

	return 0;
}

1781 1782 1783 1784 1785 1786 1787 1788
static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
{
	int				ret;

	INIT_LIST_HEAD(&dwc->gadget.ep_list);

	ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
	if (ret < 0) {
1789 1790
		dwc3_trace(trace_dwc3_gadget,
				"failed to allocate OUT endpoints");
1791 1792 1793 1794 1795
		return ret;
	}

	ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
	if (ret < 0) {
1796 1797
		dwc3_trace(trace_dwc3_gadget,
				"failed to allocate IN endpoints");
1798 1799 1800 1801 1802 1803
		return ret;
	}

	return 0;
}

1804 1805 1806 1807 1808 1809 1810
static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
{
	struct dwc3_ep			*dep;
	u8				epnum;

	for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		dep = dwc->eps[epnum];
1811 1812
		if (!dep)
			continue;
1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
		/*
		 * Physical endpoints 0 and 1 are special; they form the
		 * bi-directional USB endpoint 0.
		 *
		 * For those two physical endpoints, we don't allocate a TRB
		 * pool nor do we add them the endpoints list. Due to that, we
		 * shouldn't do these two operations otherwise we would end up
		 * with all sorts of bugs when removing dwc3.ko.
		 */
		if (epnum != 0 && epnum != 1) {
			dwc3_free_trb_pool(dep);
1824
			list_del(&dep->endpoint.ep_list);
1825
		}
1826 1827 1828 1829 1830 1831

		kfree(dep);
	}
}

/* -------------------------------------------------------------------------- */
1832

1833 1834
static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
		struct dwc3_request *req, struct dwc3_trb *trb,
1835 1836 1837 1838
		const struct dwc3_event_depevt *event, int status)
{
	unsigned int		count;
	unsigned int		s_pkt = 0;
1839
	unsigned int		trb_status;
1840

1841 1842
	trace_dwc3_complete_trb(dep, trb);

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
	if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
		/*
		 * We continue despite the error. There is not much we
		 * can do. If we don't clean it up we loop forever. If
		 * we skip the TRB then it gets overwritten after a
		 * while since we use them in a ring buffer. A BUG()
		 * would help. Lets hope that if this occurs, someone
		 * fixes the root cause instead of looking away :)
		 */
		dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
				dep->name, trb);
	count = trb->size & DWC3_TRB_SIZE_MASK;

	if (dep->direction) {
		if (count) {
			trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
			if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1860 1861
				dwc3_trace(trace_dwc3_gadget,
						"%s: incomplete IN transfer\n",
1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
						dep->name);
				/*
				 * If missed isoc occurred and there is
				 * no request queued then issue END
				 * TRANSFER, so that core generates
				 * next xfernotready and we will issue
				 * a fresh START TRANSFER.
				 * If there are still queued request
				 * then wait, do not issue either END
				 * or UPDATE TRANSFER, just attach next
				 * request in request_list during
				 * giveback.If any future queued request
				 * is successfully transferred then we
				 * will issue UPDATE TRANSFER for all
				 * request in the request_list.
				 */
				dep->flags |= DWC3_EP_MISSED_ISOC;
			} else {
				dev_err(dwc->dev, "incomplete IN transfer %s\n",
						dep->name);
				status = -ECONNRESET;
			}
		} else {
			dep->flags &= ~DWC3_EP_MISSED_ISOC;
		}
	} else {
		if (count && (event->status & DEPEVT_STATUS_SHORT))
			s_pkt = 1;
	}

	/*
	 * We assume here we will always receive the entire data block
	 * which we should receive. Meaning, if we program RX to
	 * receive 4K but we receive only 2K, we assume that's all we
	 * should receive and we simply bounce the request back to the
	 * gadget driver for further processing.
	 */
	req->request.actual += req->request.length - count;
	if (s_pkt)
		return 1;
	if ((event->status & DEPEVT_STATUS_LST) &&
			(trb->ctrl & (DWC3_TRB_CTRL_LST |
				DWC3_TRB_CTRL_HWO)))
		return 1;
	if ((event->status & DEPEVT_STATUS_IOC) &&
			(trb->ctrl & DWC3_TRB_CTRL_IOC))
		return 1;
	return 0;
}

static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
		const struct dwc3_event_depevt *event, int status)
{
	struct dwc3_request	*req;
	struct dwc3_trb		*trb;
	unsigned int		slot;
	unsigned int		i;
	int			ret;

1921
	do {
1922
		req = next_request(&dep->req_queued);
1923
		if (WARN_ON_ONCE(!req))
1924
			return 1;
1925

1926 1927 1928 1929
		i = 0;
		do {
			slot = req->start_slot + i;
			if ((slot == DWC3_TRB_NUM - 1) &&
1930
				usb_endpoint_xfer_isoc(dep->endpoint.desc))
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941
				slot++;
			slot %= DWC3_TRB_NUM;
			trb = &dep->trb_pool[slot];

			ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
					event, status);
			if (ret)
				break;
		} while (++i < req->request.num_mapped_sgs);

		dwc3_gadget_giveback(dep, req, status);
1942 1943

		if (ret)
1944
			break;
1945
	} while (1);
1946

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
	if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
			list_empty(&dep->req_queued)) {
		if (list_empty(&dep->request_list)) {
			/*
			 * If there is no entry in request list then do
			 * not issue END TRANSFER now. Just set PENDING
			 * flag, so that END TRANSFER is issued when an
			 * entry is added into request list.
			 */
			dep->flags = DWC3_EP_PENDING_REQUEST;
		} else {
1958
			dwc3_stop_active_transfer(dwc, dep->number, true);
1959 1960
			dep->flags = DWC3_EP_ENABLED;
		}
1961 1962 1963
		return 1;
	}

1964 1965 1966 1967
	return 1;
}

static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1968
		struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1969 1970 1971
{
	unsigned		status = 0;
	int			clean_busy;
1972 1973 1974
	u32			is_xfer_complete;

	is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
1975 1976 1977 1978

	if (event->status & DEPEVT_STATUS_BUSERR)
		status = -ECONNRESET;

1979
	clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
1980 1981
	if (clean_busy && (is_xfer_complete ||
				usb_endpoint_xfer_isoc(dep->endpoint.desc)))
1982
		dep->flags &= ~DWC3_EP_BUSY;
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992

	/*
	 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
	 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		u32		reg;
		int		i;

		for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
1993
			dep = dwc->eps[i];
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007

			if (!(dep->flags & DWC3_EP_ENABLED))
				continue;

			if (!list_empty(&dep->req_queued))
				return;
		}

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg |= dwc->u1u2;
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);

		dwc->u1u2 = 0;
	}
2008

2009
	if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2010 2011
		int ret;

2012
		ret = __dwc3_gadget_kick_transfer(dep, 0, is_xfer_complete);
2013 2014 2015
		if (!ret || ret == -EBUSY)
			return;
	}
2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
}

static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_depevt *event)
{
	struct dwc3_ep		*dep;
	u8			epnum = event->endpoint_number;

	dep = dwc->eps[epnum];

2026 2027 2028
	if (!(dep->flags & DWC3_EP_ENABLED))
		return;

2029 2030 2031 2032 2033 2034 2035
	if (epnum == 0 || epnum == 1) {
		dwc3_ep0_interrupt(dwc, event);
		return;
	}

	switch (event->endpoint_event) {
	case DWC3_DEPEVT_XFERCOMPLETE:
2036
		dep->resource_index = 0;
2037

2038
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2039 2040
			dwc3_trace(trace_dwc3_gadget,
					"%s is an Isochronous endpoint\n",
2041 2042 2043 2044
					dep->name);
			return;
		}

2045
		dwc3_endpoint_transfer_complete(dwc, dep, event);
2046 2047
		break;
	case DWC3_DEPEVT_XFERINPROGRESS:
2048
		dwc3_endpoint_transfer_complete(dwc, dep, event);
2049 2050
		break;
	case DWC3_DEPEVT_XFERNOTREADY:
2051
		if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
2052 2053
			dwc3_gadget_start_isoc(dwc, dep, event);
		} else {
2054
			int active;
2055 2056
			int ret;

2057 2058
			active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;

2059
			dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
2060
					dep->name, active ? "Transfer Active"
2061 2062
					: "Transfer Not Active");

2063
			ret = __dwc3_gadget_kick_transfer(dep, 0, !active);
2064 2065 2066
			if (!ret || ret == -EBUSY)
				return;

2067 2068
			dwc3_trace(trace_dwc3_gadget,
					"%s: failed to kick transfers\n",
2069 2070 2071
					dep->name);
		}

2072 2073
		break;
	case DWC3_DEPEVT_STREAMEVT:
2074
		if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
2075 2076 2077 2078 2079 2080 2081
			dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
					dep->name);
			return;
		}

		switch (event->status) {
		case DEPEVT_STREAMEVT_FOUND:
2082 2083
			dwc3_trace(trace_dwc3_gadget,
					"Stream %d found and started",
2084 2085 2086 2087 2088 2089
					event->parameters);

			break;
		case DEPEVT_STREAMEVT_NOTFOUND:
			/* FALLTHROUGH */
		default:
2090 2091
			dwc3_trace(trace_dwc3_gadget,
					"unable to find suitable stream\n");
2092
		}
2093 2094
		break;
	case DWC3_DEPEVT_RXTXFIFOEVT:
2095
		dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
2096 2097
		break;
	case DWC3_DEPEVT_EPCMDCMPLT:
2098
		dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
		break;
	}
}

static void dwc3_disconnect_gadget(struct dwc3 *dwc)
{
	if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->disconnect(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

2112 2113
static void dwc3_suspend_gadget(struct dwc3 *dwc)
{
2114
	if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
2115 2116 2117 2118 2119 2120 2121 2122
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->suspend(&dwc->gadget);
		spin_lock(&dwc->lock);
	}
}

static void dwc3_resume_gadget(struct dwc3 *dwc)
{
2123
	if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2124 2125
		spin_unlock(&dwc->lock);
		dwc->gadget_driver->resume(&dwc->gadget);
2126
		spin_lock(&dwc->lock);
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
	}
}

static void dwc3_reset_gadget(struct dwc3 *dwc)
{
	if (!dwc->gadget_driver)
		return;

	if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
		spin_unlock(&dwc->lock);
		usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
2138 2139 2140 2141
		spin_lock(&dwc->lock);
	}
}

2142
static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
2143 2144 2145 2146 2147 2148 2149 2150
{
	struct dwc3_ep *dep;
	struct dwc3_gadget_ep_cmd_params params;
	u32 cmd;
	int ret;

	dep = dwc->eps[epnum];

2151
	if (!dep->resource_index)
2152 2153
		return;

2154 2155 2156 2157 2158 2159 2160 2161 2162
	/*
	 * NOTICE: We are violating what the Databook says about the
	 * EndTransfer command. Ideally we would _always_ wait for the
	 * EndTransfer Command Completion IRQ, but that's causing too
	 * much trouble synchronizing between us and gadget driver.
	 *
	 * We have discussed this with the IP Provider and it was
	 * suggested to giveback all requests here, but give HW some
	 * extra time to synchronize with the interconnect. We're using
2163
	 * an arbitrary 100us delay for that.
2164 2165 2166 2167 2168 2169 2170 2171 2172
	 *
	 * Note also that a similar handling was tested by Synopsys
	 * (thanks a lot Paul) and nothing bad has come out of it.
	 * In short, what we're doing is:
	 *
	 * - Issue EndTransfer WITH CMDIOC bit set
	 * - Wait 100us
	 */

2173
	cmd = DWC3_DEPCMD_ENDTRANSFER;
2174 2175
	cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
	cmd |= DWC3_DEPCMD_CMDIOC;
2176
	cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
2177 2178 2179
	memset(&params, 0, sizeof(params));
	ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
	WARN_ON_ONCE(ret);
2180
	dep->resource_index = 0;
2181
	dep->flags &= ~DWC3_EP_BUSY;
2182
	udelay(100);
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
}

static void dwc3_stop_active_transfers(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;

		dep = dwc->eps[epnum];
2193 2194 2195
		if (!dep)
			continue;

2196 2197 2198
		if (!(dep->flags & DWC3_EP_ENABLED))
			continue;

2199
		dwc3_remove_requests(dwc, dep);
2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
	}
}

static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
{
	u32 epnum;

	for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
		struct dwc3_ep *dep;
		struct dwc3_gadget_ep_cmd_params params;
		int ret;

		dep = dwc->eps[epnum];
2213 2214
		if (!dep)
			continue;
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229

		if (!(dep->flags & DWC3_EP_STALL))
			continue;

		dep->flags &= ~DWC3_EP_STALL;

		memset(&params, 0, sizeof(params));
		ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
				DWC3_DEPCMD_CLEARSTALL, &params);
		WARN_ON_ONCE(ret);
	}
}

static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
{
2230 2231
	int			reg;

2232 2233 2234 2235 2236 2237 2238 2239
	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_INITU1ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	reg &= ~DWC3_DCTL_INITU2ENA;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);

	dwc3_disconnect_gadget(dwc);
2240
	dwc->start_config_issued = false;
2241 2242

	dwc->gadget.speed = USB_SPEED_UNKNOWN;
2243
	dwc->setup_packet_pending = false;
2244
	usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
2245 2246 2247 2248 2249 2250
}

static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
{
	u32			reg;

2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	/*
	 * WORKAROUND: DWC3 revisions <1.88a have an issue which
	 * would cause a missing Disconnect Event if there's a
	 * pending Setup Packet in the FIFO.
	 *
	 * There's no suggested workaround on the official Bug
	 * report, which states that "unless the driver/application
	 * is doing any special handling of a disconnect event,
	 * there is no functional issue".
	 *
	 * Unfortunately, it turns out that we _do_ some special
	 * handling of a disconnect event, namely complete all
	 * pending transfers, notify gadget driver of the
	 * disconnection, and so on.
	 *
	 * Our suggested workaround is to follow the Disconnect
	 * Event steps here, instead, based on a setup_packet_pending
2268 2269
	 * flag. Such flag gets set whenever we have a SETUP_PENDING
	 * status for EP0 TRBs and gets cleared on XferComplete for the
2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
	 * same endpoint.
	 *
	 * Refers to:
	 *
	 * STAR#9000466709: RTL: Device : Disconnect event not
	 * generated if setup packet pending in FIFO
	 */
	if (dwc->revision < DWC3_REVISION_188A) {
		if (dwc->setup_packet_pending)
			dwc3_gadget_disconnect_interrupt(dwc);
	}

2282
	dwc3_reset_gadget(dwc);
2283 2284 2285 2286

	reg = dwc3_readl(dwc->regs, DWC3_DCTL);
	reg &= ~DWC3_DCTL_TSTCTRL_MASK;
	dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2287
	dwc->test_mode = false;
2288 2289 2290

	dwc3_stop_active_transfers(dwc);
	dwc3_clear_stall_all_ep(dwc);
2291
	dwc->start_config_issued = false;
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338

	/* Reset device address to zero */
	reg = dwc3_readl(dwc->regs, DWC3_DCFG);
	reg &= ~(DWC3_DCFG_DEVADDR_MASK);
	dwc3_writel(dwc->regs, DWC3_DCFG, reg);
}

static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
{
	u32 reg;
	u32 usb30_clock = DWC3_GCTL_CLK_BUS;

	/*
	 * We change the clock only at SS but I dunno why I would want to do
	 * this. Maybe it becomes part of the power saving plan.
	 */

	if (speed != DWC3_DSTS_SUPERSPEED)
		return;

	/*
	 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
	 * each time on Connect Done.
	 */
	if (!usb30_clock)
		return;

	reg = dwc3_readl(dwc->regs, DWC3_GCTL);
	reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
	dwc3_writel(dwc->regs, DWC3_GCTL, reg);
}

static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;
	u32			reg;
	u8			speed;

	reg = dwc3_readl(dwc->regs, DWC3_DSTS);
	speed = reg & DWC3_DSTS_CONNECTSPD;
	dwc->speed = speed;

	dwc3_update_ram_clk_sel(dwc, speed);

	switch (speed) {
	case DWC3_DCFG_SUPERSPEED:
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
		/*
		 * WORKAROUND: DWC3 revisions <1.90a have an issue which
		 * would cause a missing USB3 Reset event.
		 *
		 * In such situations, we should force a USB3 Reset
		 * event by calling our dwc3_gadget_reset_interrupt()
		 * routine.
		 *
		 * Refers to:
		 *
		 * STAR#9000483510: RTL: SS : USB3 reset event may
		 * not be generated always when the link enters poll
		 */
		if (dwc->revision < DWC3_REVISION_190A)
			dwc3_gadget_reset_interrupt(dwc);

2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
		dwc->gadget.ep0->maxpacket = 512;
		dwc->gadget.speed = USB_SPEED_SUPER;
		break;
	case DWC3_DCFG_HIGHSPEED:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_HIGH;
		break;
	case DWC3_DCFG_FULLSPEED2:
	case DWC3_DCFG_FULLSPEED1:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
		dwc->gadget.ep0->maxpacket = 64;
		dwc->gadget.speed = USB_SPEED_FULL;
		break;
	case DWC3_DCFG_LOWSPEED:
		dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
		dwc->gadget.ep0->maxpacket = 8;
		dwc->gadget.speed = USB_SPEED_LOW;
		break;
	}

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
	/* Enable USB2 LPM Capability */

	if ((dwc->revision > DWC3_REVISION_194A)
			&& (speed != DWC3_DCFG_SUPERSPEED)) {
		reg = dwc3_readl(dwc->regs, DWC3_DCFG);
		reg |= DWC3_DCFG_LPM_CAP;
		dwc3_writel(dwc->regs, DWC3_DCFG, reg);

		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);

2388
		reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2389

H
Huang Rui 已提交
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
		/*
		 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
		 * DCFG.LPMCap is set, core responses with an ACK and the
		 * BESL value in the LPM token is less than or equal to LPM
		 * NYET threshold.
		 */
		WARN_ONCE(dwc->revision < DWC3_REVISION_240A
				&& dwc->has_lpm_erratum,
				"LPM Erratum not available on dwc3 revisisions < 2.40a\n");

		if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
			reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);

2403 2404 2405 2406
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	} else {
		reg = dwc3_readl(dwc->regs, DWC3_DCTL);
		reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2407 2408 2409
		dwc3_writel(dwc->regs, DWC3_DCTL, reg);
	}

2410
	dep = dwc->eps[0];
2411 2412
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
			false);
2413 2414 2415 2416 2417 2418
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	dep = dwc->eps[1];
2419 2420
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
			false);
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447
	if (ret) {
		dev_err(dwc->dev, "failed to enable %s\n", dep->name);
		return;
	}

	/*
	 * Configure PHY via GUSB3PIPECTLn if required.
	 *
	 * Update GTXFIFOSIZn
	 *
	 * In both cases reset values should be sufficient.
	 */
}

static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
{
	/*
	 * TODO take core out of low power mode when that's
	 * implemented.
	 */

	dwc->gadget_driver->resume(&dwc->gadget);
}

static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
2448
	enum dwc3_link_state	next = evtinfo & DWC3_LINK_STATE_MASK;
2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
	unsigned int		pwropt;

	/*
	 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
	 * Hibernation mode enabled which would show up when device detects
	 * host-initiated U3 exit.
	 *
	 * In that case, device will generate a Link State Change Interrupt
	 * from U3 to RESUME which is only necessary if Hibernation is
	 * configured in.
	 *
	 * There are no functional changes due to such spurious event and we
	 * just need to ignore it.
	 *
	 * Refers to:
	 *
	 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
	 * operational mode
	 */
	pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
	if ((dwc->revision < DWC3_REVISION_250A) &&
			(pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
		if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
				(next == DWC3_LINK_STATE_RESUME)) {
2473 2474
			dwc3_trace(trace_dwc3_gadget,
					"ignoring transition U3 -> Resume");
2475 2476 2477
			return;
		}
	}
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524

	/*
	 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
	 * on the link partner, the USB session might do multiple entry/exit
	 * of low power states before a transfer takes place.
	 *
	 * Due to this problem, we might experience lower throughput. The
	 * suggested workaround is to disable DCTL[12:9] bits if we're
	 * transitioning from U1/U2 to U0 and enable those bits again
	 * after a transfer completes and there are no pending transfers
	 * on any of the enabled endpoints.
	 *
	 * This is the first half of that workaround.
	 *
	 * Refers to:
	 *
	 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
	 * core send LGO_Ux entering U0
	 */
	if (dwc->revision < DWC3_REVISION_183A) {
		if (next == DWC3_LINK_STATE_U0) {
			u32	u1u2;
			u32	reg;

			switch (dwc->link_state) {
			case DWC3_LINK_STATE_U1:
			case DWC3_LINK_STATE_U2:
				reg = dwc3_readl(dwc->regs, DWC3_DCTL);
				u1u2 = reg & (DWC3_DCTL_INITU2ENA
						| DWC3_DCTL_ACCEPTU2ENA
						| DWC3_DCTL_INITU1ENA
						| DWC3_DCTL_ACCEPTU1ENA);

				if (!dwc->u1u2)
					dwc->u1u2 = reg & u1u2;

				reg &= ~u1u2;

				dwc3_writel(dwc->regs, DWC3_DCTL, reg);
				break;
			default:
				/* do nothing */
				break;
			}
		}
	}

2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
	switch (next) {
	case DWC3_LINK_STATE_U1:
		if (dwc->speed == USB_SPEED_SUPER)
			dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_U2:
	case DWC3_LINK_STATE_U3:
		dwc3_suspend_gadget(dwc);
		break;
	case DWC3_LINK_STATE_RESUME:
		dwc3_resume_gadget(dwc);
		break;
	default:
		/* do nothing */
		break;
	}

2542
	dwc->link_state = next;
2543 2544
}

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
		unsigned int evtinfo)
{
	unsigned int is_ss = evtinfo & BIT(4);

	/**
	 * WORKAROUND: DWC3 revison 2.20a with hibernation support
	 * have a known issue which can cause USB CV TD.9.23 to fail
	 * randomly.
	 *
	 * Because of this issue, core could generate bogus hibernation
	 * events which SW needs to ignore.
	 *
	 * Refers to:
	 *
	 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
	 * Device Fallback from SuperSpeed
	 */
	if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
		return;

	/* enter hibernation here */
}

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
static void dwc3_gadget_interrupt(struct dwc3 *dwc,
		const struct dwc3_event_devt *event)
{
	switch (event->type) {
	case DWC3_DEVICE_EVENT_DISCONNECT:
		dwc3_gadget_disconnect_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_RESET:
		dwc3_gadget_reset_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_CONNECT_DONE:
		dwc3_gadget_conndone_interrupt(dwc);
		break;
	case DWC3_DEVICE_EVENT_WAKEUP:
		dwc3_gadget_wakeup_interrupt(dwc);
		break;
2585 2586 2587 2588 2589 2590 2591
	case DWC3_DEVICE_EVENT_HIBER_REQ:
		if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
					"unexpected hibernation event\n"))
			break;

		dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
		break;
2592 2593 2594 2595
	case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
		dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
		break;
	case DWC3_DEVICE_EVENT_EOPF:
2596
		dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2597 2598
		break;
	case DWC3_DEVICE_EVENT_SOF:
2599
		dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
2600 2601
		break;
	case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2602
		dwc3_trace(trace_dwc3_gadget, "Erratic Error");
2603 2604
		break;
	case DWC3_DEVICE_EVENT_CMD_CMPL:
2605
		dwc3_trace(trace_dwc3_gadget, "Command Complete");
2606 2607
		break;
	case DWC3_DEVICE_EVENT_OVERFLOW:
2608
		dwc3_trace(trace_dwc3_gadget, "Overflow");
2609 2610
		break;
	default:
2611
		dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2612 2613 2614 2615 2616 2617
	}
}

static void dwc3_process_event_entry(struct dwc3 *dwc,
		const union dwc3_event *event)
{
2618 2619
	trace_dwc3_event(event->raw);

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635
	/* Endpoint IRQ, handle it and return early */
	if (event->type.is_devspec == 0) {
		/* depevt */
		return dwc3_endpoint_interrupt(dwc, &event->depevt);
	}

	switch (event->type.type) {
	case DWC3_EVENT_TYPE_DEV:
		dwc3_gadget_interrupt(dwc, &event->devt);
		break;
	/* REVISIT what to do with Carkit and I2C events ? */
	default:
		dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
	}
}

2636
static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2637
{
2638
	struct dwc3_event_buffer *evt;
2639
	irqreturn_t ret = IRQ_NONE;
2640
	int left;
2641
	u32 reg;
2642

2643 2644
	evt = dwc->ev_buffs[buf];
	left = evt->count;
2645

2646 2647
	if (!(evt->flags & DWC3_EVENT_PENDING))
		return IRQ_NONE;
2648

2649 2650
	while (left > 0) {
		union dwc3_event event;
2651

2652
		event.raw = *(u32 *) (evt->buf + evt->lpos);
2653

2654
		dwc3_process_event_entry(dwc, &event);
2655

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
		/*
		 * FIXME we wrap around correctly to the next entry as
		 * almost all entries are 4 bytes in size. There is one
		 * entry which has 12 bytes which is a regular entry
		 * followed by 8 bytes data. ATM I don't know how
		 * things are organized if we get next to the a
		 * boundary so I worry about that once we try to handle
		 * that.
		 */
		evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
		left -= 4;
2667

2668 2669
		dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
	}
2670

2671 2672 2673
	evt->count = 0;
	evt->flags &= ~DWC3_EVENT_PENDING;
	ret = IRQ_HANDLED;
2674

2675 2676 2677 2678
	/* Unmask interrupt */
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
	reg &= ~DWC3_GEVNTSIZ_INTMASK;
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2679

2680 2681
	return ret;
}
2682

2683 2684 2685
static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
{
	struct dwc3 *dwc = _dwc;
2686
	unsigned long flags;
2687 2688 2689
	irqreturn_t ret = IRQ_NONE;
	int i;

2690
	spin_lock_irqsave(&dwc->lock, flags);
2691 2692 2693

	for (i = 0; i < dwc->num_event_buffers; i++)
		ret |= dwc3_process_event_buf(dwc, i);
2694

2695
	spin_unlock_irqrestore(&dwc->lock, flags);
2696 2697 2698 2699

	return ret;
}

2700
static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
2701 2702 2703
{
	struct dwc3_event_buffer *evt;
	u32 count;
2704
	u32 reg;
2705

2706 2707
	evt = dwc->ev_buffs[buf];

2708 2709 2710 2711 2712
	count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
	count &= DWC3_GEVNTCOUNT_MASK;
	if (!count)
		return IRQ_NONE;

2713 2714
	evt->count = count;
	evt->flags |= DWC3_EVENT_PENDING;
2715

2716 2717 2718 2719 2720
	/* Mask interrupt */
	reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
	reg |= DWC3_GEVNTSIZ_INTMASK;
	dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);

2721
	return IRQ_WAKE_THREAD;
2722 2723 2724 2725 2726 2727 2728 2729
}

static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
{
	struct dwc3			*dwc = _dwc;
	int				i;
	irqreturn_t			ret = IRQ_NONE;

2730
	for (i = 0; i < dwc->num_event_buffers; i++) {
2731 2732
		irqreturn_t status;

2733
		status = dwc3_check_event_buf(dwc, i);
2734
		if (status == IRQ_WAKE_THREAD)
2735 2736 2737 2738 2739 2740 2741 2742
			ret = status;
	}

	return ret;
}

/**
 * dwc3_gadget_init - Initializes gadget related registers
2743
 * @dwc: pointer to our controller context structure
2744 2745 2746
 *
 * Returns 0 on success otherwise negative errno.
 */
B
Bill Pemberton 已提交
2747
int dwc3_gadget_init(struct dwc3 *dwc)
2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
{
	int					ret;

	dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			&dwc->ctrl_req_addr, GFP_KERNEL);
	if (!dwc->ctrl_req) {
		dev_err(dwc->dev, "failed to allocate ctrl request\n");
		ret = -ENOMEM;
		goto err0;
	}

2759
	dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
2760 2761 2762 2763 2764 2765 2766
			&dwc->ep0_trb_addr, GFP_KERNEL);
	if (!dwc->ep0_trb) {
		dev_err(dwc->dev, "failed to allocate ep0 trb\n");
		ret = -ENOMEM;
		goto err1;
	}

2767
	dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
2768 2769 2770 2771 2772
	if (!dwc->setup_buf) {
		ret = -ENOMEM;
		goto err2;
	}

2773
	dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
2774 2775
			DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
			GFP_KERNEL);
2776 2777 2778 2779 2780 2781
	if (!dwc->ep0_bounce) {
		dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
		ret = -ENOMEM;
		goto err3;
	}

2782 2783 2784 2785 2786 2787
	dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
	if (!dwc->zlp_buf) {
		ret = -ENOMEM;
		goto err4;
	}

2788 2789
	dwc->gadget.ops			= &dwc3_gadget_ops;
	dwc->gadget.speed		= USB_SPEED_UNKNOWN;
2790
	dwc->gadget.sg_supported	= true;
2791
	dwc->gadget.name		= "dwc3-gadget";
2792
	dwc->gadget.is_otg		= dwc->dr_mode == USB_DR_MODE_OTG;
2793

2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816
	/*
	 * FIXME We might be setting max_speed to <SUPER, however versions
	 * <2.20a of dwc3 have an issue with metastability (documented
	 * elsewhere in this driver) which tells us we can't set max speed to
	 * anything lower than SUPER.
	 *
	 * Because gadget.max_speed is only used by composite.c and function
	 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
	 * to happen so we avoid sending SuperSpeed Capability descriptor
	 * together with our BOS descriptor as that could confuse host into
	 * thinking we can handle super speed.
	 *
	 * Note that, in fact, we won't even support GetBOS requests when speed
	 * is less than super speed because we don't have means, yet, to tell
	 * composite.c that we are USB 2.0 + LPM ECN.
	 */
	if (dwc->revision < DWC3_REVISION_220A)
		dwc3_trace(trace_dwc3_gadget,
				"Changing max_speed on rev %08x\n",
				dwc->revision);

	dwc->gadget.max_speed		= dwc->maximum_speed;

2817 2818 2819 2820 2821 2822
	/*
	 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
	 * on ep out.
	 */
	dwc->gadget.quirk_ep_out_aligned_size = true;

2823 2824 2825 2826 2827 2828 2829
	/*
	 * REVISIT: Here we should clear all pending IRQs to be
	 * sure we're starting from a well known location.
	 */

	ret = dwc3_gadget_init_endpoints(dwc);
	if (ret)
2830
		goto err5;
2831 2832 2833 2834

	ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
	if (ret) {
		dev_err(dwc->dev, "failed to register udc\n");
2835
		goto err5;
2836 2837 2838 2839
	}

	return 0;

2840 2841 2842
err5:
	kfree(dwc->zlp_buf);

2843
err4:
2844
	dwc3_gadget_free_endpoints(dwc);
2845 2846
	dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
			dwc->ep0_bounce, dwc->ep0_bounce_addr);
2847

2848
err3:
2849
	kfree(dwc->setup_buf);
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862

err2:
	dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
			dwc->ep0_trb, dwc->ep0_trb_addr);

err1:
	dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			dwc->ctrl_req, dwc->ctrl_req_addr);

err0:
	return ret;
}

2863 2864
/* -------------------------------------------------------------------------- */

2865 2866 2867 2868 2869 2870
void dwc3_gadget_exit(struct dwc3 *dwc)
{
	usb_del_gadget_udc(&dwc->gadget);

	dwc3_gadget_free_endpoints(dwc);

2871 2872
	dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
			dwc->ep0_bounce, dwc->ep0_bounce_addr);
2873

2874
	kfree(dwc->setup_buf);
2875
	kfree(dwc->zlp_buf);
2876 2877 2878 2879 2880 2881 2882

	dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
			dwc->ep0_trb, dwc->ep0_trb_addr);

	dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
			dwc->ctrl_req, dwc->ctrl_req_addr);
}
2883

2884
int dwc3_gadget_suspend(struct dwc3 *dwc)
2885
{
2886
	if (dwc->pullups_connected) {
2887
		dwc3_gadget_disable_irq(dwc);
2888 2889
		dwc3_gadget_run_stop(dwc, true, true);
	}
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907

	__dwc3_gadget_ep_disable(dwc->eps[0]);
	__dwc3_gadget_ep_disable(dwc->eps[1]);

	dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);

	return 0;
}

int dwc3_gadget_resume(struct dwc3 *dwc)
{
	struct dwc3_ep		*dep;
	int			ret;

	/* Start with SuperSpeed Default */
	dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);

	dep = dwc->eps[0];
2908 2909
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
2910 2911 2912 2913
	if (ret)
		goto err0;

	dep = dwc->eps[1];
2914 2915
	ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
			false);
2916 2917 2918 2919 2920 2921 2922 2923 2924
	if (ret)
		goto err1;

	/* begin to receive SETUP packets */
	dwc->ep0state = EP0_SETUP_PHASE;
	dwc3_ep0_out_start(dwc);

	dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);

2925 2926 2927 2928 2929
	if (dwc->pullups_connected) {
		dwc3_gadget_enable_irq(dwc);
		dwc3_gadget_run_stop(dwc, true, false);
	}

2930 2931 2932 2933 2934 2935 2936 2937
	return 0;

err1:
	__dwc3_gadget_ep_disable(dwc->eps[0]);

err0:
	return ret;
}