tlb.c 7.6 KB
Newer Older
G
Glauber Costa 已提交
1 2 3 4 5 6
#include <linux/init.h>

#include <linux/mm.h>
#include <linux/spinlock.h>
#include <linux/smp.h>
#include <linux/interrupt.h>
T
Tejun Heo 已提交
7
#include <linux/module.h>
G
Glauber Costa 已提交
8 9 10

#include <asm/tlbflush.h>
#include <asm/mmu_context.h>
11
#include <asm/cache.h>
T
Tejun Heo 已提交
12
#include <asm/apic.h>
T
Tejun Heo 已提交
13
#include <asm/uv/uv.h>
14

15 16 17
DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate)
			= { &init_mm, 0, };

G
Glauber Costa 已提交
18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 *	Smarter SMP flushing macros.
 *		c/o Linus Torvalds.
 *
 *	These mean you can really definitely utterly forget about
 *	writing to user space from interrupts. (Its not allowed anyway).
 *
 *	Optimizations Manfred Spraul <manfred@colorfullife.com>
 *
 *	More scalable flush, from Andi Kleen
 *
 *	To avoid global state use 8 different call vectors.
 *	Each CPU uses a specific vector to trigger flushes on other
 *	CPUs. Depending on the received vector the target CPUs look into
32
 *	the right array slot for the flush data.
G
Glauber Costa 已提交
33 34 35 36 37 38 39 40 41 42 43
 *
 *	With more than 8 CPUs they are hashed to the 8 available
 *	vectors. The limited global vector space forces us to this right now.
 *	In future when interrupts are split into per CPU domains this could be
 *	fixed, at the cost of triggering multiple IPIs in some cases.
 */

union smp_flush_state {
	struct {
		struct mm_struct *flush_mm;
		unsigned long flush_va;
44
		raw_spinlock_t tlbstate_lock;
45
		DECLARE_BITMAP(flush_cpumask, NR_CPUS);
G
Glauber Costa 已提交
46
	};
47
	char pad[INTERNODE_CACHE_BYTES];
48
} ____cacheline_internodealigned_in_smp;
G
Glauber Costa 已提交
49 50 51 52

/* State is put into the per CPU data section, but padded
   to a full cache line because other CPUs can access it and we don't
   want false sharing in the per cpu data segment. */
53
static union smp_flush_state flush_state[NUM_INVALIDATE_TLB_VECTORS];
G
Glauber Costa 已提交
54 55 56 57 58 59 60

/*
 * We cannot call mmdrop() because we are in interrupt context,
 * instead update mm->cpu_vm_mask.
 */
void leave_mm(int cpu)
{
61
	if (percpu_read(cpu_tlbstate.state) == TLBSTATE_OK)
G
Glauber Costa 已提交
62
		BUG();
63 64
	cpumask_clear_cpu(cpu,
			  mm_cpumask(percpu_read(cpu_tlbstate.active_mm)));
G
Glauber Costa 已提交
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116
	load_cr3(swapper_pg_dir);
}
EXPORT_SYMBOL_GPL(leave_mm);

/*
 *
 * The flush IPI assumes that a thread switch happens in this order:
 * [cpu0: the cpu that switches]
 * 1) switch_mm() either 1a) or 1b)
 * 1a) thread switch to a different mm
 * 1a1) cpu_clear(cpu, old_mm->cpu_vm_mask);
 *	Stop ipi delivery for the old mm. This is not synchronized with
 *	the other cpus, but smp_invalidate_interrupt ignore flush ipis
 *	for the wrong mm, and in the worst case we perform a superfluous
 *	tlb flush.
 * 1a2) set cpu mmu_state to TLBSTATE_OK
 *	Now the smp_invalidate_interrupt won't call leave_mm if cpu0
 *	was in lazy tlb mode.
 * 1a3) update cpu active_mm
 *	Now cpu0 accepts tlb flushes for the new mm.
 * 1a4) cpu_set(cpu, new_mm->cpu_vm_mask);
 *	Now the other cpus will send tlb flush ipis.
 * 1a4) change cr3.
 * 1b) thread switch without mm change
 *	cpu active_mm is correct, cpu0 already handles
 *	flush ipis.
 * 1b1) set cpu mmu_state to TLBSTATE_OK
 * 1b2) test_and_set the cpu bit in cpu_vm_mask.
 *	Atomically set the bit [other cpus will start sending flush ipis],
 *	and test the bit.
 * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
 * 2) switch %%esp, ie current
 *
 * The interrupt must handle 2 special cases:
 * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
 * - the cpu performs speculative tlb reads, i.e. even if the cpu only
 *   runs in kernel space, the cpu could load tlb entries for user space
 *   pages.
 *
 * The good news is that cpu mmu_state is local to each cpu, no
 * write/read ordering problems.
 */

/*
 * TLB flush IPI:
 *
 * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
 * 2) Leave the mm if we are in the lazy tlb mode.
 *
 * Interrupts are disabled.
 */

T
Tejun Heo 已提交
117 118 119 120 121 122 123 124 125 126 127
/*
 * FIXME: use of asmlinkage is not consistent.  On x86_64 it's noop
 * but still used for documentation purpose but the usage is slightly
 * inconsistent.  On x86_32, asmlinkage is regparm(0) but interrupt
 * entry calls in with the first parameter in %eax.  Maybe define
 * intrlinkage?
 */
#ifdef CONFIG_X86_64
asmlinkage
#endif
void smp_invalidate_interrupt(struct pt_regs *regs)
G
Glauber Costa 已提交
128
{
T
Tejun Heo 已提交
129 130
	unsigned int cpu;
	unsigned int sender;
G
Glauber Costa 已提交
131 132 133 134 135 136 137 138
	union smp_flush_state *f;

	cpu = smp_processor_id();
	/*
	 * orig_rax contains the negated interrupt vector.
	 * Use that to determine where the sender put the data.
	 */
	sender = ~regs->orig_ax - INVALIDATE_TLB_VECTOR_START;
139
	f = &flush_state[sender];
G
Glauber Costa 已提交
140

141
	if (!cpumask_test_cpu(cpu, to_cpumask(f->flush_cpumask)))
G
Glauber Costa 已提交
142 143 144 145 146 147 148 149 150 151
		goto out;
		/*
		 * This was a BUG() but until someone can quote me the
		 * line from the intel manual that guarantees an IPI to
		 * multiple CPUs is retried _only_ on the erroring CPUs
		 * its staying as a return
		 *
		 * BUG();
		 */

152 153
	if (f->flush_mm == percpu_read(cpu_tlbstate.active_mm)) {
		if (percpu_read(cpu_tlbstate.state) == TLBSTATE_OK) {
G
Glauber Costa 已提交
154 155 156 157 158 159 160 161 162
			if (f->flush_va == TLB_FLUSH_ALL)
				local_flush_tlb();
			else
				__flush_tlb_one(f->flush_va);
		} else
			leave_mm(cpu);
	}
out:
	ack_APIC_irq();
T
Tejun Heo 已提交
163
	smp_mb__before_clear_bit();
164
	cpumask_clear_cpu(cpu, to_cpumask(f->flush_cpumask));
T
Tejun Heo 已提交
165
	smp_mb__after_clear_bit();
166
	inc_irq_stat(irq_tlb_count);
G
Glauber Costa 已提交
167 168
}

169 170
static void flush_tlb_others_ipi(const struct cpumask *cpumask,
				 struct mm_struct *mm, unsigned long va)
G
Glauber Costa 已提交
171
{
T
Tejun Heo 已提交
172
	unsigned int sender;
G
Glauber Costa 已提交
173
	union smp_flush_state *f;
174

G
Glauber Costa 已提交
175 176
	/* Caller has disabled preemption */
	sender = smp_processor_id() % NUM_INVALIDATE_TLB_VECTORS;
177
	f = &flush_state[sender];
G
Glauber Costa 已提交
178 179 180 181 182 183

	/*
	 * Could avoid this lock when
	 * num_online_cpus() <= NUM_INVALIDATE_TLB_VECTORS, but it is
	 * probably not worth checking this for a cache-hot lock.
	 */
184
	raw_spin_lock(&f->tlbstate_lock);
G
Glauber Costa 已提交
185 186 187

	f->flush_mm = mm;
	f->flush_va = va;
188 189 190 191 192 193 194
	if (cpumask_andnot(to_cpumask(f->flush_cpumask), cpumask, cpumask_of(smp_processor_id()))) {
		/*
		 * We have to send the IPI only to
		 * CPUs affected.
		 */
		apic->send_IPI_mask(to_cpumask(f->flush_cpumask),
			      INVALIDATE_TLB_VECTOR_START + sender);
G
Glauber Costa 已提交
195

196 197 198
		while (!cpumask_empty(to_cpumask(f->flush_cpumask)))
			cpu_relax();
	}
G
Glauber Costa 已提交
199 200 201

	f->flush_mm = NULL;
	f->flush_va = 0;
202
	raw_spin_unlock(&f->tlbstate_lock);
G
Glauber Costa 已提交
203 204
}

205 206 207 208
void native_flush_tlb_others(const struct cpumask *cpumask,
			     struct mm_struct *mm, unsigned long va)
{
	if (is_uv_system()) {
T
Tejun Heo 已提交
209
		unsigned int cpu;
210

T
Tejun Heo 已提交
211 212 213 214 215
		cpu = get_cpu();
		cpumask = uv_flush_tlb_others(cpumask, mm, va, cpu);
		if (cpumask)
			flush_tlb_others_ipi(cpumask, mm, va);
		put_cpu();
216
		return;
217 218 219 220
	}
	flush_tlb_others_ipi(cpumask, mm, va);
}

I
Ingo Molnar 已提交
221
static int __cpuinit init_smp_flush(void)
G
Glauber Costa 已提交
222 223 224
{
	int i;

225
	for (i = 0; i < ARRAY_SIZE(flush_state); i++)
226
		raw_spin_lock_init(&flush_state[i].tlbstate_lock);
227

G
Glauber Costa 已提交
228 229 230 231 232 233 234 235 236 237 238
	return 0;
}
core_initcall(init_smp_flush);

void flush_tlb_current_task(void)
{
	struct mm_struct *mm = current->mm;

	preempt_disable();

	local_flush_tlb();
239 240
	if (cpumask_any_but(mm_cpumask(mm), smp_processor_id()) < nr_cpu_ids)
		flush_tlb_others(mm_cpumask(mm), mm, TLB_FLUSH_ALL);
G
Glauber Costa 已提交
241 242 243 244 245 246 247 248 249 250 251 252 253
	preempt_enable();
}

void flush_tlb_mm(struct mm_struct *mm)
{
	preempt_disable();

	if (current->active_mm == mm) {
		if (current->mm)
			local_flush_tlb();
		else
			leave_mm(smp_processor_id());
	}
254 255
	if (cpumask_any_but(mm_cpumask(mm), smp_processor_id()) < nr_cpu_ids)
		flush_tlb_others(mm_cpumask(mm), mm, TLB_FLUSH_ALL);
G
Glauber Costa 已提交
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272

	preempt_enable();
}

void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
{
	struct mm_struct *mm = vma->vm_mm;

	preempt_disable();

	if (current->active_mm == mm) {
		if (current->mm)
			__flush_tlb_one(va);
		else
			leave_mm(smp_processor_id());
	}

273 274
	if (cpumask_any_but(mm_cpumask(mm), smp_processor_id()) < nr_cpu_ids)
		flush_tlb_others(mm_cpumask(mm), mm, va);
G
Glauber Costa 已提交
275 276 277 278 279 280 281 282 283

	preempt_enable();
}

static void do_flush_tlb_all(void *info)
{
	unsigned long cpu = smp_processor_id();

	__flush_tlb_all();
284
	if (percpu_read(cpu_tlbstate.state) == TLBSTATE_LAZY)
G
Glauber Costa 已提交
285 286 287 288 289
		leave_mm(cpu);
}

void flush_tlb_all(void)
{
290
	on_each_cpu(do_flush_tlb_all, NULL, 1);
G
Glauber Costa 已提交
291
}