i2c-designware-core.c 18.2 KB
Newer Older
1
/*
2
 * Synopsys DesignWare I2C adapter driver (master only).
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * Based on the TI DAVINCI I2C adapter driver.
 *
 * Copyright (C) 2006 Texas Instruments.
 * Copyright (C) 2007 MontaVista Software Inc.
 * Copyright (C) 2009 Provigent Ltd.
 *
 * ----------------------------------------------------------------------------
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 * ----------------------------------------------------------------------------
 *
 */
#include <linux/clk.h>
#include <linux/errno.h>
#include <linux/err.h>
31
#include <linux/i2c.h>
32 33
#include <linux/interrupt.h>
#include <linux/io.h>
34
#include <linux/pm_runtime.h>
35 36
#include <linux/delay.h>
#include "i2c-designware-core.h"
37

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
/*
 * Registers offset
 */
#define DW_IC_CON		0x0
#define DW_IC_TAR		0x4
#define DW_IC_DATA_CMD		0x10
#define DW_IC_SS_SCL_HCNT	0x14
#define DW_IC_SS_SCL_LCNT	0x18
#define DW_IC_FS_SCL_HCNT	0x1c
#define DW_IC_FS_SCL_LCNT	0x20
#define DW_IC_INTR_STAT		0x2c
#define DW_IC_INTR_MASK		0x30
#define DW_IC_RAW_INTR_STAT	0x34
#define DW_IC_RX_TL		0x38
#define DW_IC_TX_TL		0x3c
#define DW_IC_CLR_INTR		0x40
#define DW_IC_CLR_RX_UNDER	0x44
#define DW_IC_CLR_RX_OVER	0x48
#define DW_IC_CLR_TX_OVER	0x4c
#define DW_IC_CLR_RD_REQ	0x50
#define DW_IC_CLR_TX_ABRT	0x54
#define DW_IC_CLR_RX_DONE	0x58
#define DW_IC_CLR_ACTIVITY	0x5c
#define DW_IC_CLR_STOP_DET	0x60
#define DW_IC_CLR_START_DET	0x64
#define DW_IC_CLR_GEN_CALL	0x68
#define DW_IC_ENABLE		0x6c
#define DW_IC_STATUS		0x70
#define DW_IC_TXFLR		0x74
#define DW_IC_RXFLR		0x78
#define DW_IC_TX_ABRT_SOURCE	0x80
#define DW_IC_COMP_PARAM_1	0xf4
#define DW_IC_COMP_TYPE		0xfc
#define DW_IC_COMP_TYPE_VALUE	0x44570140

#define DW_IC_INTR_RX_UNDER	0x001
#define DW_IC_INTR_RX_OVER	0x002
#define DW_IC_INTR_RX_FULL	0x004
#define DW_IC_INTR_TX_OVER	0x008
#define DW_IC_INTR_TX_EMPTY	0x010
#define DW_IC_INTR_RD_REQ	0x020
#define DW_IC_INTR_TX_ABRT	0x040
#define DW_IC_INTR_RX_DONE	0x080
#define DW_IC_INTR_ACTIVITY	0x100
#define DW_IC_INTR_STOP_DET	0x200
#define DW_IC_INTR_START_DET	0x400
#define DW_IC_INTR_GEN_CALL	0x800

#define DW_IC_INTR_DEFAULT_MASK		(DW_IC_INTR_RX_FULL | \
					 DW_IC_INTR_TX_EMPTY | \
					 DW_IC_INTR_TX_ABRT | \
					 DW_IC_INTR_STOP_DET)

#define DW_IC_STATUS_ACTIVITY	0x1

#define DW_IC_ERR_TX_ABRT	0x1

/*
 * status codes
 */
#define STATUS_IDLE			0x0
#define STATUS_WRITE_IN_PROGRESS	0x1
#define STATUS_READ_IN_PROGRESS		0x2

#define TIMEOUT			20 /* ms */

/*
 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
 *
 * only expected abort codes are listed here
 * refer to the datasheet for the full list
 */
#define ABRT_7B_ADDR_NOACK	0
#define ABRT_10ADDR1_NOACK	1
#define ABRT_10ADDR2_NOACK	2
#define ABRT_TXDATA_NOACK	3
#define ABRT_GCALL_NOACK	4
#define ABRT_GCALL_READ		5
#define ABRT_SBYTE_ACKDET	7
#define ABRT_SBYTE_NORSTRT	9
#define ABRT_10B_RD_NORSTRT	10
#define ABRT_MASTER_DIS		11
#define ARB_LOST		12

#define DW_IC_TX_ABRT_7B_ADDR_NOACK	(1UL << ABRT_7B_ADDR_NOACK)
#define DW_IC_TX_ABRT_10ADDR1_NOACK	(1UL << ABRT_10ADDR1_NOACK)
#define DW_IC_TX_ABRT_10ADDR2_NOACK	(1UL << ABRT_10ADDR2_NOACK)
#define DW_IC_TX_ABRT_TXDATA_NOACK	(1UL << ABRT_TXDATA_NOACK)
#define DW_IC_TX_ABRT_GCALL_NOACK	(1UL << ABRT_GCALL_NOACK)
#define DW_IC_TX_ABRT_GCALL_READ	(1UL << ABRT_GCALL_READ)
#define DW_IC_TX_ABRT_SBYTE_ACKDET	(1UL << ABRT_SBYTE_ACKDET)
#define DW_IC_TX_ABRT_SBYTE_NORSTRT	(1UL << ABRT_SBYTE_NORSTRT)
#define DW_IC_TX_ABRT_10B_RD_NORSTRT	(1UL << ABRT_10B_RD_NORSTRT)
#define DW_IC_TX_ABRT_MASTER_DIS	(1UL << ABRT_MASTER_DIS)
#define DW_IC_TX_ARB_LOST		(1UL << ARB_LOST)

#define DW_IC_TX_ABRT_NOACK		(DW_IC_TX_ABRT_7B_ADDR_NOACK | \
					 DW_IC_TX_ABRT_10ADDR1_NOACK | \
					 DW_IC_TX_ABRT_10ADDR2_NOACK | \
					 DW_IC_TX_ABRT_TXDATA_NOACK | \
					 DW_IC_TX_ABRT_GCALL_NOACK)

140
static char *abort_sources[] = {
141
	[ABRT_7B_ADDR_NOACK] =
142
		"slave address not acknowledged (7bit mode)",
143
	[ABRT_10ADDR1_NOACK] =
144
		"first address byte not acknowledged (10bit mode)",
145
	[ABRT_10ADDR2_NOACK] =
146
		"second address byte not acknowledged (10bit mode)",
147
	[ABRT_TXDATA_NOACK] =
148
		"data not acknowledged",
149
	[ABRT_GCALL_NOACK] =
150
		"no acknowledgement for a general call",
151
	[ABRT_GCALL_READ] =
152
		"read after general call",
153
	[ABRT_SBYTE_ACKDET] =
154
		"start byte acknowledged",
155
	[ABRT_SBYTE_NORSTRT] =
156
		"trying to send start byte when restart is disabled",
157
	[ABRT_10B_RD_NORSTRT] =
158
		"trying to read when restart is disabled (10bit mode)",
159
	[ABRT_MASTER_DIS] =
160
		"trying to use disabled adapter",
161
	[ARB_LOST] =
162 163 164
		"lost arbitration",
};

165
u32 dw_readl(struct dw_i2c_dev *dev, int offset)
166
{
167 168 169 170 171 172
	u32 value = readl(dev->base + offset);

	if (dev->swab)
		return swab32(value);
	else
		return value;
173 174
}

175
void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
176
{
177 178 179
	if (dev->swab)
		b = swab32(b);

180 181 182
	writel(b, dev->base + offset);
}

183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
static u32
i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
{
	/*
	 * DesignWare I2C core doesn't seem to have solid strategy to meet
	 * the tHD;STA timing spec.  Configuring _HCNT based on tHIGH spec
	 * will result in violation of the tHD;STA spec.
	 */
	if (cond)
		/*
		 * Conditional expression:
		 *
		 *   IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
		 *
		 * This is based on the DW manuals, and represents an ideal
		 * configuration.  The resulting I2C bus speed will be
		 * faster than any of the others.
		 *
		 * If your hardware is free from tHD;STA issue, try this one.
		 */
		return (ic_clk * tSYMBOL + 5000) / 10000 - 8 + offset;
	else
		/*
		 * Conditional expression:
		 *
		 *   IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
		 *
		 * This is just experimental rule; the tHD;STA period turned
		 * out to be proportinal to (_HCNT + 3).  With this setting,
		 * we could meet both tHIGH and tHD;STA timing specs.
		 *
		 * If unsure, you'd better to take this alternative.
		 *
		 * The reason why we need to take into account "tf" here,
		 * is the same as described in i2c_dw_scl_lcnt().
		 */
		return (ic_clk * (tSYMBOL + tf) + 5000) / 10000 - 3 + offset;
}

static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
{
	/*
	 * Conditional expression:
	 *
	 *   IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
	 *
	 * DW I2C core starts counting the SCL CNTs for the LOW period
	 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
	 * In order to meet the tLOW timing spec, we need to take into
	 * account the fall time of SCL signal (tf).  Default tf value
	 * should be 0.3 us, for safety.
	 */
	return ((ic_clk * (tLOW + tf) + 5000) / 10000) - 1 + offset;
}

238 239 240 241 242 243 244 245
/**
 * i2c_dw_init() - initialize the designware i2c master hardware
 * @dev: device private data
 *
 * This functions configures and enables the I2C master.
 * This function is called during I2C init function, and in case of timeout at
 * run time.
 */
246
int i2c_dw_init(struct dw_i2c_dev *dev)
247
{
248
	u32 input_clock_khz;
249
	u32 hcnt, lcnt;
250 251
	u32 reg;

252 253
	input_clock_khz = dev->get_clk_rate_khz(dev);

254 255 256 257 258 259 260 261 262 263 264 265
	/* Configure register endianess access */
	reg = dw_readl(dev, DW_IC_COMP_TYPE);
	if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
		dev->swab = 1;
		reg = DW_IC_COMP_TYPE_VALUE;
	}

	if (reg != DW_IC_COMP_TYPE_VALUE) {
		dev_err(dev->dev, "Unknown Synopsys component type: "
			"0x%08x\n", reg);
		return -ENODEV;
	}
266 267

	/* Disable the adapter */
268
	dw_writel(dev, 0, DW_IC_ENABLE);
269 270

	/* set standard and fast speed deviders for high/low periods */
271 272 273 274 275 276 277 278 279 280 281

	/* Standard-mode */
	hcnt = i2c_dw_scl_hcnt(input_clock_khz,
				40,	/* tHD;STA = tHIGH = 4.0 us */
				3,	/* tf = 0.3 us */
				0,	/* 0: DW default, 1: Ideal */
				0);	/* No offset */
	lcnt = i2c_dw_scl_lcnt(input_clock_khz,
				47,	/* tLOW = 4.7 us */
				3,	/* tf = 0.3 us */
				0);	/* No offset */
282 283
	dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
	dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
284 285 286 287 288 289 290 291 292 293 294 295
	dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);

	/* Fast-mode */
	hcnt = i2c_dw_scl_hcnt(input_clock_khz,
				6,	/* tHD;STA = tHIGH = 0.6 us */
				3,	/* tf = 0.3 us */
				0,	/* 0: DW default, 1: Ideal */
				0);	/* No offset */
	lcnt = i2c_dw_scl_lcnt(input_clock_khz,
				13,	/* tLOW = 1.3 us */
				3,	/* tf = 0.3 us */
				0);	/* No offset */
296 297
	dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
	dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
298
	dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
299

300
	/* Configure Tx/Rx FIFO threshold levels */
301 302
	dw_writel(dev, dev->tx_fifo_depth - 1, DW_IC_TX_TL);
	dw_writel(dev, 0, DW_IC_RX_TL);
303

304
	/* configure the i2c master */
305
	dw_writel(dev, dev->master_cfg , DW_IC_CON);
306
	return 0;
307 308 309 310 311 312 313 314 315
}

/*
 * Waiting for bus not busy
 */
static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
{
	int timeout = TIMEOUT;

316
	while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
317 318 319 320 321 322 323 324 325 326 327
		if (timeout <= 0) {
			dev_warn(dev->dev, "timeout waiting for bus ready\n");
			return -ETIMEDOUT;
		}
		timeout--;
		mdelay(1);
	}

	return 0;
}

328 329 330 331 332 333
static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
{
	struct i2c_msg *msgs = dev->msgs;
	u32 ic_con;

	/* Disable the adapter */
334
	dw_writel(dev, 0, DW_IC_ENABLE);
335 336

	/* set the slave (target) address */
337
	dw_writel(dev, msgs[dev->msg_write_idx].addr, DW_IC_TAR);
338 339

	/* if the slave address is ten bit address, enable 10BITADDR */
340
	ic_con = dw_readl(dev, DW_IC_CON);
341 342 343 344
	if (msgs[dev->msg_write_idx].flags & I2C_M_TEN)
		ic_con |= DW_IC_CON_10BITADDR_MASTER;
	else
		ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
345
	dw_writel(dev, ic_con, DW_IC_CON);
346 347

	/* Enable the adapter */
348
	dw_writel(dev, 1, DW_IC_ENABLE);
349 350

	/* Enable interrupts */
351
	dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
352 353
}

354
/*
355 356 357 358
 * Initiate (and continue) low level master read/write transaction.
 * This function is only called from i2c_dw_isr, and pumping i2c_msg
 * messages into the tx buffer.  Even if the size of i2c_msg data is
 * longer than the size of the tx buffer, it handles everything.
359
 */
360
void
361
i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
362 363
{
	struct i2c_msg *msgs = dev->msgs;
364
	u32 intr_mask;
365
	int tx_limit, rx_limit;
366 367
	u32 addr = msgs[dev->msg_write_idx].addr;
	u32 buf_len = dev->tx_buf_len;
368
	u8 *buf = dev->tx_buf;
369

370
	intr_mask = DW_IC_INTR_DEFAULT_MASK;
371

372
	for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
373 374
		/*
		 * if target address has changed, we need to
375 376 377
		 * reprogram the target address in the i2c
		 * adapter when we are done with this transfer
		 */
378 379 380 381 382 383
		if (msgs[dev->msg_write_idx].addr != addr) {
			dev_err(dev->dev,
				"%s: invalid target address\n", __func__);
			dev->msg_err = -EINVAL;
			break;
		}
384 385 386 387 388

		if (msgs[dev->msg_write_idx].len == 0) {
			dev_err(dev->dev,
				"%s: invalid message length\n", __func__);
			dev->msg_err = -EINVAL;
389
			break;
390 391 392 393
		}

		if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
			/* new i2c_msg */
394
			buf = msgs[dev->msg_write_idx].buf;
395 396 397
			buf_len = msgs[dev->msg_write_idx].len;
		}

398 399
		tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
		rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
400

401 402
		while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
			if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
403
				dw_writel(dev, 0x100, DW_IC_DATA_CMD);
404 405
				rx_limit--;
			} else
406
				dw_writel(dev, *buf++, DW_IC_DATA_CMD);
407 408
			tx_limit--; buf_len--;
		}
409

410
		dev->tx_buf = buf;
411 412 413 414 415 416
		dev->tx_buf_len = buf_len;

		if (buf_len > 0) {
			/* more bytes to be written */
			dev->status |= STATUS_WRITE_IN_PROGRESS;
			break;
417
		} else
418
			dev->status &= ~STATUS_WRITE_IN_PROGRESS;
419 420
	}

421 422 423 424 425 426 427
	/*
	 * If i2c_msg index search is completed, we don't need TX_EMPTY
	 * interrupt any more.
	 */
	if (dev->msg_write_idx == dev->msgs_num)
		intr_mask &= ~DW_IC_INTR_TX_EMPTY;

428 429 430
	if (dev->msg_err)
		intr_mask = 0;

431
	dw_writel(dev, intr_mask,  DW_IC_INTR_MASK);
432 433 434
}

static void
435
i2c_dw_read(struct dw_i2c_dev *dev)
436 437
{
	struct i2c_msg *msgs = dev->msgs;
438
	int rx_valid;
439

440
	for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
441
		u32 len;
442 443 444 445 446 447 448 449 450 451 452 453 454
		u8 *buf;

		if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
			continue;

		if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
			len = msgs[dev->msg_read_idx].len;
			buf = msgs[dev->msg_read_idx].buf;
		} else {
			len = dev->rx_buf_len;
			buf = dev->rx_buf;
		}

455
		rx_valid = dw_readl(dev, DW_IC_RXFLR);
456

457
		for (; len > 0 && rx_valid > 0; len--, rx_valid--)
458
			*buf++ = dw_readl(dev, DW_IC_DATA_CMD);
459 460 461 462 463 464 465 466 467 468 469

		if (len > 0) {
			dev->status |= STATUS_READ_IN_PROGRESS;
			dev->rx_buf_len = len;
			dev->rx_buf = buf;
			return;
		} else
			dev->status &= ~STATUS_READ_IN_PROGRESS;
	}
}

470 471 472 473 474
static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
{
	unsigned long abort_source = dev->abort_source;
	int i;

475
	if (abort_source & DW_IC_TX_ABRT_NOACK) {
476
		for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
477 478 479 480 481
			dev_dbg(dev->dev,
				"%s: %s\n", __func__, abort_sources[i]);
		return -EREMOTEIO;
	}

482
	for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
483 484 485 486 487 488 489 490 491 492
		dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);

	if (abort_source & DW_IC_TX_ARB_LOST)
		return -EAGAIN;
	else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
		return -EINVAL; /* wrong msgs[] data */
	else
		return -EIO;
}

493 494 495
/*
 * Prepare controller for a transaction and call i2c_dw_xfer_msg
 */
496
int
497 498 499 500 501 502 503 504
i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
{
	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
	int ret;

	dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);

	mutex_lock(&dev->lock);
505
	pm_runtime_get_sync(dev->dev);
506 507 508 509 510 511 512 513 514

	INIT_COMPLETION(dev->cmd_complete);
	dev->msgs = msgs;
	dev->msgs_num = num;
	dev->cmd_err = 0;
	dev->msg_write_idx = 0;
	dev->msg_read_idx = 0;
	dev->msg_err = 0;
	dev->status = STATUS_IDLE;
515
	dev->abort_source = 0;
516 517 518 519 520 521

	ret = i2c_dw_wait_bus_not_busy(dev);
	if (ret < 0)
		goto done;

	/* start the transfers */
522
	i2c_dw_xfer_init(dev);
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540

	/* wait for tx to complete */
	ret = wait_for_completion_interruptible_timeout(&dev->cmd_complete, HZ);
	if (ret == 0) {
		dev_err(dev->dev, "controller timed out\n");
		i2c_dw_init(dev);
		ret = -ETIMEDOUT;
		goto done;
	} else if (ret < 0)
		goto done;

	if (dev->msg_err) {
		ret = dev->msg_err;
		goto done;
	}

	/* no error */
	if (likely(!dev->cmd_err)) {
541
		/* Disable the adapter */
542
		dw_writel(dev, 0, DW_IC_ENABLE);
543 544 545 546 547 548
		ret = num;
		goto done;
	}

	/* We have an error */
	if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
549 550
		ret = i2c_dw_handle_tx_abort(dev);
		goto done;
551 552 553 554
	}
	ret = -EIO;

done:
555
	pm_runtime_put(dev->dev);
556 557 558 559 560
	mutex_unlock(&dev->lock);

	return ret;
}

561
u32 i2c_dw_func(struct i2c_adapter *adap)
562
{
563 564
	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
	return dev->functionality;
565 566
}

567 568 569 570 571 572 573 574 575 576
static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
{
	u32 stat;

	/*
	 * The IC_INTR_STAT register just indicates "enabled" interrupts.
	 * Ths unmasked raw version of interrupt status bits are available
	 * in the IC_RAW_INTR_STAT register.
	 *
	 * That is,
577
	 *   stat = dw_readl(IC_INTR_STAT);
578
	 * equals to,
579
	 *   stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
580 581 582
	 *
	 * The raw version might be useful for debugging purposes.
	 */
583
	stat = dw_readl(dev, DW_IC_INTR_STAT);
584 585 586 587

	/*
	 * Do not use the IC_CLR_INTR register to clear interrupts, or
	 * you'll miss some interrupts, triggered during the period from
588
	 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
589 590 591 592
	 *
	 * Instead, use the separately-prepared IC_CLR_* registers.
	 */
	if (stat & DW_IC_INTR_RX_UNDER)
593
		dw_readl(dev, DW_IC_CLR_RX_UNDER);
594
	if (stat & DW_IC_INTR_RX_OVER)
595
		dw_readl(dev, DW_IC_CLR_RX_OVER);
596
	if (stat & DW_IC_INTR_TX_OVER)
597
		dw_readl(dev, DW_IC_CLR_TX_OVER);
598
	if (stat & DW_IC_INTR_RD_REQ)
599
		dw_readl(dev, DW_IC_CLR_RD_REQ);
600 601 602 603 604
	if (stat & DW_IC_INTR_TX_ABRT) {
		/*
		 * The IC_TX_ABRT_SOURCE register is cleared whenever
		 * the IC_CLR_TX_ABRT is read.  Preserve it beforehand.
		 */
605 606
		dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
		dw_readl(dev, DW_IC_CLR_TX_ABRT);
607 608
	}
	if (stat & DW_IC_INTR_RX_DONE)
609
		dw_readl(dev, DW_IC_CLR_RX_DONE);
610
	if (stat & DW_IC_INTR_ACTIVITY)
611
		dw_readl(dev, DW_IC_CLR_ACTIVITY);
612
	if (stat & DW_IC_INTR_STOP_DET)
613
		dw_readl(dev, DW_IC_CLR_STOP_DET);
614
	if (stat & DW_IC_INTR_START_DET)
615
		dw_readl(dev, DW_IC_CLR_START_DET);
616
	if (stat & DW_IC_INTR_GEN_CALL)
617
		dw_readl(dev, DW_IC_CLR_GEN_CALL);
618 619 620 621

	return stat;
}

622 623 624 625
/*
 * Interrupt service routine. This gets called whenever an I2C interrupt
 * occurs.
 */
626
irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
627 628
{
	struct dw_i2c_dev *dev = dev_id;
629 630 631 632 633 634 635 636
	u32 stat, enabled;

	enabled = dw_readl(dev, DW_IC_ENABLE);
	stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
	dev_dbg(dev->dev, "%s:  %s enabled= 0x%x stat=0x%x\n", __func__,
		dev->adapter.name, enabled, stat);
	if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
		return IRQ_NONE;
637

638 639
	stat = i2c_dw_read_clear_intrbits(dev);

640 641 642
	if (stat & DW_IC_INTR_TX_ABRT) {
		dev->cmd_err |= DW_IC_ERR_TX_ABRT;
		dev->status = STATUS_IDLE;
643 644 645 646 647

		/*
		 * Anytime TX_ABRT is set, the contents of the tx/rx
		 * buffers are flushed.  Make sure to skip them.
		 */
648
		dw_writel(dev, 0, DW_IC_INTR_MASK);
649
		goto tx_aborted;
650 651
	}

652
	if (stat & DW_IC_INTR_RX_FULL)
653
		i2c_dw_read(dev);
654 655

	if (stat & DW_IC_INTR_TX_EMPTY)
656 657 658 659 660 661 662
		i2c_dw_xfer_msg(dev);

	/*
	 * No need to modify or disable the interrupt mask here.
	 * i2c_dw_xfer_msg() will take care of it according to
	 * the current transmit status.
	 */
663

664
tx_aborted:
665
	if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
666 667 668 669
		complete(&dev->cmd_complete);

	return IRQ_HANDLED;
}
670 671 672 673 674 675 676

void i2c_dw_enable(struct dw_i2c_dev *dev)
{
       /* Enable the adapter */
	dw_writel(dev, 1, DW_IC_ENABLE);
}

677
u32 i2c_dw_is_enabled(struct dw_i2c_dev *dev)
678
{
679 680
	return dw_readl(dev, DW_IC_ENABLE);
}
681

682 683
void i2c_dw_disable(struct dw_i2c_dev *dev)
{
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
	/* Disable controller */
	dw_writel(dev, 0, DW_IC_ENABLE);

	/* Disable all interupts */
	dw_writel(dev, 0, DW_IC_INTR_MASK);
	dw_readl(dev, DW_IC_CLR_INTR);
}

void i2c_dw_clear_int(struct dw_i2c_dev *dev)
{
	dw_readl(dev, DW_IC_CLR_INTR);
}

void i2c_dw_disable_int(struct dw_i2c_dev *dev)
{
	dw_writel(dev, 0, DW_IC_INTR_MASK);
}

u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
{
	return dw_readl(dev, DW_IC_COMP_PARAM_1);
}