pci.c 35.9 KB
Newer Older
1 2 3
/*
 * Support for PCI bridges found on Power Macintoshes.
 *
4
 * Copyright (C) 2003-2005 Benjamin Herrenschmuidt (benh@kernel.crashing.org)
5 6 7 8 9 10 11 12 13 14 15 16 17 18
 * Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/delay.h>
#include <linux/string.h>
#include <linux/init.h>
#include <linux/bootmem.h>
19
#include <linux/irq.h>
20 21 22 23 24 25 26

#include <asm/sections.h>
#include <asm/io.h>
#include <asm/prom.h>
#include <asm/pci-bridge.h>
#include <asm/machdep.h>
#include <asm/pmac_feature.h>
27
#include <asm/grackle.h>
28
#include <asm/ppc-pci.h>
29 30 31 32 33 34 35 36 37 38 39 40

#undef DEBUG

#ifdef DEBUG
#define DBG(x...) printk(x)
#else
#define DBG(x...)
#endif

/* XXX Could be per-controller, but I don't think we risk anything by
 * assuming we won't have both UniNorth and Bandit */
static int has_uninorth;
41
#ifdef CONFIG_PPC64
42
static struct pci_controller *u3_agp;
43
static struct pci_controller *u4_pcie;
44
static struct pci_controller *u3_ht;
45 46
#else
static int has_second_ohare;
47
#endif /* CONFIG_PPC64 */
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65

extern int pcibios_assign_bus_offset;

struct device_node *k2_skiplist[2];

/*
 * Magic constants for enabling cache coherency in the bandit/PSX bridge.
 */
#define BANDIT_DEVID_2	8
#define BANDIT_REVID	3

#define BANDIT_DEVNUM	11
#define BANDIT_MAGIC	0x50
#define BANDIT_COHERENT	0x40

static int __init fixup_one_level_bus_range(struct device_node *node, int higher)
{
	for (; node != 0;node = node->sibling) {
66 67
		const int * bus_range;
		const unsigned int *class_code;
68 69 70
		int len;

		/* For PCI<->PCI bridges or CardBus bridges, we go down */
71
		class_code = of_get_property(node, "class-code", NULL);
72 73 74
		if (!class_code || ((*class_code >> 8) != PCI_CLASS_BRIDGE_PCI &&
			(*class_code >> 8) != PCI_CLASS_BRIDGE_CARDBUS))
			continue;
75
		bus_range = of_get_property(node, "bus-range", &len);
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
		if (bus_range != NULL && len > 2 * sizeof(int)) {
			if (bus_range[1] > higher)
				higher = bus_range[1];
		}
		higher = fixup_one_level_bus_range(node->child, higher);
	}
	return higher;
}

/* This routine fixes the "bus-range" property of all bridges in the
 * system since they tend to have their "last" member wrong on macs
 *
 * Note that the bus numbers manipulated here are OF bus numbers, they
 * are not Linux bus numbers.
 */
static void __init fixup_bus_range(struct device_node *bridge)
{
93 94
	int *bus_range, len;
	struct property *prop;
95 96

	/* Lookup the "bus-range" property for the hose */
97 98
	prop = of_find_property(bridge, "bus-range", &len);
	if (prop == NULL || prop->length < 2 * sizeof(int))
99
		return;
100

101
	bus_range = prop->value;
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
	bus_range[1] = fixup_one_level_bus_range(bridge->child, bus_range[1]);
}

/*
 * Apple MacRISC (U3, UniNorth, Bandit, Chaos) PCI controllers.
 *
 * The "Bandit" version is present in all early PCI PowerMacs,
 * and up to the first ones using Grackle. Some machines may
 * have 2 bandit controllers (2 PCI busses).
 *
 * "Chaos" is used in some "Bandit"-type machines as a bridge
 * for the separate display bus. It is accessed the same
 * way as bandit, but cannot be probed for devices. It therefore
 * has its own config access functions.
 *
 * The "UniNorth" version is present in all Core99 machines
 * (iBook, G4, new IMacs, and all the recent Apple machines).
 * It contains 3 controllers in one ASIC.
 *
 * The U3 is the bridge used on G5 machines. It contains an
 * AGP bus which is dealt with the old UniNorth access routines
 * and a HyperTransport bus which uses its own set of access
 * functions.
 */

#define MACRISC_CFA0(devfn, off)	\
128 129 130
	((1 << (unsigned int)PCI_SLOT(dev_fn)) \
	| (((unsigned int)PCI_FUNC(dev_fn)) << 8) \
	| (((unsigned int)(off)) & 0xFCUL))
131 132

#define MACRISC_CFA1(bus, devfn, off)	\
133 134 135
	((((unsigned int)(bus)) << 16) \
	|(((unsigned int)(devfn)) << 8) \
	|(((unsigned int)(off)) & 0xFCUL) \
136 137
	|1UL)

A
Al Viro 已提交
138
static volatile void __iomem *macrisc_cfg_access(struct pci_controller* hose,
139 140 141 142 143 144
					       u8 bus, u8 dev_fn, u8 offset)
{
	unsigned int caddr;

	if (bus == hose->first_busno) {
		if (dev_fn < (11 << 3))
A
Al Viro 已提交
145
			return NULL;
146 147 148 149 150 151 152 153 154 155
		caddr = MACRISC_CFA0(dev_fn, offset);
	} else
		caddr = MACRISC_CFA1(bus, dev_fn, offset);

	/* Uninorth will return garbage if we don't read back the value ! */
	do {
		out_le32(hose->cfg_addr, caddr);
	} while (in_le32(hose->cfg_addr) != caddr);

	offset &= has_uninorth ? 0x07 : 0x03;
A
Al Viro 已提交
156
	return hose->cfg_data + offset;
157 158 159 160 161
}

static int macrisc_read_config(struct pci_bus *bus, unsigned int devfn,
				      int offset, int len, u32 *val)
{
162
	struct pci_controller *hose;
A
Al Viro 已提交
163
	volatile void __iomem *addr;
164

165 166 167
	hose = pci_bus_to_host(bus);
	if (hose == NULL)
		return PCIBIOS_DEVICE_NOT_FOUND;
168 169
	if (offset >= 0x100)
		return  PCIBIOS_BAD_REGISTER_NUMBER;
170 171 172 173 174 175 176 177 178
	addr = macrisc_cfg_access(hose, bus->number, devfn, offset);
	if (!addr)
		return PCIBIOS_DEVICE_NOT_FOUND;
	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	switch (len) {
	case 1:
A
Al Viro 已提交
179
		*val = in_8(addr);
180 181
		break;
	case 2:
A
Al Viro 已提交
182
		*val = in_le16(addr);
183 184
		break;
	default:
A
Al Viro 已提交
185
		*val = in_le32(addr);
186 187 188 189 190 191 192 193
		break;
	}
	return PCIBIOS_SUCCESSFUL;
}

static int macrisc_write_config(struct pci_bus *bus, unsigned int devfn,
				       int offset, int len, u32 val)
{
194
	struct pci_controller *hose;
A
Al Viro 已提交
195
	volatile void __iomem *addr;
196

197 198 199
	hose = pci_bus_to_host(bus);
	if (hose == NULL)
		return PCIBIOS_DEVICE_NOT_FOUND;
200 201
	if (offset >= 0x100)
		return  PCIBIOS_BAD_REGISTER_NUMBER;
202 203 204 205 206 207 208 209 210
	addr = macrisc_cfg_access(hose, bus->number, devfn, offset);
	if (!addr)
		return PCIBIOS_DEVICE_NOT_FOUND;
	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	switch (len) {
	case 1:
A
Al Viro 已提交
211
		out_8(addr, val);
212 213
		break;
	case 2:
A
Al Viro 已提交
214
		out_le16(addr, val);
215 216
		break;
	default:
A
Al Viro 已提交
217
		out_le32(addr, val);
218 219 220 221 222 223 224
		break;
	}
	return PCIBIOS_SUCCESSFUL;
}

static struct pci_ops macrisc_pci_ops =
{
225 226
	.read = macrisc_read_config,
	.write = macrisc_write_config,
227 228
};

229
#ifdef CONFIG_PPC32
230
/*
231
 * Verify that a specific (bus, dev_fn) exists on chaos
232
 */
233
static int chaos_validate_dev(struct pci_bus *bus, int devfn, int offset)
234 235
{
	struct device_node *np;
236
	const u32 *vendor, *device;
237

238 239
	if (offset >= 0x100)
		return  PCIBIOS_BAD_REGISTER_NUMBER;
240 241 242 243
	np = pci_busdev_to_OF_node(bus, devfn);
	if (np == NULL)
		return PCIBIOS_DEVICE_NOT_FOUND;

244 245
	vendor = of_get_property(np, "vendor-id", NULL);
	device = of_get_property(np, "device-id", NULL);
246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	if (vendor == NULL || device == NULL)
		return PCIBIOS_DEVICE_NOT_FOUND;

	if ((*vendor == 0x106b) && (*device == 3) && (offset >= 0x10)
	    && (offset != 0x14) && (offset != 0x18) && (offset <= 0x24))
		return PCIBIOS_BAD_REGISTER_NUMBER;

	return PCIBIOS_SUCCESSFUL;
}

static int
chaos_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
		  int len, u32 *val)
{
	int result = chaos_validate_dev(bus, devfn, offset);
	if (result == PCIBIOS_BAD_REGISTER_NUMBER)
		*val = ~0U;
	if (result != PCIBIOS_SUCCESSFUL)
		return result;
	return macrisc_read_config(bus, devfn, offset, len, val);
}

static int
chaos_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
		   int len, u32 val)
{
	int result = chaos_validate_dev(bus, devfn, offset);
	if (result != PCIBIOS_SUCCESSFUL)
		return result;
	return macrisc_write_config(bus, devfn, offset, len, val);
}

static struct pci_ops chaos_pci_ops =
{
280 281
	.read = chaos_read_config,
	.write = chaos_write_config,
282 283
};

284
static void __init setup_chaos(struct pci_controller *hose,
285
			       struct resource *addr)
286 287 288
{
	/* assume a `chaos' bridge */
	hose->ops = &chaos_pci_ops;
289 290
	hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
	hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
291 292 293 294
}
#endif /* CONFIG_PPC32 */

#ifdef CONFIG_PPC64
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
/*
 * These versions of U3 HyperTransport config space access ops do not
 * implement self-view of the HT host yet
 */

/*
 * This function deals with some "special cases" devices.
 *
 *  0 -> No special case
 *  1 -> Skip the device but act as if the access was successfull
 *       (return 0xff's on reads, eventually, cache config space
 *       accesses in a later version)
 * -1 -> Hide the device (unsuccessful acess)
 */
static int u3_ht_skip_device(struct pci_controller *hose,
			     struct pci_bus *bus, unsigned int devfn)
{
	struct device_node *busdn, *dn;
	int i;

	/* We only allow config cycles to devices that are in OF device-tree
	 * as we are apparently having some weird things going on with some
317 318
	 * revs of K2 on recent G5s, except for the host bridge itself, which
	 * is missing from the tree but we know we can probe.
319 320 321
	 */
	if (bus->self)
		busdn = pci_device_to_OF_node(bus->self);
322 323
	else if (devfn == 0)
		return 0;
324
	else
325
		busdn = hose->dn;
326
	for (dn = busdn->child; dn; dn = dn->sibling)
327
		if (PCI_DN(dn) && PCI_DN(dn)->devfn == devfn)
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
			break;
	if (dn == NULL)
		return -1;

	/*
	 * When a device in K2 is powered down, we die on config
	 * cycle accesses. Fix that here.
	 */
	for (i=0; i<2; i++)
		if (k2_skiplist[i] == dn)
			return 1;

	return 0;
}

#define U3_HT_CFA0(devfn, off)		\
344
		((((unsigned int)devfn) << 8) | offset)
345 346
#define U3_HT_CFA1(bus, devfn, off)	\
		(U3_HT_CFA0(devfn, off) \
347
		+ (((unsigned int)bus) << 16) \
348 349
		+ 0x01000000UL)

350 351
static void __iomem *u3_ht_cfg_access(struct pci_controller *hose, u8 bus,
				      u8 devfn, u8 offset, int *swap)
352
{
353
	*swap = 1;
354
	if (bus == hose->first_busno) {
355 356 357 358
		if (devfn != 0)
			return hose->cfg_data + U3_HT_CFA0(devfn, offset);
		*swap = 0;
		return ((void __iomem *)hose->cfg_addr) + (offset << 2);
359
	} else
A
Al Viro 已提交
360
		return hose->cfg_data + U3_HT_CFA1(bus, devfn, offset);
361 362 363 364 365
}

static int u3_ht_read_config(struct pci_bus *bus, unsigned int devfn,
				    int offset, int len, u32 *val)
{
366
	struct pci_controller *hose;
367 368
	void __iomem *addr;
	int swap;
369

370 371
	hose = pci_bus_to_host(bus);
	if (hose == NULL)
372
		return PCIBIOS_DEVICE_NOT_FOUND;
373 374
	if (offset >= 0x100)
		return  PCIBIOS_BAD_REGISTER_NUMBER;
375
	addr = u3_ht_cfg_access(hose, bus->number, devfn, offset, &swap);
376 377 378 379 380 381 382
	if (!addr)
		return PCIBIOS_DEVICE_NOT_FOUND;

	switch (u3_ht_skip_device(hose, bus, devfn)) {
	case 0:
		break;
	case 1:
383 384 385 386 387 388 389 390 391
		switch (len) {
		case 1:
			*val = 0xff; break;
		case 2:
			*val = 0xffff; break;
		default:
			*val = 0xfffffffful; break;
		}
		return PCIBIOS_SUCCESSFUL;
392 393
	default:
		return PCIBIOS_DEVICE_NOT_FOUND;
394 395
	}

396 397 398 399 400 401
	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	switch (len) {
	case 1:
A
Al Viro 已提交
402
		*val = in_8(addr);
403 404
		break;
	case 2:
405
		*val = swap ? in_le16(addr) : in_be16(addr);
406 407
		break;
	default:
408
		*val = swap ? in_le32(addr) : in_be32(addr);
409 410 411 412 413 414 415 416
		break;
	}
	return PCIBIOS_SUCCESSFUL;
}

static int u3_ht_write_config(struct pci_bus *bus, unsigned int devfn,
				     int offset, int len, u32 val)
{
417
	struct pci_controller *hose;
418 419
	void __iomem *addr;
	int swap;
420

421 422
	hose = pci_bus_to_host(bus);
	if (hose == NULL)
423
		return PCIBIOS_DEVICE_NOT_FOUND;
424 425
	if (offset >= 0x100)
		return  PCIBIOS_BAD_REGISTER_NUMBER;
426
	addr = u3_ht_cfg_access(hose, bus->number, devfn, offset, &swap);
427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
	if (!addr)
		return PCIBIOS_DEVICE_NOT_FOUND;

	switch (u3_ht_skip_device(hose, bus, devfn)) {
	case 0:
		break;
	case 1:
		return PCIBIOS_SUCCESSFUL;
	default:
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	switch (len) {
	case 1:
A
Al Viro 已提交
445
		out_8(addr, val);
446 447
		break;
	case 2:
448
		swap ? out_le16(addr, val) : out_be16(addr, val);
449 450
		break;
	default:
451
		swap ? out_le32(addr, val) : out_be32(addr, val);
452 453 454 455 456 457 458
		break;
	}
	return PCIBIOS_SUCCESSFUL;
}

static struct pci_ops u3_ht_pci_ops =
{
459 460
	.read = u3_ht_read_config,
	.write = u3_ht_write_config,
461
};
462 463 464 465 466 467 468 469 470 471 472 473 474 475

#define U4_PCIE_CFA0(devfn, off)	\
	((1 << ((unsigned int)PCI_SLOT(dev_fn)))	\
	 | (((unsigned int)PCI_FUNC(dev_fn)) << 8)	\
	 | ((((unsigned int)(off)) >> 8) << 28) \
	 | (((unsigned int)(off)) & 0xfcU))

#define U4_PCIE_CFA1(bus, devfn, off)	\
	((((unsigned int)(bus)) << 16) \
	 |(((unsigned int)(devfn)) << 8)	\
	 | ((((unsigned int)(off)) >> 8) << 28) \
	 |(((unsigned int)(off)) & 0xfcU)	\
	 |1UL)

A
Al Viro 已提交
476
static volatile void __iomem *u4_pcie_cfg_access(struct pci_controller* hose,
477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
					u8 bus, u8 dev_fn, int offset)
{
	unsigned int caddr;

	if (bus == hose->first_busno) {
		caddr = U4_PCIE_CFA0(dev_fn, offset);
	} else
		caddr = U4_PCIE_CFA1(bus, dev_fn, offset);

	/* Uninorth will return garbage if we don't read back the value ! */
	do {
		out_le32(hose->cfg_addr, caddr);
	} while (in_le32(hose->cfg_addr) != caddr);

	offset &= 0x03;
A
Al Viro 已提交
492
	return hose->cfg_data + offset;
493 494 495 496 497 498
}

static int u4_pcie_read_config(struct pci_bus *bus, unsigned int devfn,
			       int offset, int len, u32 *val)
{
	struct pci_controller *hose;
A
Al Viro 已提交
499
	volatile void __iomem *addr;
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514

	hose = pci_bus_to_host(bus);
	if (hose == NULL)
		return PCIBIOS_DEVICE_NOT_FOUND;
	if (offset >= 0x1000)
		return  PCIBIOS_BAD_REGISTER_NUMBER;
	addr = u4_pcie_cfg_access(hose, bus->number, devfn, offset);
	if (!addr)
		return PCIBIOS_DEVICE_NOT_FOUND;
	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	switch (len) {
	case 1:
A
Al Viro 已提交
515
		*val = in_8(addr);
516 517
		break;
	case 2:
A
Al Viro 已提交
518
		*val = in_le16(addr);
519 520
		break;
	default:
A
Al Viro 已提交
521
		*val = in_le32(addr);
522 523 524 525 526 527 528 529 530
		break;
	}
	return PCIBIOS_SUCCESSFUL;
}

static int u4_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
				int offset, int len, u32 val)
{
	struct pci_controller *hose;
A
Al Viro 已提交
531
	volatile void __iomem *addr;
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546

	hose = pci_bus_to_host(bus);
	if (hose == NULL)
		return PCIBIOS_DEVICE_NOT_FOUND;
	if (offset >= 0x1000)
		return  PCIBIOS_BAD_REGISTER_NUMBER;
	addr = u4_pcie_cfg_access(hose, bus->number, devfn, offset);
	if (!addr)
		return PCIBIOS_DEVICE_NOT_FOUND;
	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	switch (len) {
	case 1:
A
Al Viro 已提交
547
		out_8(addr, val);
548 549
		break;
	case 2:
A
Al Viro 已提交
550
		out_le16(addr, val);
551 552
		break;
	default:
A
Al Viro 已提交
553
		out_le32(addr, val);
554 555 556 557 558 559 560
		break;
	}
	return PCIBIOS_SUCCESSFUL;
}

static struct pci_ops u4_pcie_pci_ops =
{
561 562
	.read = u4_pcie_read_config,
	.write = u4_pcie_write_config,
563 564
};

565
#endif /* CONFIG_PPC64 */
566

567
#ifdef CONFIG_PPC32
568 569 570 571
/*
 * For a bandit bridge, turn on cache coherency if necessary.
 * N.B. we could clean this up using the hose ops directly.
 */
572
static void __init init_bandit(struct pci_controller *bp)
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
{
	unsigned int vendev, magic;
	int rev;

	/* read the word at offset 0 in config space for device 11 */
	out_le32(bp->cfg_addr, (1UL << BANDIT_DEVNUM) + PCI_VENDOR_ID);
	udelay(2);
	vendev = in_le32(bp->cfg_data);
	if (vendev == (PCI_DEVICE_ID_APPLE_BANDIT << 16) +
			PCI_VENDOR_ID_APPLE) {
		/* read the revision id */
		out_le32(bp->cfg_addr,
			 (1UL << BANDIT_DEVNUM) + PCI_REVISION_ID);
		udelay(2);
		rev = in_8(bp->cfg_data);
		if (rev != BANDIT_REVID)
			printk(KERN_WARNING
			       "Unknown revision %d for bandit\n", rev);
	} else if (vendev != (BANDIT_DEVID_2 << 16) + PCI_VENDOR_ID_APPLE) {
		printk(KERN_WARNING "bandit isn't? (%x)\n", vendev);
		return;
	}

	/* read the word at offset 0x50 */
	out_le32(bp->cfg_addr, (1UL << BANDIT_DEVNUM) + BANDIT_MAGIC);
	udelay(2);
	magic = in_le32(bp->cfg_data);
	if ((magic & BANDIT_COHERENT) != 0)
		return;
	magic |= BANDIT_COHERENT;
	udelay(2);
	out_le32(bp->cfg_data, magic);
	printk(KERN_INFO "Cache coherency enabled for bandit/PSX\n");
}

/*
 * Tweak the PCI-PCI bridge chip on the blue & white G3s.
 */
611
static void __init init_p2pbridge(void)
612 613 614 615 616 617 618 619
{
	struct device_node *p2pbridge;
	struct pci_controller* hose;
	u8 bus, devfn;
	u16 val;

	/* XXX it would be better here to identify the specific
	   PCI-PCI bridge chip we have. */
620 621
	p2pbridge = of_find_node_by_name(NULL, "pci-bridge");
	if (p2pbridge == NULL
622 623
	    || p2pbridge->parent == NULL
	    || strcmp(p2pbridge->parent->name, "pci") != 0)
624
		goto done;
625 626
	if (pci_device_from_OF_node(p2pbridge, &bus, &devfn) < 0) {
		DBG("Can't find PCI infos for PCI<->PCI bridge\n");
627
		goto done;
628 629 630 631 632 633 634
	}
	/* Warning: At this point, we have not yet renumbered all busses.
	 * So we must use OF walking to find out hose
	 */
	hose = pci_find_hose_for_OF_device(p2pbridge);
	if (!hose) {
		DBG("Can't find hose for PCI<->PCI bridge\n");
635
		goto done;
636 637 638
	}
	if (early_read_config_word(hose, bus, devfn,
				   PCI_BRIDGE_CONTROL, &val) < 0) {
639 640
		printk(KERN_ERR "init_p2pbridge: couldn't read bridge"
		       " control\n");
641
		goto done;
642 643 644
	}
	val &= ~PCI_BRIDGE_CTL_MASTER_ABORT;
	early_write_config_word(hose, bus, devfn, PCI_BRIDGE_CONTROL, val);
645 646
done:
	of_node_put(p2pbridge);
647 648
}

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675
static void __init init_second_ohare(void)
{
	struct device_node *np = of_find_node_by_name(NULL, "pci106b,7");
	unsigned char bus, devfn;
	unsigned short cmd;

	if (np == NULL)
		return;

	/* This must run before we initialize the PICs since the second
	 * ohare hosts a PIC that will be accessed there.
	 */
	if (pci_device_from_OF_node(np, &bus, &devfn) == 0) {
		struct pci_controller* hose =
			pci_find_hose_for_OF_device(np);
		if (!hose) {
			printk(KERN_ERR "Can't find PCI hose for OHare2 !\n");
			return;
		}
		early_read_config_word(hose, bus, devfn, PCI_COMMAND, &cmd);
		cmd |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
		cmd &= ~PCI_COMMAND_IO;
		early_write_config_word(hose, bus, devfn, PCI_COMMAND, cmd);
	}
	has_second_ohare = 1;
}

676 677 678 679 680 681
/*
 * Some Apple desktop machines have a NEC PD720100A USB2 controller
 * on the motherboard. Open Firmware, on these, will disable the
 * EHCI part of it so it behaves like a pair of OHCI's. This fixup
 * code re-enables it ;)
 */
682
static void __init fixup_nec_usb2(void)
683 684 685 686 687
{
	struct device_node *nec;

	for (nec = NULL; (nec = of_find_node_by_name(nec, "usb")) != NULL;) {
		struct pci_controller *hose;
688 689
		u32 data;
		const u32 *prop;
690
		u8 bus, devfn;
691

692
		prop = of_get_property(nec, "vendor-id", NULL);
693 694 695 696
		if (prop == NULL)
			continue;
		if (0x1033 != *prop)
			continue;
697
		prop = of_get_property(nec, "device-id", NULL);
698 699 700 701
		if (prop == NULL)
			continue;
		if (0x0035 != *prop)
			continue;
702
		prop = of_get_property(nec, "reg", NULL);
703 704 705 706 707 708 709 710 711 712 713
		if (prop == NULL)
			continue;
		devfn = (prop[0] >> 8) & 0xff;
		bus = (prop[0] >> 16) & 0xff;
		if (PCI_FUNC(devfn) != 0)
			continue;
		hose = pci_find_hose_for_OF_device(nec);
		if (!hose)
			continue;
		early_read_config_dword(hose, bus, devfn, 0xe4, &data);
		if (data & 1UL) {
714 715
			printk("Found NEC PD720100A USB2 chip with disabled"
			       " EHCI, fixing up...\n");
716 717 718 719 720 721
			data &= ~1UL;
			early_write_config_dword(hose, bus, devfn, 0xe4, data);
		}
	}
}

722
static void __init setup_bandit(struct pci_controller *hose,
723
				struct resource *addr)
724 725
{
	hose->ops = &macrisc_pci_ops;
726 727
	hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
	hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
728 729 730
	init_bandit(hose);
}

731
static int __init setup_uninorth(struct pci_controller *hose,
732
				 struct resource *addr)
733
{
734
	ppc_pci_flags |= PPC_PCI_REASSIGN_ALL_BUS;
735 736
	has_uninorth = 1;
	hose->ops = &macrisc_pci_ops;
737 738
	hose->cfg_addr = ioremap(addr->start + 0x800000, 0x1000);
	hose->cfg_data = ioremap(addr->start + 0xc00000, 0x1000);
739
	/* We "know" that the bridge at f2000000 has the PCI slots. */
740
	return addr->start == 0xf2000000;
741
}
742
#endif /* CONFIG_PPC32 */
743

744
#ifdef CONFIG_PPC64
745 746 747 748
static void __init setup_u3_agp(struct pci_controller* hose)
{
	/* On G5, we move AGP up to high bus number so we don't need
	 * to reassign bus numbers for HT. If we ever have P2P bridges
749
	 * on AGP, we'll have to move pci_assign_all_busses to the
750 751 752 753 754 755
	 * pci_controller structure so we enable it for AGP and not for
	 * HT childs.
	 * We hard code the address because of the different size of
	 * the reg address cell, we shall fix that by killing struct
	 * reg_property and using some accessor functions instead
	 */
756
	hose->first_busno = 0xf0;
757 758 759 760 761 762 763 764
	hose->last_busno = 0xff;
	has_uninorth = 1;
	hose->ops = &macrisc_pci_ops;
	hose->cfg_addr = ioremap(0xf0000000 + 0x800000, 0x1000);
	hose->cfg_data = ioremap(0xf0000000 + 0xc00000, 0x1000);
	u3_agp = hose;
}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
static void __init setup_u4_pcie(struct pci_controller* hose)
{
	/* We currently only implement the "non-atomic" config space, to
	 * be optimised later.
	 */
	hose->ops = &u4_pcie_pci_ops;
	hose->cfg_addr = ioremap(0xf0000000 + 0x800000, 0x1000);
	hose->cfg_data = ioremap(0xf0000000 + 0xc00000, 0x1000);

	/* The bus contains a bridge from root -> device, we need to
	 * make it visible on bus 0 so that we pick the right type
	 * of config cycles. If we didn't, we would have to force all
	 * config cycles to be type 1. So we override the "bus-range"
	 * property here
	 */
	hose->first_busno = 0x00;
	hose->last_busno = 0xff;
	u4_pcie = hose;
}

785 786
static void __init setup_u3_ht(struct pci_controller* hose)
{
787
	struct device_node *np = hose->dn;
788
	struct pci_controller *other = NULL;
789
	struct resource cfg_res, self_res;
790 791
	int i, cur;

792

793 794
	hose->ops = &u3_ht_pci_ops;

795 796 797 798 799 800 801 802 803 804
	/* Get base addresses from OF tree
	 */
	if (of_address_to_resource(np, 0, &cfg_res) ||
	    of_address_to_resource(np, 1, &self_res)) {
		printk(KERN_ERR "PCI: Failed to get U3/U4 HT resources !\n");
		return;
	}

	/* Map external cfg space access into cfg_data and self registers
	 * into cfg_addr
805
	 */
806 807 808
	hose->cfg_data = ioremap(cfg_res.start, 0x02000000);
	hose->cfg_addr = ioremap(self_res.start,
				 self_res.end - self_res.start + 1);
809 810

	/*
811 812 813 814 815 816
	 * /ht node doesn't expose a "ranges" property, so we "remove"
	 * regions that have been allocated to AGP. So far, this version of
	 * the code doesn't assign any of the 0xfxxxxxxx "fine" memory regions
	 * to /ht. We need to fix that sooner or later by either parsing all
	 * child "ranges" properties or figuring out the U3 address space
	 * decoding logic and then read its configuration register (if any).
817 818
	 */
	hose->io_base_phys = 0xf4000000;
819
	hose->pci_io_size = 0x00400000;
820 821 822 823 824 825 826 827 828 829 830 831
	hose->io_resource.name = np->full_name;
	hose->io_resource.start = 0;
	hose->io_resource.end = 0x003fffff;
	hose->io_resource.flags = IORESOURCE_IO;
	hose->pci_mem_offset = 0;
	hose->first_busno = 0;
	hose->last_busno = 0xef;
	hose->mem_resources[0].name = np->full_name;
	hose->mem_resources[0].start = 0x80000000;
	hose->mem_resources[0].end = 0xefffffff;
	hose->mem_resources[0].flags = IORESOURCE_MEM;

832 833
	u3_ht = hose;

834 835 836 837 838 839 840
	if (u3_agp != NULL)
		other = u3_agp;
	else if (u4_pcie != NULL)
		other = u4_pcie;

	if (other == NULL) {
		DBG("U3/4 has no AGP/PCIE, using full resource range\n");
841 842 843
		return;
	}

844 845 846 847
	/* Fixup bus range vs. PCIE */
	if (u4_pcie)
		hose->last_busno = u4_pcie->first_busno - 1;

848 849 850 851
	/* We "remove" the AGP resources from the resources allocated to HT,
	 * that is we create "holes". However, that code does assumptions
	 * that so far happen to be true (cross fingers...), typically that
	 * resources in the AGP node are properly ordered
852 853 854
	 */
	cur = 0;
	for (i=0; i<3; i++) {
855
		struct resource *res = &other->mem_resources[i];
856 857 858 859 860
		if (res->flags != IORESOURCE_MEM)
			continue;
		/* We don't care about "fine" resources */
		if (res->start >= 0xf0000000)
			continue;
861 862 863
		/* Check if it's just a matter of "shrinking" us in one
		 * direction
		 */
864 865
		if (hose->mem_resources[cur].start == res->start) {
			DBG("U3/HT: shrink start of %d, %08lx -> %08lx\n",
866 867
			    cur, hose->mem_resources[cur].start,
			    res->end + 1);
868 869 870 871 872
			hose->mem_resources[cur].start = res->end + 1;
			continue;
		}
		if (hose->mem_resources[cur].end == res->end) {
			DBG("U3/HT: shrink end of %d, %08lx -> %08lx\n",
873 874
			    cur, hose->mem_resources[cur].end,
			    res->start - 1);
875 876 877 878 879
			hose->mem_resources[cur].end = res->start - 1;
			continue;
		}
		/* No, it's not the case, we need a hole */
		if (cur == 2) {
880 881 882 883 884
			/* not enough resources for a hole, we drop part
			 * of the range
			 */
			printk(KERN_WARNING "Running out of resources"
			       " for /ht host !\n");
885 886
			hose->mem_resources[cur].end = res->start - 1;
			continue;
887
		}
888
		cur++;
889
		DBG("U3/HT: hole, %d end at %08lx, %d start at %08lx\n",
890 891 892 893 894 895 896 897
		    cur-1, res->start - 1, cur, res->end + 1);
		hose->mem_resources[cur].name = np->full_name;
		hose->mem_resources[cur].flags = IORESOURCE_MEM;
		hose->mem_resources[cur].start = res->end + 1;
		hose->mem_resources[cur].end = hose->mem_resources[cur-1].end;
		hose->mem_resources[cur-1].end = res->start - 1;
	}
}
898
#endif /* CONFIG_PPC64 */
899 900 901 902 903 904

/*
 * We assume that if we have a G3 powermac, we have one bridge called
 * "pci" (a MPC106) and no bandit or chaos bridges, and contrariwise,
 * if we have one or more bandit or chaos bridges, we don't have a MPC106.
 */
905
static int __init pmac_add_bridge(struct device_node *dev)
906 907 908
{
	int len;
	struct pci_controller *hose;
909
	struct resource rsrc;
910
	char *disp_name;
911
	const int *bus_range;
912
	int primary = 1, has_address = 0;
913 914 915

	DBG("Adding PCI host bridge %s\n", dev->full_name);

916 917 918 919
	/* Fetch host bridge registers address */
	has_address = (of_address_to_resource(dev, 0, &rsrc) == 0);

	/* Get bus range if any */
920
	bus_range = of_get_property(dev, "bus-range", &len);
921
	if (bus_range == NULL || len < 2 * sizeof(int)) {
922 923
		printk(KERN_WARNING "Can't get bus-range for %s, assume"
		       " bus 0\n", dev->full_name);
924 925
	}

926
	hose = pcibios_alloc_controller(dev);
927 928 929 930
	if (!hose)
		return -ENOMEM;
	hose->first_busno = bus_range ? bus_range[0] : 0;
	hose->last_busno = bus_range ? bus_range[1] : 0xff;
931 932

	disp_name = NULL;
933 934

	/* 64 bits only bridges */
935
#ifdef CONFIG_PPC64
936
	if (of_device_is_compatible(dev, "u3-agp")) {
937 938 939
		setup_u3_agp(hose);
		disp_name = "U3-AGP";
		primary = 0;
940
	} else if (of_device_is_compatible(dev, "u3-ht")) {
941 942 943
		setup_u3_ht(hose);
		disp_name = "U3-HT";
		primary = 1;
944
	} else if (of_device_is_compatible(dev, "u4-pcie")) {
945 946 947
		setup_u4_pcie(hose);
		disp_name = "U4-PCIE";
		primary = 0;
948
	}
949 950
	printk(KERN_INFO "Found %s PCI host bridge.  Firmware bus number:"
	       " %d->%d\n", disp_name, hose->first_busno, hose->last_busno);
951 952 953 954
#endif /* CONFIG_PPC64 */

	/* 32 bits only bridges */
#ifdef CONFIG_PPC32
955
	if (of_device_is_compatible(dev, "uni-north")) {
956
		primary = setup_uninorth(hose, &rsrc);
957
		disp_name = "UniNorth";
958
	} else if (strcmp(dev->name, "pci") == 0) {
959 960 961 962
		/* XXX assume this is a mpc106 (grackle) */
		setup_grackle(hose);
		disp_name = "Grackle (MPC106)";
	} else if (strcmp(dev->name, "bandit") == 0) {
963
		setup_bandit(hose, &rsrc);
964 965
		disp_name = "Bandit";
	} else if (strcmp(dev->name, "chaos") == 0) {
966
		setup_chaos(hose, &rsrc);
967 968 969
		disp_name = "Chaos";
		primary = 0;
	}
970
	printk(KERN_INFO "Found %s PCI host bridge at 0x%016llx. "
971
	       "Firmware bus number: %d->%d\n",
972 973
		disp_name, (unsigned long long)rsrc.start, hose->first_busno,
		hose->last_busno);
974 975
#endif /* CONFIG_PPC32 */

976 977 978 979 980 981 982 983 984
	DBG(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
		hose, hose->cfg_addr, hose->cfg_data);

	/* Interpret the "ranges" property */
	/* This also maps the I/O region and sets isa_io/mem_base */
	pci_process_bridge_OF_ranges(hose, dev, primary);

	/* Fixup "bus-range" OF property */
	fixup_bus_range(dev);
985 986 987 988

	return 0;
}

989
void __devinit pmac_pci_irq_fixup(struct pci_dev *dev)
990
{
991
#ifdef CONFIG_PPC32
992 993 994 995 996 997 998 999 1000 1001 1002 1003
	/* Fixup interrupt for the modem/ethernet combo controller.
	 * on machines with a second ohare chip.
	 * The number in the device tree (27) is bogus (correct for
	 * the ethernet-only board but not the combo ethernet/modem
	 * board). The real interrupt is 28 on the second controller
	 * -> 28+32 = 60.
	 */
	if (has_second_ohare &&
	    dev->vendor == PCI_VENDOR_ID_DEC &&
	    dev->device == PCI_DEVICE_ID_DEC_TULIP_PLUS) {
		dev->irq = irq_create_mapping(NULL, 60);
		set_irq_type(dev->irq, IRQ_TYPE_LEVEL_LOW);
1004
	}
1005
#endif /* CONFIG_PPC32 */
1006 1007
}

1008
void __init pmac_pci_init(void)
1009 1010 1011 1012
{
	struct device_node *np, *root;
	struct device_node *ht = NULL;

1013
	ppc_pci_flags = PPC_PCI_CAN_SKIP_ISA_ALIGN;
1014

1015 1016
	root = of_find_node_by_path("/");
	if (root == NULL) {
1017 1018
		printk(KERN_CRIT "pmac_pci_init: can't find root "
		       "of device tree\n");
1019 1020 1021 1022 1023 1024 1025 1026
		return;
	}
	for (np = NULL; (np = of_get_next_child(root, np)) != NULL;) {
		if (np->name == NULL)
			continue;
		if (strcmp(np->name, "bandit") == 0
		    || strcmp(np->name, "chaos") == 0
		    || strcmp(np->name, "pci") == 0) {
1027
			if (pmac_add_bridge(np) == 0)
1028 1029 1030 1031 1032 1033 1034 1035 1036
				of_node_get(np);
		}
		if (strcmp(np->name, "ht") == 0) {
			of_node_get(np);
			ht = np;
		}
	}
	of_node_put(root);

1037
#ifdef CONFIG_PPC64
1038 1039 1040
	/* Probe HT last as it relies on the agp resources to be already
	 * setup
	 */
1041
	if (ht && pmac_add_bridge(ht) != 0)
1042 1043
		of_node_put(ht);

1044 1045 1046 1047 1048
	/* Setup the linkage between OF nodes and PHBs */
	pci_devs_phb_init();

	/* Fixup the PCI<->OF mapping for U3 AGP due to bus renumbering. We
	 * assume there is no P2P bridge on the AGP bus, which should be a
1049 1050
	 * safe assumptions for now. We should do something better in the
	 * future though
1051 1052
	 */
	if (u3_agp) {
1053
		struct device_node *np = u3_agp->dn;
1054 1055 1056 1057 1058 1059
		PCI_DN(np)->busno = 0xf0;
		for (np = np->child; np; np = np->sibling)
			PCI_DN(np)->busno = 0xf0;
	}
	/* pmac_check_ht_link(); */

1060 1061
	/* We can allocate missing resources if any */
	pci_probe_only = 0;
1062 1063

#else /* CONFIG_PPC64 */
1064
	init_p2pbridge();
1065
	init_second_ohare();
1066
	fixup_nec_usb2();
1067

1068 1069 1070 1071
	/* We are still having some issues with the Xserve G4, enabling
	 * some offset between bus number and domains for now when we
	 * assign all busses should help for now
	 */
1072
	if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_BUS)
1073
		pcibios_assign_bus_offset = 0x10;
1074
#endif
1075 1076
}

1077
#ifdef CONFIG_PPC32
1078
int pmac_pci_enable_device_hook(struct pci_dev *dev)
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
{
	struct device_node* node;
	int updatecfg = 0;
	int uninorth_child;

	node = pci_device_to_OF_node(dev);

	/* We don't want to enable USB controllers absent from the OF tree
	 * (iBook second controller)
	 */
	if (dev->vendor == PCI_VENDOR_ID_APPLE
1090
	    && dev->class == PCI_CLASS_SERIAL_USB_OHCI
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	    && !node) {
		printk(KERN_INFO "Apple USB OHCI %s disabled by firmware\n",
		       pci_name(dev));
		return -EINVAL;
	}

	if (!node)
		return 0;

	uninorth_child = node->parent &&
1101
		of_device_is_compatible(node->parent, "uni-north");
1102

1103 1104 1105 1106
	/* Firewire & GMAC were disabled after PCI probe, the driver is
	 * claiming them, we must re-enable them now.
	 */
	if (uninorth_child && !strcmp(node->name, "firewire") &&
1107 1108 1109
	    (of_device_is_compatible(node, "pci106b,18") ||
	     of_device_is_compatible(node, "pci106b,30") ||
	     of_device_is_compatible(node, "pci11c1,5811"))) {
1110 1111 1112 1113 1114
		pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, node, 0, 1);
		pmac_call_feature(PMAC_FTR_1394_ENABLE, node, 0, 1);
		updatecfg = 1;
	}
	if (uninorth_child && !strcmp(node->name, "ethernet") &&
1115
	    of_device_is_compatible(node, "gmac")) {
1116 1117 1118 1119
		pmac_call_feature(PMAC_FTR_GMAC_ENABLE, node, 0, 1);
		updatecfg = 1;
	}

1120 1121 1122 1123 1124 1125
	/*
	 * Fixup various header fields on 32 bits. We don't do that on
	 * 64 bits as some of these have strange values behind the HT
	 * bridge and we must not, for example, enable MWI or set the
	 * cache line size on them.
	 */
1126 1127
	if (updatecfg) {
		u16 cmd;
1128

1129
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
1130 1131 1132 1133
		cmd |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER
			| PCI_COMMAND_INVALIDATE;
		pci_write_config_word(dev, PCI_COMMAND, cmd);
		pci_write_config_byte(dev, PCI_LATENCY_TIMER, 16);
1134

1135 1136
		pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE,
				      L1_CACHE_BYTES >> 2);
1137 1138 1139 1140 1141
	}

	return 0;
}

1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
void __devinit pmac_pci_fixup_ohci(struct pci_dev *dev)
{
	struct device_node *node = pci_device_to_OF_node(dev);

	/* We don't want to assign resources to USB controllers
	 * absent from the OF tree (iBook second controller)
	 */
	if (dev->class == PCI_CLASS_SERIAL_USB_OHCI && !node)
		dev->resource[0].flags = 0;
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_APPLE, PCI_ANY_ID, pmac_pci_fixup_ohci);

1154 1155 1156
/* We power down some devices after they have been probed. They'll
 * be powered back on later on
 */
1157
void __init pmac_pcibios_after_init(void)
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
{
	struct device_node* nd;

#ifdef CONFIG_BLK_DEV_IDE
	struct pci_dev *dev = NULL;

	/* OF fails to initialize IDE controllers on macs
	 * (and maybe other machines)
	 *
	 * Ideally, this should be moved to the IDE layer, but we need
	 * to check specifically with Andre Hedrick how to do it cleanly
	 * since the common IDE code seem to care about the fact that the
	 * BIOS may have disabled a controller.
	 *
	 * -- BenH
	 */
	for_each_pci_dev(dev) {
1175 1176 1177 1178 1179
		if ((dev->class >> 16) != PCI_BASE_CLASS_STORAGE)
			continue;
		if (pci_enable_device(dev))
			printk(KERN_WARNING
			       "pci: Failed to enable %s\n", pci_name(dev));
1180 1181 1182
	}
#endif /* CONFIG_BLK_DEV_IDE */

1183
	for_each_node_by_name(nd, "firewire") {
1184 1185 1186 1187
		if (nd->parent && (of_device_is_compatible(nd, "pci106b,18") ||
				   of_device_is_compatible(nd, "pci106b,30") ||
				   of_device_is_compatible(nd, "pci11c1,5811"))
		    && of_device_is_compatible(nd->parent, "uni-north")) {
1188 1189 1190 1191
			pmac_call_feature(PMAC_FTR_1394_ENABLE, nd, 0, 0);
			pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, nd, 0, 0);
		}
	}
1192 1193
	of_node_put(nd);
	for_each_node_by_name(nd, "ethernet") {
1194 1195
		if (nd->parent && of_device_is_compatible(nd, "gmac")
		    && of_device_is_compatible(nd->parent, "uni-north"))
1196 1197
			pmac_call_feature(PMAC_FTR_GMAC_ENABLE, nd, 0, 0);
	}
1198
	of_node_put(nd);
1199 1200 1201 1202
}

void pmac_pci_fixup_cardbus(struct pci_dev* dev)
{
1203
	if (!machine_is(powermac))
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
		return;
	/*
	 * Fix the interrupt routing on the various cardbus bridges
	 * used on powerbooks
	 */
	if (dev->vendor != PCI_VENDOR_ID_TI)
		return;
	if (dev->device == PCI_DEVICE_ID_TI_1130 ||
	    dev->device == PCI_DEVICE_ID_TI_1131) {
		u8 val;
1214
		/* Enable PCI interrupt */
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		if (pci_read_config_byte(dev, 0x91, &val) == 0)
			pci_write_config_byte(dev, 0x91, val | 0x30);
		/* Disable ISA interrupt mode */
		if (pci_read_config_byte(dev, 0x92, &val) == 0)
			pci_write_config_byte(dev, 0x92, val & ~0x06);
	}
	if (dev->device == PCI_DEVICE_ID_TI_1210 ||
	    dev->device == PCI_DEVICE_ID_TI_1211 ||
	    dev->device == PCI_DEVICE_ID_TI_1410 ||
	    dev->device == PCI_DEVICE_ID_TI_1510) {
		u8 val;
		/* 0x8c == TI122X_IRQMUX, 2 says to route the INTA
		   signal out the MFUNC0 pin */
		if (pci_read_config_byte(dev, 0x8c, &val) == 0)
			pci_write_config_byte(dev, 0x8c, (val & ~0x0f) | 2);
		/* Disable ISA interrupt mode */
		if (pci_read_config_byte(dev, 0x92, &val) == 0)
			pci_write_config_byte(dev, 0x92, val & ~0x06);
	}
}

DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_ANY_ID, pmac_pci_fixup_cardbus);

void pmac_pci_fixup_pciata(struct pci_dev* dev)
{
       u8 progif = 0;

       /*
        * On PowerMacs, we try to switch any PCI ATA controller to
	* fully native mode
        */
1246
	if (!machine_is(powermac))
1247
		return;
1248

1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
	/* Some controllers don't have the class IDE */
	if (dev->vendor == PCI_VENDOR_ID_PROMISE)
		switch(dev->device) {
		case PCI_DEVICE_ID_PROMISE_20246:
		case PCI_DEVICE_ID_PROMISE_20262:
		case PCI_DEVICE_ID_PROMISE_20263:
		case PCI_DEVICE_ID_PROMISE_20265:
		case PCI_DEVICE_ID_PROMISE_20267:
		case PCI_DEVICE_ID_PROMISE_20268:
		case PCI_DEVICE_ID_PROMISE_20269:
		case PCI_DEVICE_ID_PROMISE_20270:
		case PCI_DEVICE_ID_PROMISE_20271:
		case PCI_DEVICE_ID_PROMISE_20275:
		case PCI_DEVICE_ID_PROMISE_20276:
		case PCI_DEVICE_ID_PROMISE_20277:
			goto good;
		}
	/* Others, check PCI class */
	if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
		return;
 good:
	pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
	if ((progif & 5) != 5) {
1272
		printk(KERN_INFO "PCI: %s Forcing PCI IDE into native mode\n",
1273
		       pci_name(dev));
1274 1275 1276 1277
		(void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
		if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
		    (progif & 5) != 5)
			printk(KERN_ERR "Rewrite of PROGIF failed !\n");
1278 1279 1280 1281 1282 1283 1284
		else {
			/* Clear IO BARs, they will be reassigned */
			pci_write_config_dword(dev, PCI_BASE_ADDRESS_0, 0);
			pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
			pci_write_config_dword(dev, PCI_BASE_ADDRESS_2, 0);
			pci_write_config_dword(dev, PCI_BASE_ADDRESS_3, 0);
		}
1285 1286
	}
}
1287
DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, pmac_pci_fixup_pciata);
1288
#endif /* CONFIG_PPC32 */
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305

/*
 * Disable second function on K2-SATA, it's broken
 * and disable IO BARs on first one
 */
static void fixup_k2_sata(struct pci_dev* dev)
{
	int i;
	u16 cmd;

	if (PCI_FUNC(dev->devfn) > 0) {
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
		cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY);
		pci_write_config_word(dev, PCI_COMMAND, cmd);
		for (i = 0; i < 6; i++) {
			dev->resource[i].start = dev->resource[i].end = 0;
			dev->resource[i].flags = 0;
1306 1307
			pci_write_config_dword(dev, PCI_BASE_ADDRESS_0 + 4 * i,
					       0);
1308 1309 1310 1311 1312 1313 1314 1315
		}
	} else {
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
		cmd &= ~PCI_COMMAND_IO;
		pci_write_config_word(dev, PCI_COMMAND, cmd);
		for (i = 0; i < 5; i++) {
			dev->resource[i].start = dev->resource[i].end = 0;
			dev->resource[i].flags = 0;
1316 1317
			pci_write_config_dword(dev, PCI_BASE_ADDRESS_0 + 4 * i,
					       0);
1318 1319 1320 1321 1322
		}
	}
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, 0x0240, fixup_k2_sata);