traps.c 38.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
6
 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
L
Linus Torvalds 已提交
7 8 9 10 11
 * Copyright (C) 1995, 1996 Paul M. Antoine
 * Copyright (C) 1998 Ulf Carlsson
 * Copyright (C) 1999 Silicon Graphics, Inc.
 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
12
 * Copyright (C) 2002, 2003, 2004, 2005, 2007  Maciej W. Rozycki
L
Linus Torvalds 已提交
13
 */
14
#include <linux/bug.h>
15
#include <linux/compiler.h>
L
Linus Torvalds 已提交
16 17 18 19 20 21 22
#include <linux/init.h>
#include <linux/mm.h>
#include <linux/module.h>
#include <linux/sched.h>
#include <linux/smp.h>
#include <linux/spinlock.h>
#include <linux/kallsyms.h>
23
#include <linux/bootmem.h>
24
#include <linux/interrupt.h>
L
Linus Torvalds 已提交
25 26 27 28 29

#include <asm/bootinfo.h>
#include <asm/branch.h>
#include <asm/break.h>
#include <asm/cpu.h>
30
#include <asm/dsp.h>
L
Linus Torvalds 已提交
31
#include <asm/fpu.h>
R
Ralf Baechle 已提交
32 33
#include <asm/mipsregs.h>
#include <asm/mipsmtregs.h>
L
Linus Torvalds 已提交
34 35 36 37 38 39 40 41 42 43
#include <asm/module.h>
#include <asm/pgtable.h>
#include <asm/ptrace.h>
#include <asm/sections.h>
#include <asm/system.h>
#include <asm/tlbdebug.h>
#include <asm/traps.h>
#include <asm/uaccess.h>
#include <asm/mmu_context.h>
#include <asm/types.h>
44
#include <asm/stacktrace.h>
L
Linus Torvalds 已提交
45

46
extern asmlinkage void handle_int(void);
L
Linus Torvalds 已提交
47 48 49 50 51 52 53 54 55 56
extern asmlinkage void handle_tlbm(void);
extern asmlinkage void handle_tlbl(void);
extern asmlinkage void handle_tlbs(void);
extern asmlinkage void handle_adel(void);
extern asmlinkage void handle_ades(void);
extern asmlinkage void handle_ibe(void);
extern asmlinkage void handle_dbe(void);
extern asmlinkage void handle_sys(void);
extern asmlinkage void handle_bp(void);
extern asmlinkage void handle_ri(void);
57 58
extern asmlinkage void handle_ri_rdhwr_vivt(void);
extern asmlinkage void handle_ri_rdhwr(void);
L
Linus Torvalds 已提交
59 60 61 62 63 64
extern asmlinkage void handle_cpu(void);
extern asmlinkage void handle_ov(void);
extern asmlinkage void handle_tr(void);
extern asmlinkage void handle_fpe(void);
extern asmlinkage void handle_mdmx(void);
extern asmlinkage void handle_watch(void);
R
Ralf Baechle 已提交
65
extern asmlinkage void handle_mt(void);
66
extern asmlinkage void handle_dsp(void);
L
Linus Torvalds 已提交
67 68 69
extern asmlinkage void handle_mcheck(void);
extern asmlinkage void handle_reserved(void);

R
Ralf Baechle 已提交
70
extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
71
	struct mips_fpu_struct *ctx, int has_fpu);
L
Linus Torvalds 已提交
72

M
Marc St-Jean 已提交
73
void (*board_watchpoint_handler)(struct pt_regs *regs);
L
Linus Torvalds 已提交
74 75
void (*board_be_init)(void);
int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
76 77 78
void (*board_nmi_handler_setup)(void);
void (*board_ejtag_handler_setup)(void);
void (*board_bind_eic_interrupt)(int irq, int regset);
L
Linus Torvalds 已提交
79 80


F
Franck Bui-Huu 已提交
81
static void show_raw_backtrace(unsigned long reg29)
82
{
F
Franck Bui-Huu 已提交
83
	unsigned long *sp = (unsigned long *)reg29;
84 85 86 87 88 89
	unsigned long addr;

	printk("Call Trace:");
#ifdef CONFIG_KALLSYMS
	printk("\n");
#endif
90 91 92 93
	while (!kstack_end(sp)) {
		addr = *sp++;
		if (__kernel_text_address(addr))
			print_ip_sym(addr);
94 95 96 97
	}
	printk("\n");
}

98
#ifdef CONFIG_KALLSYMS
99
int raw_show_trace;
100 101 102 103 104 105
static int __init set_raw_show_trace(char *str)
{
	raw_show_trace = 1;
	return 1;
}
__setup("raw_show_trace", set_raw_show_trace);
106
#endif
F
Franck Bui-Huu 已提交
107

R
Ralf Baechle 已提交
108
static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
109
{
F
Franck Bui-Huu 已提交
110 111
	unsigned long sp = regs->regs[29];
	unsigned long ra = regs->regs[31];
112 113 114
	unsigned long pc = regs->cp0_epc;

	if (raw_show_trace || !__kernel_text_address(pc)) {
115
		show_raw_backtrace(sp);
116 117 118
		return;
	}
	printk("Call Trace:\n");
F
Franck Bui-Huu 已提交
119
	do {
120
		print_ip_sym(pc);
121
		pc = unwind_stack(task, &sp, pc, &ra);
F
Franck Bui-Huu 已提交
122
	} while (pc);
123 124 125
	printk("\n");
}

L
Linus Torvalds 已提交
126 127 128 129
/*
 * This routine abuses get_user()/put_user() to reference pointers
 * with at least a bit of error checking ...
 */
R
Ralf Baechle 已提交
130 131
static void show_stacktrace(struct task_struct *task,
	const struct pt_regs *regs)
L
Linus Torvalds 已提交
132 133 134 135
{
	const int field = 2 * sizeof(unsigned long);
	long stackdata;
	int i;
A
Atsushi Nemoto 已提交
136
	unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
L
Linus Torvalds 已提交
137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156

	printk("Stack :");
	i = 0;
	while ((unsigned long) sp & (PAGE_SIZE - 1)) {
		if (i && ((i % (64 / field)) == 0))
			printk("\n       ");
		if (i > 39) {
			printk(" ...");
			break;
		}

		if (__get_user(stackdata, sp++)) {
			printk(" (Bad stack address)");
			break;
		}

		printk(" %0*lx", field, stackdata);
		i++;
	}
	printk("\n");
157
	show_backtrace(task, regs);
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
}

void show_stack(struct task_struct *task, unsigned long *sp)
{
	struct pt_regs regs;
	if (sp) {
		regs.regs[29] = (unsigned long)sp;
		regs.regs[31] = 0;
		regs.cp0_epc = 0;
	} else {
		if (task && task != current) {
			regs.regs[29] = task->thread.reg29;
			regs.regs[31] = 0;
			regs.cp0_epc = task->thread.reg31;
		} else {
			prepare_frametrace(&regs);
		}
	}
	show_stacktrace(task, &regs);
L
Linus Torvalds 已提交
177 178 179 180 181 182 183
}

/*
 * The architecture-independent dump_stack generator
 */
void dump_stack(void)
{
F
Franck Bui-Huu 已提交
184
	struct pt_regs regs;
L
Linus Torvalds 已提交
185

F
Franck Bui-Huu 已提交
186 187
	prepare_frametrace(&regs);
	show_backtrace(current, &regs);
L
Linus Torvalds 已提交
188 189 190 191
}

EXPORT_SYMBOL(dump_stack);

192
static void show_code(unsigned int __user *pc)
L
Linus Torvalds 已提交
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
{
	long i;

	printk("\nCode:");

	for(i = -3 ; i < 6 ; i++) {
		unsigned int insn;
		if (__get_user(insn, pc + i)) {
			printk(" (Bad address in epc)\n");
			break;
		}
		printk("%c%08x%c", (i?' ':'<'), insn, (i?' ':'>'));
	}
}

R
Ralf Baechle 已提交
208
static void __show_regs(const struct pt_regs *regs)
L
Linus Torvalds 已提交
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int cause = regs->cp0_cause;
	int i;

	printk("Cpu %d\n", smp_processor_id());

	/*
	 * Saved main processor registers
	 */
	for (i = 0; i < 32; ) {
		if ((i % 4) == 0)
			printk("$%2d   :", i);
		if (i == 0)
			printk(" %0*lx", field, 0UL);
		else if (i == 26 || i == 27)
			printk(" %*s", field, "");
		else
			printk(" %0*lx", field, regs->regs[i]);

		i++;
		if ((i % 4) == 0)
			printk("\n");
	}

234 235 236
#ifdef CONFIG_CPU_HAS_SMARTMIPS
	printk("Acx    : %0*lx\n", field, regs->acx);
#endif
L
Linus Torvalds 已提交
237 238 239 240 241 242 243 244 245 246 247 248 249 250
	printk("Hi    : %0*lx\n", field, regs->hi);
	printk("Lo    : %0*lx\n", field, regs->lo);

	/*
	 * Saved cp0 registers
	 */
	printk("epc   : %0*lx ", field, regs->cp0_epc);
	print_symbol("%s ", regs->cp0_epc);
	printk("    %s\n", print_tainted());
	printk("ra    : %0*lx ", field, regs->regs[31]);
	print_symbol("%s\n", regs->regs[31]);

	printk("Status: %08x    ", (uint32_t) regs->cp0_status);

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
		if (regs->cp0_status & ST0_KUO)
			printk("KUo ");
		if (regs->cp0_status & ST0_IEO)
			printk("IEo ");
		if (regs->cp0_status & ST0_KUP)
			printk("KUp ");
		if (regs->cp0_status & ST0_IEP)
			printk("IEp ");
		if (regs->cp0_status & ST0_KUC)
			printk("KUc ");
		if (regs->cp0_status & ST0_IEC)
			printk("IEc ");
	} else {
		if (regs->cp0_status & ST0_KX)
			printk("KX ");
		if (regs->cp0_status & ST0_SX)
			printk("SX ");
		if (regs->cp0_status & ST0_UX)
			printk("UX ");
		switch (regs->cp0_status & ST0_KSU) {
		case KSU_USER:
			printk("USER ");
			break;
		case KSU_SUPERVISOR:
			printk("SUPERVISOR ");
			break;
		case KSU_KERNEL:
			printk("KERNEL ");
			break;
		default:
			printk("BAD_MODE ");
			break;
		}
		if (regs->cp0_status & ST0_ERL)
			printk("ERL ");
		if (regs->cp0_status & ST0_EXL)
			printk("EXL ");
		if (regs->cp0_status & ST0_IE)
			printk("IE ");
L
Linus Torvalds 已提交
291 292 293 294 295 296 297 298 299
	}
	printk("\n");

	printk("Cause : %08x\n", cause);

	cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
	if (1 <= cause && cause <= 5)
		printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);

300 301
	printk("PrId  : %08x (%s)\n", read_c0_prid(),
	       cpu_name_string());
L
Linus Torvalds 已提交
302 303
}

R
Ralf Baechle 已提交
304 305 306 307 308 309 310 311 312
/*
 * FIXME: really the generic show_regs should take a const pointer argument.
 */
void show_regs(struct pt_regs *regs)
{
	__show_regs((struct pt_regs *)regs);
}

void show_registers(const struct pt_regs *regs)
L
Linus Torvalds 已提交
313
{
R
Ralf Baechle 已提交
314
	__show_regs(regs);
L
Linus Torvalds 已提交
315 316
	print_modules();
	printk("Process %s (pid: %d, threadinfo=%p, task=%p)\n",
317
	        current->comm, task_pid_nr(current), current_thread_info(), current);
318
	show_stacktrace(current, regs);
319
	show_code((unsigned int __user *) regs->cp0_epc);
L
Linus Torvalds 已提交
320 321 322 323 324
	printk("\n");
}

static DEFINE_SPINLOCK(die_lock);

R
Ralf Baechle 已提交
325
void __noreturn die(const char * str, const struct pt_regs * regs)
L
Linus Torvalds 已提交
326 327
{
	static int die_counter;
328 329 330
#ifdef CONFIG_MIPS_MT_SMTC
	unsigned long dvpret = dvpe();
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
331 332 333

	console_verbose();
	spin_lock_irq(&die_lock);
334 335 336 337
	bust_spinlocks(1);
#ifdef CONFIG_MIPS_MT_SMTC
	mips_mt_regdump(dvpret);
#endif /* CONFIG_MIPS_MT_SMTC */
338
	printk("%s[#%d]:\n", str, ++die_counter);
L
Linus Torvalds 已提交
339
	show_registers(regs);
340
	add_taint(TAINT_DIE);
L
Linus Torvalds 已提交
341
	spin_unlock_irq(&die_lock);
342 343 344 345 346 347 348 349 350 351

	if (in_interrupt())
		panic("Fatal exception in interrupt");

	if (panic_on_oops) {
		printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
		ssleep(5);
		panic("Fatal exception");
	}

L
Linus Torvalds 已提交
352 353 354 355 356 357
	do_exit(SIGSEGV);
}

extern const struct exception_table_entry __start___dbe_table[];
extern const struct exception_table_entry __stop___dbe_table[];

358 359 360
__asm__(
"	.section	__dbe_table, \"a\"\n"
"	.previous			\n");
L
Linus Torvalds 已提交
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387

/* Given an address, look for it in the exception tables. */
static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
{
	const struct exception_table_entry *e;

	e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
	if (!e)
		e = search_module_dbetables(addr);
	return e;
}

asmlinkage void do_be(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	const struct exception_table_entry *fixup = NULL;
	int data = regs->cp0_cause & 4;
	int action = MIPS_BE_FATAL;

	/* XXX For now.  Fixme, this searches the wrong table ...  */
	if (data && !user_mode(regs))
		fixup = search_dbe_tables(exception_epc(regs));

	if (fixup)
		action = MIPS_BE_FIXUP;

	if (board_be_handler)
388
		action = board_be_handler(regs, fixup != NULL);
L
Linus Torvalds 已提交
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413

	switch (action) {
	case MIPS_BE_DISCARD:
		return;
	case MIPS_BE_FIXUP:
		if (fixup) {
			regs->cp0_epc = fixup->nextinsn;
			return;
		}
		break;
	default:
		break;
	}

	/*
	 * Assume it would be too dangerous to continue ...
	 */
	printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
	       data ? "Data" : "Instruction",
	       field, regs->cp0_epc, field, regs->regs[31]);
	die_if_kernel("Oops", regs);
	force_sig(SIGBUS, current);
}

/*
414
 * ll/sc, rdhwr, sync emulation
L
Linus Torvalds 已提交
415 416 417 418 419 420 421 422
 */

#define OPCODE 0xfc000000
#define BASE   0x03e00000
#define RT     0x001f0000
#define OFFSET 0x0000ffff
#define LL     0xc0000000
#define SC     0xe0000000
423
#define SPEC0  0x00000000
R
Ralf Baechle 已提交
424 425 426
#define SPEC3  0x7c000000
#define RD     0x0000f800
#define FUNC   0x0000003f
427
#define SYNC   0x0000000f
R
Ralf Baechle 已提交
428
#define RDHWR  0x0000003b
L
Linus Torvalds 已提交
429 430 431 432 433 434 435 436 437

/*
 * The ll_bit is cleared by r*_switch.S
 */

unsigned long ll_bit;

static struct task_struct *ll_task = NULL;

438
static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
439
{
R
Ralf Baechle 已提交
440
	unsigned long value, __user *vaddr;
L
Linus Torvalds 已提交
441 442 443 444 445 446 447 448 449 450 451 452
	long offset;

	/*
	 * analyse the ll instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
453 454
	vaddr = (unsigned long __user *)
	        ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
455

456 457 458 459
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
	if (get_user(value, vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
460 461 462 463 464 465 466 467 468 469 470 471 472 473

	preempt_disable();

	if (ll_task == NULL || ll_task == current) {
		ll_bit = 1;
	} else {
		ll_bit = 0;
	}
	ll_task = current;

	preempt_enable();

	regs->regs[(opcode & RT) >> 16] = value;

474
	return 0;
L
Linus Torvalds 已提交
475 476
}

477
static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
478
{
R
Ralf Baechle 已提交
479 480
	unsigned long __user *vaddr;
	unsigned long reg;
L
Linus Torvalds 已提交
481 482 483 484 485 486 487 488 489 490 491 492
	long offset;

	/*
	 * analyse the sc instruction that just caused a ri exception
	 * and put the referenced address to addr.
	 */

	/* sign extend offset */
	offset = opcode & OFFSET;
	offset <<= 16;
	offset >>= 16;

R
Ralf Baechle 已提交
493 494
	vaddr = (unsigned long __user *)
	        ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
L
Linus Torvalds 已提交
495 496
	reg = (opcode & RT) >> 16;

497 498
	if ((unsigned long)vaddr & 3)
		return SIGBUS;
L
Linus Torvalds 已提交
499 500 501 502 503 504

	preempt_disable();

	if (ll_bit == 0 || ll_task != current) {
		regs->regs[reg] = 0;
		preempt_enable();
505
		return 0;
L
Linus Torvalds 已提交
506 507 508 509
	}

	preempt_enable();

510 511
	if (put_user(regs->regs[reg], vaddr))
		return SIGSEGV;
L
Linus Torvalds 已提交
512 513 514

	regs->regs[reg] = 1;

515
	return 0;
L
Linus Torvalds 已提交
516 517 518 519 520 521 522 523 524
}

/*
 * ll uses the opcode of lwc0 and sc uses the opcode of swc0.  That is both
 * opcodes are supposed to result in coprocessor unusable exceptions if
 * executed on ll/sc-less processors.  That's the theory.  In practice a
 * few processors such as NEC's VR4100 throw reserved instruction exceptions
 * instead, so we're doing the emulation thing in both exception handlers.
 */
525
static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
L
Linus Torvalds 已提交
526
{
527 528 529 530
	if ((opcode & OPCODE) == LL)
		return simulate_ll(regs, opcode);
	if ((opcode & OPCODE) == SC)
		return simulate_sc(regs, opcode);
L
Linus Torvalds 已提交
531

532
	return -1;			/* Must be something else ... */
L
Linus Torvalds 已提交
533 534
}

R
Ralf Baechle 已提交
535 536 537 538 539
/*
 * Simulate trapping 'rdhwr' instructions to provide user accessible
 * registers not implemented in hardware.  The only current use of this
 * is the thread area pointer.
 */
540
static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
R
Ralf Baechle 已提交
541
{
A
Al Viro 已提交
542
	struct thread_info *ti = task_thread_info(current);
R
Ralf Baechle 已提交
543 544 545 546 547 548 549

	if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
		int rd = (opcode & RD) >> 11;
		int rt = (opcode & RT) >> 16;
		switch (rd) {
			case 29:
				regs->regs[rt] = ti->tp_value;
D
Daniel Jacobowitz 已提交
550
				return 0;
R
Ralf Baechle 已提交
551
			default:
552
				return -1;
R
Ralf Baechle 已提交
553 554 555
		}
	}

D
Daniel Jacobowitz 已提交
556
	/* Not ours.  */
557 558
	return -1;
}
559

560 561 562 563 564 565
static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
{
	if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC)
		return 0;

	return -1;			/* Must be something else ... */
R
Ralf Baechle 已提交
566 567
}

L
Linus Torvalds 已提交
568 569 570 571
asmlinkage void do_ov(struct pt_regs *regs)
{
	siginfo_t info;

572 573
	die_if_kernel("Integer overflow", regs);

L
Linus Torvalds 已提交
574 575 576
	info.si_code = FPE_INTOVF;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
R
Ralf Baechle 已提交
577
	info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
578 579 580 581 582 583 584 585
	force_sig_info(SIGFPE, &info, current);
}

/*
 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
 */
asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
{
586 587
	siginfo_t info;

588 589
	die_if_kernel("FP exception in kernel code", regs);

L
Linus Torvalds 已提交
590 591 592 593
	if (fcr31 & FPU_CSR_UNI_X) {
		int sig;

		/*
594
		 * Unimplemented operation exception.  If we've got the full
L
Linus Torvalds 已提交
595 596 597 598 599 600 601 602
		 * software emulator on-board, let's use it...
		 *
		 * Force FPU to dump state into task/thread context.  We're
		 * moving a lot of data here for what is probably a single
		 * instruction, but the alternative is to pre-decode the FP
		 * register operands before invoking the emulator, which seems
		 * a bit extreme for what should be an infrequent event.
		 */
603
		/* Ensure 'resume' not overwrite saved fp context again. */
604
		lose_fpu(1);
L
Linus Torvalds 已提交
605 606

		/* Run the emulator */
607
		sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1);
L
Linus Torvalds 已提交
608 609 610 611 612

		/*
		 * We can't allow the emulated instruction to leave any of
		 * the cause bit set in $fcr31.
		 */
613
		current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
L
Linus Torvalds 已提交
614 615

		/* Restore the hardware register state */
616
		own_fpu(1);	/* Using the FPU again.  */
L
Linus Torvalds 已提交
617 618 619 620 621 622

		/* If something went wrong, signal */
		if (sig)
			force_sig(sig, current);

		return;
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
	} else if (fcr31 & FPU_CSR_INV_X)
		info.si_code = FPE_FLTINV;
	else if (fcr31 & FPU_CSR_DIV_X)
		info.si_code = FPE_FLTDIV;
	else if (fcr31 & FPU_CSR_OVF_X)
		info.si_code = FPE_FLTOVF;
	else if (fcr31 & FPU_CSR_UDF_X)
		info.si_code = FPE_FLTUND;
	else if (fcr31 & FPU_CSR_INE_X)
		info.si_code = FPE_FLTRES;
	else
		info.si_code = __SI_FAULT;
	info.si_signo = SIGFPE;
	info.si_errno = 0;
	info.si_addr = (void __user *) regs->cp0_epc;
	force_sig_info(SIGFPE, &info, current);
L
Linus Torvalds 已提交
639 640 641 642 643 644 645
}

asmlinkage void do_bp(struct pt_regs *regs)
{
	unsigned int opcode, bcode;
	siginfo_t info;

646
	if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
647
		goto out_sigsegv;
L
Linus Torvalds 已提交
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667

	/*
	 * There is the ancient bug in the MIPS assemblers that the break
	 * code starts left to bit 16 instead to bit 6 in the opcode.
	 * Gas is bug-compatible, but not always, grrr...
	 * We handle both cases with a simple heuristics.  --macro
	 */
	bcode = ((opcode >> 6) & ((1 << 20) - 1));
	if (bcode < (1 << 10))
		bcode <<= 10;

	/*
	 * (A short test says that IRIX 5.3 sends SIGTRAP for all break
	 * insns, even for break codes that indicate arithmetic failures.
	 * Weird ...)
	 * But should we continue the brokenness???  --macro
	 */
	switch (bcode) {
	case BRK_OVERFLOW << 10:
	case BRK_DIVZERO << 10:
668
		die_if_kernel("Break instruction in kernel code", regs);
L
Linus Torvalds 已提交
669 670 671 672 673 674
		if (bcode == (BRK_DIVZERO << 10))
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
675
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
676 677
		force_sig_info(SIGFPE, &info, current);
		break;
678 679 680
	case BRK_BUG:
		die("Kernel bug detected", regs);
		break;
L
Linus Torvalds 已提交
681
	default:
682
		die_if_kernel("Break instruction in kernel code", regs);
L
Linus Torvalds 已提交
683 684
		force_sig(SIGTRAP, current);
	}
685
	return;
686 687 688

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
689 690 691 692 693 694 695
}

asmlinkage void do_tr(struct pt_regs *regs)
{
	unsigned int opcode, tcode = 0;
	siginfo_t info;

696
	if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
697
		goto out_sigsegv;
L
Linus Torvalds 已提交
698 699 700 701 702 703 704 705 706 707 708 709 710 711

	/* Immediate versions don't provide a code.  */
	if (!(opcode & OPCODE))
		tcode = ((opcode >> 6) & ((1 << 10) - 1));

	/*
	 * (A short test says that IRIX 5.3 sends SIGTRAP for all trap
	 * insns, even for trap codes that indicate arithmetic failures.
	 * Weird ...)
	 * But should we continue the brokenness???  --macro
	 */
	switch (tcode) {
	case BRK_OVERFLOW:
	case BRK_DIVZERO:
712
		die_if_kernel("Trap instruction in kernel code", regs);
L
Linus Torvalds 已提交
713 714 715 716 717 718
		if (tcode == BRK_DIVZERO)
			info.si_code = FPE_INTDIV;
		else
			info.si_code = FPE_INTOVF;
		info.si_signo = SIGFPE;
		info.si_errno = 0;
R
Ralf Baechle 已提交
719
		info.si_addr = (void __user *) regs->cp0_epc;
L
Linus Torvalds 已提交
720 721
		force_sig_info(SIGFPE, &info, current);
		break;
722 723 724
	case BRK_BUG:
		die("Kernel bug detected", regs);
		break;
L
Linus Torvalds 已提交
725
	default:
726
		die_if_kernel("Trap instruction in kernel code", regs);
L
Linus Torvalds 已提交
727 728
		force_sig(SIGTRAP, current);
	}
729
	return;
730 731 732

out_sigsegv:
	force_sig(SIGSEGV, current);
L
Linus Torvalds 已提交
733 734 735 736
}

asmlinkage void do_ri(struct pt_regs *regs)
{
737 738 739 740
	unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
	unsigned long old_epc = regs->cp0_epc;
	unsigned int opcode = 0;
	int status = -1;
L
Linus Torvalds 已提交
741

742
	die_if_kernel("Reserved instruction in kernel code", regs);
L
Linus Torvalds 已提交
743

744
	if (unlikely(compute_return_epc(regs) < 0))
R
Ralf Baechle 已提交
745 746
		return;

747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765
	if (unlikely(get_user(opcode, epc) < 0))
		status = SIGSEGV;

	if (!cpu_has_llsc && status < 0)
		status = simulate_llsc(regs, opcode);

	if (status < 0)
		status = simulate_rdhwr(regs, opcode);

	if (status < 0)
		status = simulate_sync(regs, opcode);

	if (status < 0)
		status = SIGILL;

	if (unlikely(status > 0)) {
		regs->cp0_epc = old_epc;		/* Undo skip-over.  */
		force_sig(status, current);
	}
L
Linus Torvalds 已提交
766 767
}

768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
/*
 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
 * emulated more than some threshold number of instructions, force migration to
 * a "CPU" that has FP support.
 */
static void mt_ase_fp_affinity(void)
{
#ifdef CONFIG_MIPS_MT_FPAFF
	if (mt_fpemul_threshold > 0 &&
	     ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
		/*
		 * If there's no FPU present, or if the application has already
		 * restricted the allowed set to exclude any CPUs with FPUs,
		 * we'll skip the procedure.
		 */
		if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
			cpumask_t tmask;

			cpus_and(tmask, current->thread.user_cpus_allowed,
			         mt_fpu_cpumask);
			set_cpus_allowed(current, tmask);
789
			set_thread_flag(TIF_FPUBOUND);
790 791 792 793 794
		}
	}
#endif /* CONFIG_MIPS_MT_FPAFF */
}

L
Linus Torvalds 已提交
795 796
asmlinkage void do_cpu(struct pt_regs *regs)
{
797 798 799
	unsigned int __user *epc;
	unsigned long old_epc;
	unsigned int opcode;
L
Linus Torvalds 已提交
800
	unsigned int cpid;
801
	int status;
L
Linus Torvalds 已提交
802

803 804
	die_if_kernel("do_cpu invoked from kernel context!", regs);

L
Linus Torvalds 已提交
805 806 807 808
	cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;

	switch (cpid) {
	case 0:
809 810 811 812
		epc = (unsigned int __user *)exception_epc(regs);
		old_epc = regs->cp0_epc;
		opcode = 0;
		status = -1;
L
Linus Torvalds 已提交
813

814
		if (unlikely(compute_return_epc(regs) < 0))
L
Linus Torvalds 已提交
815
			return;
R
Ralf Baechle 已提交
816

817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
		if (unlikely(get_user(opcode, epc) < 0))
			status = SIGSEGV;

		if (!cpu_has_llsc && status < 0)
			status = simulate_llsc(regs, opcode);

		if (status < 0)
			status = simulate_rdhwr(regs, opcode);

		if (status < 0)
			status = SIGILL;

		if (unlikely(status > 0)) {
			regs->cp0_epc = old_epc;	/* Undo skip-over.  */
			force_sig(status, current);
		}

		return;
L
Linus Torvalds 已提交
835 836

	case 1:
837 838 839
		if (used_math())	/* Using the FPU again.  */
			own_fpu(1);
		else {			/* First time FPU user.  */
L
Linus Torvalds 已提交
840 841 842 843
			init_fpu();
			set_used_math();
		}

844
		if (!raw_cpu_has_fpu) {
845 846 847
			int sig;
			sig = fpu_emulator_cop1Handler(regs,
						&current->thread.fpu, 0);
L
Linus Torvalds 已提交
848 849
			if (sig)
				force_sig(sig, current);
850 851
			else
				mt_ase_fp_affinity();
L
Linus Torvalds 已提交
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
		}

		return;

	case 2:
	case 3:
		break;
	}

	force_sig(SIGILL, current);
}

asmlinkage void do_mdmx(struct pt_regs *regs)
{
	force_sig(SIGILL, current);
}

asmlinkage void do_watch(struct pt_regs *regs)
{
M
Marc St-Jean 已提交
871 872 873 874 875
	if (board_watchpoint_handler) {
		(*board_watchpoint_handler)(regs);
		return;
	}

L
Linus Torvalds 已提交
876 877 878 879 880 881 882 883 884 885 886
	/*
	 * We use the watch exception where available to detect stack
	 * overflows.
	 */
	dump_tlb_all();
	show_regs(regs);
	panic("Caught WATCH exception - probably caused by stack overflow.");
}

asmlinkage void do_mcheck(struct pt_regs *regs)
{
887 888 889
	const int field = 2 * sizeof(unsigned long);
	int multi_match = regs->cp0_status & ST0_TS;

L
Linus Torvalds 已提交
890
	show_regs(regs);
891 892 893 894 895 896 897 898 899 900 901

	if (multi_match) {
		printk("Index   : %0x\n", read_c0_index());
		printk("Pagemask: %0x\n", read_c0_pagemask());
		printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
		printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
		printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
		printk("\n");
		dump_tlb_all();
	}

902
	show_code((unsigned int __user *) regs->cp0_epc);
903

L
Linus Torvalds 已提交
904 905 906 907 908 909
	/*
	 * Some chips may have other causes of machine check (e.g. SB1
	 * graduation timer)
	 */
	panic("Caught Machine Check exception - %scaused by multiple "
	      "matching entries in the TLB.",
910
	      (multi_match) ? "" : "not ");
L
Linus Torvalds 已提交
911 912
}

R
Ralf Baechle 已提交
913 914
asmlinkage void do_mt(struct pt_regs *regs)
{
915 916 917 918 919 920
	int subcode;

	subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
			>> VPECONTROL_EXCPT_SHIFT;
	switch (subcode) {
	case 0:
921
		printk(KERN_DEBUG "Thread Underflow\n");
922 923
		break;
	case 1:
924
		printk(KERN_DEBUG "Thread Overflow\n");
925 926
		break;
	case 2:
927
		printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
928 929
		break;
	case 3:
930
		printk(KERN_DEBUG "Gating Storage Exception\n");
931 932
		break;
	case 4:
933
		printk(KERN_DEBUG "YIELD Scheduler Exception\n");
934 935
		break;
	case 5:
936
		printk(KERN_DEBUG "Gating Storage Schedulier Exception\n");
937 938
		break;
	default:
939
		printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
940 941 942
			subcode);
		break;
	}
R
Ralf Baechle 已提交
943 944 945 946 947 948
	die_if_kernel("MIPS MT Thread exception in kernel", regs);

	force_sig(SIGILL, current);
}


949 950 951 952 953 954 955 956
asmlinkage void do_dsp(struct pt_regs *regs)
{
	if (cpu_has_dsp)
		panic("Unexpected DSP exception\n");

	force_sig(SIGILL, current);
}

L
Linus Torvalds 已提交
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
asmlinkage void do_reserved(struct pt_regs *regs)
{
	/*
	 * Game over - no way to handle this if it ever occurs.  Most probably
	 * caused by a new unknown cpu type or after another deadly
	 * hard/software error.
	 */
	show_regs(regs);
	panic("Caught reserved exception %ld - should not happen.",
	      (regs->cp0_cause & 0x7f) >> 2);
}

/*
 * Some MIPS CPUs can enable/disable for cache parity detection, but do
 * it different ways.
 */
static inline void parity_protection_init(void)
{
975
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
976
	case CPU_24K:
977
	case CPU_34K:
L
Linus Torvalds 已提交
978
	case CPU_5KC:
979 980 981 982 983
		write_c0_ecc(0x80000000);
		back_to_back_c0_hazard();
		/* Set the PE bit (bit 31) in the c0_errctl register. */
		printk(KERN_INFO "Cache parity protection %sabled\n",
		       (read_c0_ecc() & 0x80000000) ? "en" : "dis");
L
Linus Torvalds 已提交
984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
		break;
	case CPU_20KC:
	case CPU_25KF:
		/* Clear the DE bit (bit 16) in the c0_status register. */
		printk(KERN_INFO "Enable cache parity protection for "
		       "MIPS 20KC/25KF CPUs.\n");
		clear_c0_status(ST0_DE);
		break;
	default:
		break;
	}
}

asmlinkage void cache_parity_error(void)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned int reg_val;

	/* For the moment, report the problem and hang. */
	printk("Cache error exception:\n");
	printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
	reg_val = read_c0_cacheerr();
	printk("c0_cacheerr == %08x\n", reg_val);

	printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
	       reg_val & (1<<30) ? "secondary" : "primary",
	       reg_val & (1<<31) ? "data" : "insn");
	printk("Error bits: %s%s%s%s%s%s%s\n",
	       reg_val & (1<<29) ? "ED " : "",
	       reg_val & (1<<28) ? "ET " : "",
	       reg_val & (1<<26) ? "EE " : "",
	       reg_val & (1<<25) ? "EB " : "",
	       reg_val & (1<<24) ? "EI " : "",
	       reg_val & (1<<23) ? "E1 " : "",
	       reg_val & (1<<22) ? "E0 " : "");
	printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));

1021
#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
L
Linus Torvalds 已提交
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	if (reg_val & (1<<22))
		printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());

	if (reg_val & (1<<23))
		printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
#endif

	panic("Can't handle the cache error!");
}

/*
 * SDBBP EJTAG debug exception handler.
 * We skip the instruction and return to the next instruction.
 */
void ejtag_exception_handler(struct pt_regs *regs)
{
	const int field = 2 * sizeof(unsigned long);
	unsigned long depc, old_epc;
	unsigned int debug;

1042
	printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
L
Linus Torvalds 已提交
1043 1044
	depc = read_c0_depc();
	debug = read_c0_debug();
1045
	printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
L
Linus Torvalds 已提交
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	if (debug & 0x80000000) {
		/*
		 * In branch delay slot.
		 * We cheat a little bit here and use EPC to calculate the
		 * debug return address (DEPC). EPC is restored after the
		 * calculation.
		 */
		old_epc = regs->cp0_epc;
		regs->cp0_epc = depc;
		__compute_return_epc(regs);
		depc = regs->cp0_epc;
		regs->cp0_epc = old_epc;
	} else
		depc += 4;
	write_c0_depc(depc);

#if 0
1063
	printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
L
Linus Torvalds 已提交
1064 1065 1066 1067 1068 1069 1070
	write_c0_debug(debug | 0x100);
#endif
}

/*
 * NMI exception handler.
 */
1071
NORET_TYPE void ATTRIB_NORET nmi_exception_handler(struct pt_regs *regs)
L
Linus Torvalds 已提交
1072
{
1073
	bust_spinlocks(1);
L
Linus Torvalds 已提交
1074 1075 1076 1077
	printk("NMI taken!!!!\n");
	die("NMI", regs);
}

1078 1079 1080
#define VECTORSPACING 0x100	/* for EI/VI mode */

unsigned long ebase;
L
Linus Torvalds 已提交
1081
unsigned long exception_handlers[32];
1082
unsigned long vi_handlers[64];
L
Linus Torvalds 已提交
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

/*
 * As a side effect of the way this is implemented we're limited
 * to interrupt handlers in the address range from
 * KSEG0 <= x < KSEG0 + 256mb on the Nevada.  Oh well ...
 */
void *set_except_vector(int n, void *addr)
{
	unsigned long handler = (unsigned long) addr;
	unsigned long old_handler = exception_handlers[n];

	exception_handlers[n] = handler;
	if (n == 0 && cpu_has_divec) {
1096 1097
		*(u32 *)(ebase + 0x200) = 0x08000000 |
					  (0x03ffffff & (handler >> 2));
1098 1099 1100 1101 1102
		flush_icache_range(ebase + 0x200, ebase + 0x204);
	}
	return (void *)old_handler;
}

1103 1104 1105 1106 1107 1108
static asmlinkage void do_default_vi(void)
{
	show_regs(get_irq_regs());
	panic("Caught unexpected vectored interrupt.");
}

1109
static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
1110 1111 1112
{
	unsigned long handler;
	unsigned long old_handler = vi_handlers[n];
R
Ralf Baechle 已提交
1113
	int srssets = current_cpu_data.srsets;
1114 1115 1116 1117 1118 1119 1120 1121 1122
	u32 *w;
	unsigned char *b;

	if (!cpu_has_veic && !cpu_has_vint)
		BUG();

	if (addr == NULL) {
		handler = (unsigned long) do_default_vi;
		srs = 0;
1123
	} else
1124 1125 1126 1127 1128
		handler = (unsigned long) addr;
	vi_handlers[n] = (unsigned long) addr;

	b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);

R
Ralf Baechle 已提交
1129
	if (srs >= srssets)
1130 1131 1132 1133
		panic("Shadow register set %d not supported", srs);

	if (cpu_has_veic) {
		if (board_bind_eic_interrupt)
1134
			board_bind_eic_interrupt(n, srs);
1135
	} else if (cpu_has_vint) {
1136
		/* SRSMap is only defined if shadow sets are implemented */
R
Ralf Baechle 已提交
1137
		if (srssets > 1)
1138
			change_c0_srsmap(0xf << n*4, srs << n*4);
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
	}

	if (srs == 0) {
		/*
		 * If no shadow set is selected then use the default handler
		 * that does normal register saving and a standard interrupt exit
		 */

		extern char except_vec_vi, except_vec_vi_lui;
		extern char except_vec_vi_ori, except_vec_vi_end;
1149 1150 1151 1152 1153 1154 1155 1156 1157
#ifdef CONFIG_MIPS_MT_SMTC
		/*
		 * We need to provide the SMTC vectored interrupt handler
		 * not only with the address of the handler, but with the
		 * Status.IM bit to be masked before going there.
		 */
		extern char except_vec_vi_mori;
		const int mori_offset = &except_vec_vi_mori - &except_vec_vi;
#endif /* CONFIG_MIPS_MT_SMTC */
1158 1159 1160 1161 1162 1163 1164 1165 1166
		const int handler_len = &except_vec_vi_end - &except_vec_vi;
		const int lui_offset = &except_vec_vi_lui - &except_vec_vi;
		const int ori_offset = &except_vec_vi_ori - &except_vec_vi;

		if (handler_len > VECTORSPACING) {
			/*
			 * Sigh... panicing won't help as the console
			 * is probably not configured :(
			 */
1167
			panic("VECTORSPACING too small");
1168 1169
		}

1170
		memcpy(b, &except_vec_vi, handler_len);
1171
#ifdef CONFIG_MIPS_MT_SMTC
1172 1173
		BUG_ON(n > 7);	/* Vector index %d exceeds SMTC maximum. */

1174 1175 1176
		w = (u32 *)(b + mori_offset);
		*w = (*w & 0xffff0000) | (0x100 << n);
#endif /* CONFIG_MIPS_MT_SMTC */
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
		w = (u32 *)(b + lui_offset);
		*w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
		w = (u32 *)(b + ori_offset);
		*w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
		flush_icache_range((unsigned long)b, (unsigned long)(b+handler_len));
	}
	else {
		/*
		 * In other cases jump directly to the interrupt handler
		 *
		 * It is the handlers responsibility to save registers if required
		 * (eg hi/lo) and return from the exception using "eret"
		 */
		w = (u32 *)b;
		*w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
		*w = 0;
		flush_icache_range((unsigned long)b, (unsigned long)(b+8));
L
Linus Torvalds 已提交
1194
	}
1195

L
Linus Torvalds 已提交
1196 1197 1198
	return (void *)old_handler;
}

1199
void *set_vi_handler(int n, vi_handler_t addr)
1200
{
R
Ralf Baechle 已提交
1201
	return set_vi_srs_handler(n, addr, 0);
1202
}
1203

L
Linus Torvalds 已提交
1204 1205 1206
/*
 * This is used by native signal handling
 */
1207 1208
asmlinkage int (*save_fp_context)(struct sigcontext __user *sc);
asmlinkage int (*restore_fp_context)(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1209

1210 1211
extern asmlinkage int _save_fp_context(struct sigcontext __user *sc);
extern asmlinkage int _restore_fp_context(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1212

1213 1214
extern asmlinkage int fpu_emulator_save_context(struct sigcontext __user *sc);
extern asmlinkage int fpu_emulator_restore_context(struct sigcontext __user *sc);
L
Linus Torvalds 已提交
1215

1216
#ifdef CONFIG_SMP
1217
static int smp_save_fp_context(struct sigcontext __user *sc)
1218
{
1219
	return raw_cpu_has_fpu
1220 1221 1222 1223
	       ? _save_fp_context(sc)
	       : fpu_emulator_save_context(sc);
}

1224
static int smp_restore_fp_context(struct sigcontext __user *sc)
1225
{
1226
	return raw_cpu_has_fpu
1227 1228 1229 1230 1231
	       ? _restore_fp_context(sc)
	       : fpu_emulator_restore_context(sc);
}
#endif

L
Linus Torvalds 已提交
1232 1233
static inline void signal_init(void)
{
1234 1235 1236 1237 1238
#ifdef CONFIG_SMP
	/* For now just do the cpu_has_fpu check when the functions are invoked */
	save_fp_context = smp_save_fp_context;
	restore_fp_context = smp_restore_fp_context;
#else
L
Linus Torvalds 已提交
1239 1240 1241 1242 1243 1244 1245
	if (cpu_has_fpu) {
		save_fp_context = _save_fp_context;
		restore_fp_context = _restore_fp_context;
	} else {
		save_fp_context = fpu_emulator_save_context;
		restore_fp_context = fpu_emulator_restore_context;
	}
1246
#endif
L
Linus Torvalds 已提交
1247 1248 1249 1250 1251 1252 1253
}

#ifdef CONFIG_MIPS32_COMPAT

/*
 * This is used by 32-bit signal stuff on the 64-bit kernel
 */
1254 1255
asmlinkage int (*save_fp_context32)(struct sigcontext32 __user *sc);
asmlinkage int (*restore_fp_context32)(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1256

1257 1258
extern asmlinkage int _save_fp_context32(struct sigcontext32 __user *sc);
extern asmlinkage int _restore_fp_context32(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1259

1260 1261
extern asmlinkage int fpu_emulator_save_context32(struct sigcontext32 __user *sc);
extern asmlinkage int fpu_emulator_restore_context32(struct sigcontext32 __user *sc);
L
Linus Torvalds 已提交
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276

static inline void signal32_init(void)
{
	if (cpu_has_fpu) {
		save_fp_context32 = _save_fp_context32;
		restore_fp_context32 = _restore_fp_context32;
	} else {
		save_fp_context32 = fpu_emulator_save_context32;
		restore_fp_context32 = fpu_emulator_restore_context32;
	}
}
#endif

extern void cpu_cache_init(void);
extern void tlb_init(void);
1277
extern void flush_tlb_handlers(void);
L
Linus Torvalds 已提交
1278

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
/*
 * Timer interrupt
 */
int cp0_compare_irq;

/*
 * Performance counter IRQ or -1 if shared with timer
 */
int cp0_perfcount_irq;
EXPORT_SYMBOL_GPL(cp0_perfcount_irq);

L
Linus Torvalds 已提交
1290 1291 1292 1293
void __init per_cpu_trap_init(void)
{
	unsigned int cpu = smp_processor_id();
	unsigned int status_set = ST0_CU0;
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
#ifdef CONFIG_MIPS_MT_SMTC
	int secondaryTC = 0;
	int bootTC = (cpu == 0);

	/*
	 * Only do per_cpu_trap_init() for first TC of Each VPE.
	 * Note that this hack assumes that the SMTC init code
	 * assigns TCs consecutively and in ascending order.
	 */

	if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
	    ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
		secondaryTC = 1;
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1308 1309 1310 1311 1312 1313 1314

	/*
	 * Disable coprocessors and select 32-bit or 64-bit addressing
	 * and the 16/32 or 32/32 FPR register model.  Reset the BEV
	 * flag that some firmware may have left set and the TS bit (for
	 * IP27).  Set XX for ISA IV code to work.
	 */
1315
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
1316 1317 1318 1319
	status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
#endif
	if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
		status_set |= ST0_XX;
R
Ralf Baechle 已提交
1320
	change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
L
Linus Torvalds 已提交
1321 1322
			 status_set);

1323 1324 1325
	if (cpu_has_dsp)
		set_c0_status(ST0_MX);

1326
#ifdef CONFIG_CPU_MIPSR2
1327 1328 1329 1330 1331 1332 1333 1334
	if (cpu_has_mips_r2) {
		unsigned int enable = 0x0000000f;

		if (cpu_has_userlocal)
			enable |= (1 << 29);

		write_c0_hwrena(enable);
	}
1335 1336
#endif

1337 1338 1339 1340
#ifdef CONFIG_MIPS_MT_SMTC
	if (!secondaryTC) {
#endif /* CONFIG_MIPS_MT_SMTC */

1341
	if (cpu_has_veic || cpu_has_vint) {
1342
		write_c0_ebase(ebase);
1343
		/* Setting vector spacing enables EI/VI mode  */
1344
		change_c0_intctl(0x3e0, VECTORSPACING);
1345
	}
R
Ralf Baechle 已提交
1346 1347 1348 1349 1350 1351 1352 1353
	if (cpu_has_divec) {
		if (cpu_has_mipsmt) {
			unsigned int vpflags = dvpe();
			set_c0_cause(CAUSEF_IV);
			evpe(vpflags);
		} else
			set_c0_cause(CAUSEF_IV);
	}
1354 1355 1356 1357 1358 1359 1360 1361

	/*
	 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
	 *
	 *  o read IntCtl.IPTI to determine the timer interrupt
	 *  o read IntCtl.IPPCI to determine the performance counter interrupt
	 */
	if (cpu_has_mips_r2) {
1362 1363
		cp0_compare_irq = (read_c0_intctl() >> 29) & 7;
		cp0_perfcount_irq = (read_c0_intctl() >> 26) & 7;
1364
		if (cp0_perfcount_irq == cp0_compare_irq)
1365
			cp0_perfcount_irq = -1;
1366 1367 1368
	} else {
		cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
		cp0_perfcount_irq = -1;
1369 1370
	}

1371 1372 1373
#ifdef CONFIG_MIPS_MT_SMTC
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1374 1375 1376 1377 1378 1379 1380 1381 1382

	cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
	TLBMISS_HANDLER_SETUP();

	atomic_inc(&init_mm.mm_count);
	current->active_mm = &init_mm;
	BUG_ON(current->mm);
	enter_lazy_tlb(&init_mm, current);

1383 1384 1385 1386 1387 1388
#ifdef CONFIG_MIPS_MT_SMTC
	if (bootTC) {
#endif /* CONFIG_MIPS_MT_SMTC */
		cpu_cache_init();
		tlb_init();
#ifdef CONFIG_MIPS_MT_SMTC
1389 1390 1391 1392 1393 1394 1395
	} else if (!secondaryTC) {
		/*
		 * First TC in non-boot VPE must do subset of tlb_init()
		 * for MMU countrol registers.
		 */
		write_c0_pagemask(PM_DEFAULT_MASK);
		write_c0_wired(0);
1396 1397
	}
#endif /* CONFIG_MIPS_MT_SMTC */
L
Linus Torvalds 已提交
1398 1399
}

1400
/* Install CPU exception handler */
1401
void __init set_handler(unsigned long offset, void *addr, unsigned long size)
1402 1403 1404 1405 1406
{
	memcpy((void *)(ebase + offset), addr, size);
	flush_icache_range(ebase + offset, ebase + offset + size);
}

1407 1408 1409
static char panic_null_cerr[] __initdata =
	"Trying to set NULL cache error exception handler";

1410
/* Install uncached CPU exception handler */
1411
void __init set_uncached_handler(unsigned long offset, void *addr, unsigned long size)
1412 1413 1414 1415 1416 1417 1418 1419
{
#ifdef CONFIG_32BIT
	unsigned long uncached_ebase = KSEG1ADDR(ebase);
#endif
#ifdef CONFIG_64BIT
	unsigned long uncached_ebase = TO_UNCAC(ebase);
#endif

1420 1421 1422
	if (!addr)
		panic(panic_null_cerr);

1423 1424 1425
	memcpy((void *)(uncached_ebase + offset), addr, size);
}

1426 1427 1428 1429 1430 1431 1432 1433 1434
static int __initdata rdhwr_noopt;
static int __init set_rdhwr_noopt(char *str)
{
	rdhwr_noopt = 1;
	return 1;
}

__setup("rdhwr_noopt", set_rdhwr_noopt);

L
Linus Torvalds 已提交
1435 1436 1437 1438 1439 1440
void __init trap_init(void)
{
	extern char except_vec3_generic, except_vec3_r4000;
	extern char except_vec4;
	unsigned long i;

1441
	if (cpu_has_veic || cpu_has_vint)
1442
		ebase = (unsigned long) alloc_bootmem_low_pages(0x200 + VECTORSPACING*64);
1443 1444 1445
	else
		ebase = CAC_BASE;

L
Linus Torvalds 已提交
1446 1447 1448 1449 1450 1451 1452
	per_cpu_trap_init();

	/*
	 * Copy the generic exception handlers to their final destination.
	 * This will be overriden later as suitable for a particular
	 * configuration.
	 */
1453
	set_handler(0x180, &except_vec3_generic, 0x80);
L
Linus Torvalds 已提交
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464

	/*
	 * Setup default vectors
	 */
	for (i = 0; i <= 31; i++)
		set_except_vector(i, handle_reserved);

	/*
	 * Copy the EJTAG debug exception vector handler code to it's final
	 * destination.
	 */
1465
	if (cpu_has_ejtag && board_ejtag_handler_setup)
1466
		board_ejtag_handler_setup();
L
Linus Torvalds 已提交
1467 1468 1469 1470 1471 1472 1473 1474

	/*
	 * Only some CPUs have the watch exceptions.
	 */
	if (cpu_has_watch)
		set_except_vector(23, handle_watch);

	/*
1475
	 * Initialise interrupt handlers
L
Linus Torvalds 已提交
1476
	 */
1477 1478 1479
	if (cpu_has_veic || cpu_has_vint) {
		int nvec = cpu_has_veic ? 64 : 8;
		for (i = 0; i < nvec; i++)
R
Ralf Baechle 已提交
1480
			set_vi_handler(i, NULL);
1481 1482 1483
	}
	else if (cpu_has_divec)
		set_handler(0x200, &except_vec4, 0x8);
L
Linus Torvalds 已提交
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498

	/*
	 * Some CPUs can enable/disable for cache parity detection, but does
	 * it different ways.
	 */
	parity_protection_init();

	/*
	 * The Data Bus Errors / Instruction Bus Errors are signaled
	 * by external hardware.  Therefore these two exceptions
	 * may have board specific handlers.
	 */
	if (board_be_init)
		board_be_init();

1499
	set_except_vector(0, handle_int);
L
Linus Torvalds 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
	set_except_vector(1, handle_tlbm);
	set_except_vector(2, handle_tlbl);
	set_except_vector(3, handle_tlbs);

	set_except_vector(4, handle_adel);
	set_except_vector(5, handle_ades);

	set_except_vector(6, handle_ibe);
	set_except_vector(7, handle_dbe);

	set_except_vector(8, handle_sys);
	set_except_vector(9, handle_bp);
1512 1513 1514
	set_except_vector(10, rdhwr_noopt ? handle_ri :
			  (cpu_has_vtag_icache ?
			   handle_ri_rdhwr_vivt : handle_ri_rdhwr));
L
Linus Torvalds 已提交
1515 1516 1517 1518
	set_except_vector(11, handle_cpu);
	set_except_vector(12, handle_ov);
	set_except_vector(13, handle_tr);

1519 1520
	if (current_cpu_type() == CPU_R6000 ||
	    current_cpu_type() == CPU_R6000A) {
L
Linus Torvalds 已提交
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
		/*
		 * The R6000 is the only R-series CPU that features a machine
		 * check exception (similar to the R4000 cache error) and
		 * unaligned ldc1/sdc1 exception.  The handlers have not been
		 * written yet.  Well, anyway there is no R6000 machine on the
		 * current list of targets for Linux/MIPS.
		 * (Duh, crap, there is someone with a triple R6k machine)
		 */
		//set_except_vector(14, handle_mc);
		//set_except_vector(15, handle_ndc);
	}

1533 1534 1535 1536

	if (board_nmi_handler_setup)
		board_nmi_handler_setup();

1537 1538 1539 1540 1541 1542 1543 1544
	if (cpu_has_fpu && !cpu_has_nofpuex)
		set_except_vector(15, handle_fpe);

	set_except_vector(22, handle_mdmx);

	if (cpu_has_mcheck)
		set_except_vector(24, handle_mcheck);

R
Ralf Baechle 已提交
1545 1546 1547
	if (cpu_has_mipsmt)
		set_except_vector(25, handle_mt);

1548
	set_except_vector(26, handle_dsp);
1549 1550 1551 1552 1553 1554 1555 1556 1557

	if (cpu_has_vce)
		/* Special exception: R4[04]00 uses also the divec space. */
		memcpy((void *)(CAC_BASE + 0x180), &except_vec3_r4000, 0x100);
	else if (cpu_has_4kex)
		memcpy((void *)(CAC_BASE + 0x180), &except_vec3_generic, 0x80);
	else
		memcpy((void *)(CAC_BASE + 0x080), &except_vec3_generic, 0x80);

L
Linus Torvalds 已提交
1558 1559 1560 1561 1562
	signal_init();
#ifdef CONFIG_MIPS32_COMPAT
	signal32_init();
#endif

1563
	flush_icache_range(ebase, ebase + 0x400);
1564
	flush_tlb_handlers();
L
Linus Torvalds 已提交
1565
}