cs5530.c 8.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 * Copyright (C) 2000			Andre Hedrick <andre@linux-ide.org>
 * Copyright (C) 2000			Mark Lord <mlord@pobox.com>
4 5
 * Copyright (C) 2007			Bartlomiej Zolnierkiewicz
 *
L
Linus Torvalds 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 * May be copied or modified under the terms of the GNU General Public License
 *
 * Development of this chipset driver was funded
 * by the nice folks at National Semiconductor.
 *
 * Documentation:
 *	CS5530 documentation available from National Semiconductor.
 */

#include <linux/module.h>
#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/ide.h>
21

L
Linus Torvalds 已提交
22 23
#include <asm/io.h>

24 25
#define DRV_NAME "cs5530"

L
Linus Torvalds 已提交
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42
/*
 * Here are the standard PIO mode 0-4 timings for each "format".
 * Format-0 uses fast data reg timings, with slower command reg timings.
 * Format-1 uses fast timings for all registers, but won't work with all drives.
 */
static unsigned int cs5530_pio_timings[2][5] = {
	{0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
	{0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
};

/*
 * After chip reset, the PIO timings are set to 0x0000e132, which is not valid.
 */
#define CS5530_BAD_PIO(timings) (((timings)&~0x80000000)==0x0000e132)
#define CS5530_BASEREG(hwif)	(((hwif)->dma_base & ~0xf) + ((hwif)->channel ? 0x30 : 0x20))

/**
43
 *	cs5530_set_pio_mode	-	set host controller for PIO mode
44 45
 *	@drive: drive
 *	@pio: PIO mode number
L
Linus Torvalds 已提交
46
 *
47
 *	Handles setting of PIO mode for the chipset.
L
Linus Torvalds 已提交
48
 *
49
 *	The init_hwif_cs5530() routine guarantees that all drives
L
Linus Torvalds 已提交
50 51 52
 *	will have valid default PIO timings set up before we get here.
 */

53
static void cs5530_set_pio_mode(ide_drive_t *drive, const u8 pio)
L
Linus Torvalds 已提交
54
{
55 56 57 58
	unsigned long basereg = CS5530_BASEREG(drive->hwif);
	unsigned int format = (inl(basereg + 4) >> 31) & 1;

	outl(cs5530_pio_timings[format][pio], basereg + ((drive->dn & 1)<<3));
L
Linus Torvalds 已提交
59 60 61
}

/**
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
 *	cs5530_udma_filter	-	UDMA filter
 *	@drive: drive
 *
 *	cs5530_udma_filter() does UDMA mask filtering for the given drive
 *	taking into the consideration capabilities of the mate device.
 *
 *	The CS5530 specifies that two drives sharing a cable cannot mix
 *	UDMA/MDMA.  It has to be one or the other, for the pair, though
 *	different timings can still be chosen for each drive.  We could
 *	set the appropriate timing bits on the fly, but that might be
 *	a bit confusing.  So, for now we statically handle this requirement
 *	by looking at our mate drive to see what it is capable of, before
 *	choosing a mode for our own drive.
 *
 *	Note: This relies on the fact we never fail from UDMA to MWDMA2
 *	but instead drop to PIO.
 */

static u8 cs5530_udma_filter(ide_drive_t *drive)
{
	ide_hwif_t *hwif = drive->hwif;
83
	ide_drive_t *mate = ide_get_pair_dev(drive);
84
	u16 *mateid;
85 86
	u8 mask = hwif->ultra_mask;

87
	if (mate == NULL)
88
		goto out;
89
	mateid = mate->id;
90

91
	if (ata_id_has_dma(mateid) && __ide_dma_bad_drive(mate) == 0) {
92 93
		if ((mateid[ATA_ID_FIELD_VALID] & 4) &&
		    (mateid[ATA_ID_UDMA_MODES] & 7))
94
			goto out;
95
		if (mateid[ATA_ID_MWDMA_MODES] & 7)
96 97 98 99 100 101
			mask = 0;
	}
out:
	return mask;
}

102
static void cs5530_set_dma_mode(ide_drive_t *drive, const u8 mode)
103
{
104
	unsigned long basereg;
105
	unsigned int reg, timings = 0;
L
Linus Torvalds 已提交
106 107 108 109 110 111 112 113 114

	switch (mode) {
		case XFER_UDMA_0:	timings = 0x00921250; break;
		case XFER_UDMA_1:	timings = 0x00911140; break;
		case XFER_UDMA_2:	timings = 0x00911030; break;
		case XFER_MW_DMA_0:	timings = 0x00077771; break;
		case XFER_MW_DMA_1:	timings = 0x00012121; break;
		case XFER_MW_DMA_2:	timings = 0x00002020; break;
	}
115
	basereg = CS5530_BASEREG(drive->hwif);
116
	reg = inl(basereg + 4);			/* get drive0 config register */
L
Linus Torvalds 已提交
117
	timings |= reg & 0x80000000;		/* preserve PIO format bit */
118
	if ((drive-> dn & 1) == 0) {		/* are we configuring drive0? */
119
		outl(timings, basereg + 4);	/* write drive0 config register */
L
Linus Torvalds 已提交
120 121 122 123 124
	} else {
		if (timings & 0x00100000)
			reg |=  0x00100000;	/* enable UDMA timings for both drives */
		else
			reg &= ~0x00100000;	/* disable UDMA timings for both drives */
125 126
		outl(reg, basereg + 4);		/* write drive0 config register */
		outl(timings, basereg + 12);	/* write drive1 config register */
L
Linus Torvalds 已提交
127 128 129 130 131 132 133 134 135 136
	}
}

/**
 *	init_chipset_5530	-	set up 5530 bridge
 *	@dev: PCI device
 *
 *	Initialize the cs5530 bridge for reliable IDE DMA operation.
 */

137
static int init_chipset_cs5530(struct pci_dev *dev)
L
Linus Torvalds 已提交
138 139 140
{
	struct pci_dev *master_0 = NULL, *cs5530_0 = NULL;

141 142 143
	if (pci_resource_start(dev, 4) == 0)
		return -EFAULT;

L
Linus Torvalds 已提交
144
	dev = NULL;
A
Alan Cox 已提交
145
	while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
L
Linus Torvalds 已提交
146 147
		switch (dev->device) {
			case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
A
Alan Cox 已提交
148
				master_0 = pci_dev_get(dev);
L
Linus Torvalds 已提交
149 150
				break;
			case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
A
Alan Cox 已提交
151
				cs5530_0 = pci_dev_get(dev);
L
Linus Torvalds 已提交
152 153 154 155
				break;
		}
	}
	if (!master_0) {
156
		printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
A
Alan Cox 已提交
157
		goto out;
L
Linus Torvalds 已提交
158 159
	}
	if (!cs5530_0) {
160
		printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
A
Alan Cox 已提交
161
		goto out;
L
Linus Torvalds 已提交
162 163 164 165 166 167 168 169
	}

	/*
	 * Enable BusMaster and MemoryWriteAndInvalidate for the cs5530:
	 * -->  OR 0x14 into 16-bit PCI COMMAND reg of function 0 of the cs5530
	 */

	pci_set_master(cs5530_0);
R
Randy Dunlap 已提交
170
	pci_try_set_mwi(cs5530_0);
L
Linus Torvalds 已提交
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213

	/*
	 * Set PCI CacheLineSize to 16-bytes:
	 * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
	 */

	pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);

	/*
	 * Disable trapping of UDMA register accesses (Win98 hack):
	 * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
	 */

	pci_write_config_word(cs5530_0, 0xd0, 0x5006);

	/*
	 * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
	 * The other settings are what is necessary to get the register
	 * into a sane state for IDE DMA operation.
	 */

	pci_write_config_byte(master_0, 0x40, 0x1e);

	/* 
	 * Set max PCI burst size (16-bytes seems to work best):
	 *	   16bytes: set bit-1 at 0x41 (reg value of 0x16)
	 *	all others: clear bit-1 at 0x41, and do:
	 *	  128bytes: OR 0x00 at 0x41
	 *	  256bytes: OR 0x04 at 0x41
	 *	  512bytes: OR 0x08 at 0x41
	 *	 1024bytes: OR 0x0c at 0x41
	 */

	pci_write_config_byte(master_0, 0x41, 0x14);

	/*
	 * These settings are necessary to get the chip
	 * into a sane state for IDE DMA operation.
	 */

	pci_write_config_byte(master_0, 0x42, 0x00);
	pci_write_config_byte(master_0, 0x43, 0xc1);

A
Alan Cox 已提交
214 215 216
out:
	pci_dev_put(master_0);
	pci_dev_put(cs5530_0);
L
Linus Torvalds 已提交
217 218 219 220 221 222 223 224 225 226 227
	return 0;
}

/**
 *	init_hwif_cs5530	-	initialise an IDE channel
 *	@hwif: IDE to initialize
 *
 *	This gets invoked by the IDE driver once for each channel. It
 *	performs channel-specific pre-initialization before drive probing.
 */

228
static void __devinit init_hwif_cs5530 (ide_hwif_t *hwif)
L
Linus Torvalds 已提交
229 230 231 232 233
{
	unsigned long basereg;
	u32 d0_timings;

	basereg = CS5530_BASEREG(hwif);
234
	d0_timings = inl(basereg + 0);
235
	if (CS5530_BAD_PIO(d0_timings))
236
		outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 0);
237
	if (CS5530_BAD_PIO(inl(basereg + 8)))
238
		outl(cs5530_pio_timings[(d0_timings >> 31) & 1][0], basereg + 8);
L
Linus Torvalds 已提交
239 240
}

241 242 243 244 245 246
static const struct ide_port_ops cs5530_port_ops = {
	.set_pio_mode		= cs5530_set_pio_mode,
	.set_dma_mode		= cs5530_set_dma_mode,
	.udma_filter		= cs5530_udma_filter,
};

247
static const struct ide_port_info cs5530_chipset __devinitdata = {
248
	.name		= DRV_NAME,
L
Linus Torvalds 已提交
249 250
	.init_chipset	= init_chipset_cs5530,
	.init_hwif	= init_hwif_cs5530,
251
	.port_ops	= &cs5530_port_ops,
252
	.host_flags	= IDE_HFLAG_SERIALIZE |
253
			  IDE_HFLAG_POST_SET_MODE,
B
Bartlomiej Zolnierkiewicz 已提交
254
	.pio_mask	= ATA_PIO4,
255 256
	.mwdma_mask	= ATA_MWDMA2,
	.udma_mask	= ATA_UDMA2,
L
Linus Torvalds 已提交
257 258 259 260
};

static int __devinit cs5530_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
261
	return ide_pci_init_one(dev, &cs5530_chipset, NULL);
L
Linus Torvalds 已提交
262 263
}

264 265
static const struct pci_device_id cs5530_pci_tbl[] = {
	{ PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), 0 },
L
Linus Torvalds 已提交
266 267 268 269
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, cs5530_pci_tbl);

270
static struct pci_driver cs5530_pci_driver = {
L
Linus Torvalds 已提交
271 272 273
	.name		= "CS5530 IDE",
	.id_table	= cs5530_pci_tbl,
	.probe		= cs5530_init_one,
274
	.remove		= ide_pci_remove,
275 276
	.suspend	= ide_pci_suspend,
	.resume		= ide_pci_resume,
L
Linus Torvalds 已提交
277 278
};

279
static int __init cs5530_ide_init(void)
L
Linus Torvalds 已提交
280
{
281
	return ide_pci_register_driver(&cs5530_pci_driver);
L
Linus Torvalds 已提交
282 283
}

284 285
static void __exit cs5530_ide_exit(void)
{
286
	pci_unregister_driver(&cs5530_pci_driver);
287 288
}

L
Linus Torvalds 已提交
289
module_init(cs5530_ide_init);
290
module_exit(cs5530_ide_exit);
L
Linus Torvalds 已提交
291 292 293 294

MODULE_AUTHOR("Mark Lord");
MODULE_DESCRIPTION("PCI driver module for Cyrix/NS 5530 IDE");
MODULE_LICENSE("GPL");