iwl-ucode.c 19.1 KB
Newer Older
1 2 3 4
/******************************************************************************
 *
 * GPL LICENSE SUMMARY
 *
W
Wey-Yi Guy 已提交
5
 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/init.h>
33
#include <linux/sched.h>
34
#include <linux/dma-mapping.h>
35 36 37

#include "iwl-dev.h"
#include "iwl-core.h"
38
#include "iwl-io.h"
39
#include "iwl-agn-hw.h"
40
#include "iwl-agn.h"
J
Johannes Berg 已提交
41
#include "iwl-agn-calib.h"
42
#include "iwl-trans.h"
43
#include "iwl-fh.h"
44

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
	{COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
	 0, COEX_UNASSOC_IDLE_FLAGS},
	{COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
	 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
	{COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
	 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
	{COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
	 0, COEX_CALIBRATION_FLAGS},
	{COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
	 0, COEX_PERIODIC_CALIBRATION_FLAGS},
	{COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
	 0, COEX_CONNECTION_ESTAB_FLAGS},
	{COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
	 0, COEX_ASSOCIATED_IDLE_FLAGS},
	{COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
	 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
	{COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
	 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
	{COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
	 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
	{COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
	{COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
	{COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
	 0, COEX_STAND_ALONE_DEBUG_FLAGS},
	{COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
	 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
	{COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
	{COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
};

76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/******************************************************************************
 *
 * uCode download functions
 *
 ******************************************************************************/

static void iwl_free_fw_desc(struct iwl_bus *bus, struct fw_desc *desc)
{
	if (desc->v_addr)
		dma_free_coherent(bus->dev, desc->len,
				  desc->v_addr, desc->p_addr);
	desc->v_addr = NULL;
	desc->len = 0;
}

static void iwl_free_fw_img(struct iwl_bus *bus, struct fw_img *img)
{
	iwl_free_fw_desc(bus, &img->code);
	iwl_free_fw_desc(bus, &img->data);
}

void iwl_dealloc_ucode(struct iwl_trans *trans)
{
	iwl_free_fw_img(bus(trans), &trans->ucode_rt);
	iwl_free_fw_img(bus(trans), &trans->ucode_init);
	iwl_free_fw_img(bus(trans), &trans->ucode_wowlan);
}

int iwl_alloc_fw_desc(struct iwl_bus *bus, struct fw_desc *desc,
		      const void *data, size_t len)
{
	if (!len) {
		desc->v_addr = NULL;
		return -EINVAL;
	}

	desc->v_addr = dma_alloc_coherent(bus->dev, len,
					  &desc->p_addr, GFP_KERNEL);
	if (!desc->v_addr)
		return -ENOMEM;

	desc->len = len;
	memcpy(desc->v_addr, data, len);
	return 0;
}

122 123 124
/*
 * ucode
 */
125
static int iwl_load_section(struct iwl_trans *trans, const char *name,
126 127
				struct fw_desc *image, u32 dst_addr)
{
128
	struct iwl_bus *bus = bus(trans);
129 130 131 132
	dma_addr_t phy_addr = image->p_addr;
	u32 byte_cnt = image->len;
	int ret;

133
	trans->ucode_write_complete = 0;
134

135
	iwl_write_direct32(bus,
136 137 138
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);

139
	iwl_write_direct32(bus,
140 141
		FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);

142
	iwl_write_direct32(bus,
143 144 145
		FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
		phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);

146
	iwl_write_direct32(bus,
147 148 149 150
		FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
		(iwl_get_dma_hi_addr(phy_addr)
			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);

151
	iwl_write_direct32(bus,
152 153 154 155 156
		FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
		1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
		FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);

157
	iwl_write_direct32(bus,
158 159 160 161 162
		FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
		FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
		FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);

163 164 165
	IWL_DEBUG_FW(bus, "%s uCode section being loaded...\n", name);
	ret = wait_event_timeout(trans->shrd->wait_command_queue,
				 trans->ucode_write_complete, 5 * HZ);
166
	if (!ret) {
167
		IWL_ERR(trans, "Could not load the %s uCode section\n",
168 169 170 171 172 173 174
			name);
		return -ETIMEDOUT;
	}

	return 0;
}

175 176
static inline struct fw_img *iwl_get_ucode_image(struct iwl_trans *trans,
					enum iwl_ucode_type ucode_type)
177 178 179
{
	switch (ucode_type) {
	case IWL_UCODE_INIT:
180
		return &trans->ucode_init;
181
	case IWL_UCODE_WOWLAN:
182
		return &trans->ucode_wowlan;
183
	case IWL_UCODE_REGULAR:
184
		return &trans->ucode_rt;
185 186 187 188 189 190
	case IWL_UCODE_NONE:
		break;
	}
	return NULL;
}

191
static int iwl_load_given_ucode(struct iwl_trans *trans,
192
				   enum iwl_ucode_type ucode_type)
193 194
{
	int ret = 0;
195
	struct fw_img *image = iwl_get_ucode_image(trans, ucode_type);
196 197 198


	if (!image) {
199 200
		IWL_ERR(trans, "Invalid ucode requested (%d)\n",
			ucode_type);
201 202
		return -EINVAL;
	}
203

204
	ret = iwl_load_section(trans, "INST", &image->code,
205
				   IWLAGN_RTC_INST_LOWER_BOUND);
206 207 208
	if (ret)
		return ret;

209
	return iwl_load_section(trans, "DATA", &image->data,
210
				    IWLAGN_RTC_DATA_LOWER_BOUND);
211 212
}

213 214 215
/*
 *  Calibration
 */
216
static int iwl_set_Xtal_calib(struct iwl_priv *priv)
217 218 219
{
	struct iwl_calib_xtal_freq_cmd cmd;
	__le16 *xtal_calib =
220
		(__le16 *)iwl_eeprom_query_addr(priv, EEPROM_XTAL);
221

222
	iwl_set_calib_hdr(&cmd.hdr, IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD);
223 224
	cmd.cap_pin1 = le16_to_cpu(xtal_calib[0]);
	cmd.cap_pin2 = le16_to_cpu(xtal_calib[1]);
225
	return iwl_calib_set(priv, (void *)&cmd, sizeof(cmd));
226 227
}

228
static int iwl_set_temperature_offset_calib(struct iwl_priv *priv)
229 230 231
{
	struct iwl_calib_temperature_offset_cmd cmd;
	__le16 *offset_calib =
232
		(__le16 *)iwl_eeprom_query_addr(priv, EEPROM_RAW_TEMPERATURE);
233 234 235

	memset(&cmd, 0, sizeof(cmd));
	iwl_set_calib_hdr(&cmd.hdr, IWL_PHY_CALIBRATE_TEMP_OFFSET_CMD);
J
Johannes Berg 已提交
236
	memcpy(&cmd.radio_sensor_offset, offset_calib, sizeof(*offset_calib));
237 238
	if (!(cmd.radio_sensor_offset))
		cmd.radio_sensor_offset = DEFAULT_RADIO_SENSOR_OFFSET;
239

240
	IWL_DEBUG_CALIB(priv, "Radio sensor offset: %d\n",
241
			le16_to_cpu(cmd.radio_sensor_offset));
242
	return iwl_calib_set(priv, (void *)&cmd, sizeof(cmd));
243 244
}

245
static int iwl_set_temperature_offset_calib_v2(struct iwl_priv *priv)
246 247 248 249 250 251
{
	struct iwl_calib_temperature_offset_v2_cmd cmd;
	__le16 *offset_calib_high = (__le16 *)iwl_eeprom_query_addr(priv,
				     EEPROM_KELVIN_TEMPERATURE);
	__le16 *offset_calib_low =
		(__le16 *)iwl_eeprom_query_addr(priv, EEPROM_RAW_TEMPERATURE);
252
	struct iwl_eeprom_calib_hdr *hdr;
253 254 255

	memset(&cmd, 0, sizeof(cmd));
	iwl_set_calib_hdr(&cmd.hdr, IWL_PHY_CALIBRATE_TEMP_OFFSET_CMD);
256 257
	hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
							EEPROM_CALIB_ALL);
258
	memcpy(&cmd.radio_sensor_offset_high, offset_calib_high,
259
		sizeof(*offset_calib_high));
260
	memcpy(&cmd.radio_sensor_offset_low, offset_calib_low,
261
		sizeof(*offset_calib_low));
262 263 264 265 266
	if (!(cmd.radio_sensor_offset_low)) {
		IWL_DEBUG_CALIB(priv, "no info in EEPROM, use default\n");
		cmd.radio_sensor_offset_low = DEFAULT_RADIO_SENSOR_OFFSET;
		cmd.radio_sensor_offset_high = DEFAULT_RADIO_SENSOR_OFFSET;
	}
267 268
	memcpy(&cmd.burntVoltageRef, &hdr->voltage,
		sizeof(hdr->voltage));
269 270 271 272 273 274 275 276

	IWL_DEBUG_CALIB(priv, "Radio sensor offset high: %d\n",
			le16_to_cpu(cmd.radio_sensor_offset_high));
	IWL_DEBUG_CALIB(priv, "Radio sensor offset low: %d\n",
			le16_to_cpu(cmd.radio_sensor_offset_low));
	IWL_DEBUG_CALIB(priv, "Voltage Ref: %d\n",
			le16_to_cpu(cmd.burntVoltageRef));

277
	return iwl_calib_set(priv, (void *)&cmd, sizeof(cmd));
278 279
}

280
static int iwl_send_calib_cfg(struct iwl_trans *trans)
281 282 283 284
{
	struct iwl_calib_cfg_cmd calib_cfg_cmd;
	struct iwl_host_cmd cmd = {
		.id = CALIBRATION_CFG_CMD,
285 286
		.len = { sizeof(struct iwl_calib_cfg_cmd), },
		.data = { &calib_cfg_cmd, },
287 288 289 290 291 292
	};

	memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
	calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
	calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
	calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
293 294
	calib_cfg_cmd.ucd_calib_cfg.flags =
		IWL_CALIB_CFG_FLAG_SEND_COMPLETE_NTFY_MSK;
295

296
	return iwl_trans_send_cmd(trans, &cmd);
297 298
}

299 300 301
int iwlagn_rx_calib_result(struct iwl_priv *priv,
			    struct iwl_rx_mem_buffer *rxb,
			    struct iwl_device_cmd *cmd)
302 303 304 305 306 307 308 309
{
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
	struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
	int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;

	/* reduce the size of the length field itself */
	len -= 4;

310 311 312 313
	if (iwl_calib_set(priv, hdr, len))
		IWL_ERR(priv, "Failed to record calibration data %d\n",
			hdr->op_code);

314
	return 0;
315 316
}

317
int iwlagn_init_alive_start(struct iwl_priv *priv)
318
{
319
	int ret;
320

321 322
	if (priv->cfg->bt_params &&
	    priv->cfg->bt_params->advanced_bt_coexist) {
323 324 325 326 327 328
		/*
		 * Tell uCode we are ready to perform calibration
		 * need to perform this before any calibration
		 * no need to close the envlope since we are going
		 * to load the runtime uCode later.
		 */
329
		ret = iwl_send_bt_env(trans(priv), IWL_BT_COEX_ENV_OPEN,
330
			BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
331 332
		if (ret)
			return ret;
333 334

	}
335

336
	ret = iwl_send_calib_cfg(trans(priv));
337 338
	if (ret)
		return ret;
339 340 341 342 343

	/**
	 * temperature offset calibration is only needed for runtime ucode,
	 * so prepare the value now.
	 */
344 345
	if (priv->cfg->need_temp_offset_calib) {
		if (priv->cfg->temp_offset_v2)
346
			return iwl_set_temperature_offset_calib_v2(priv);
347
		else
348
			return iwl_set_temperature_offset_calib(priv);
349
	}
350

351
	return 0;
352 353
}

354
static int iwl_send_wimax_coex(struct iwl_priv *priv)
355 356 357
{
	struct iwl_wimax_coex_cmd coex_cmd;

358
	if (priv->cfg->base_params->support_wimax_coexist) {
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
		/* UnMask wake up src at associated sleep */
		coex_cmd.flags = COEX_FLAGS_ASSOC_WA_UNMASK_MSK;

		/* UnMask wake up src at unassociated sleep */
		coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
		memcpy(coex_cmd.sta_prio, cu_priorities,
			sizeof(struct iwl_wimax_coex_event_entry) *
			 COEX_NUM_OF_EVENTS);

		/* enabling the coexistence feature */
		coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;

		/* enabling the priorities tables */
		coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
	} else {
		/* coexistence is disabled */
		memset(&coex_cmd, 0, sizeof(coex_cmd));
	}
377
	return iwl_trans_send_cmd_pdu(trans(priv),
378
				COEX_PRIORITY_TABLE_CMD, CMD_SYNC,
379 380 381
				sizeof(coex_cmd), &coex_cmd);
}

382
static const u8 iwl_bt_prio_tbl[BT_COEX_PRIO_TBL_EVT_MAX] = {
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
	((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	((BT_COEX_PRIO_TBL_PRIO_LOW << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	((BT_COEX_PRIO_TBL_PRIO_HIGH << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(1 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	((BT_COEX_PRIO_TBL_PRIO_BYPASS << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	((BT_COEX_PRIO_TBL_PRIO_COEX_OFF << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	((BT_COEX_PRIO_TBL_PRIO_COEX_ON << IWL_BT_COEX_PRIO_TBL_PRIO_POS) |
		(0 << IWL_BT_COEX_PRIO_TBL_SHARED_ANTENNA_POS)),
	0, 0, 0, 0, 0, 0, 0
};

404
void iwl_send_prio_tbl(struct iwl_trans *trans)
405 406 407
{
	struct iwl_bt_coex_prio_table_cmd prio_tbl_cmd;

408 409 410
	memcpy(prio_tbl_cmd.prio_tbl, iwl_bt_prio_tbl,
		sizeof(iwl_bt_prio_tbl));
	if (iwl_trans_send_cmd_pdu(trans,
411
				REPLY_BT_COEX_PRIO_TABLE, CMD_SYNC,
412
				sizeof(prio_tbl_cmd), &prio_tbl_cmd))
413
		IWL_ERR(trans, "failed to send BT prio tbl command\n");
414 415
}

416
int iwl_send_bt_env(struct iwl_trans *trans, u8 action, u8 type)
417 418
{
	struct iwl_bt_coex_prot_env_cmd env_cmd;
419
	int ret;
420 421 422

	env_cmd.action = action;
	env_cmd.type = type;
423
	ret = iwl_trans_send_cmd_pdu(trans,
424
			       REPLY_BT_COEX_PROT_ENV, CMD_SYNC,
425 426
			       sizeof(env_cmd), &env_cmd);
	if (ret)
427
		IWL_ERR(trans, "failed to send BT env command\n");
428
	return ret;
429 430 431
}


432
static int iwl_alive_notify(struct iwl_priv *priv)
433
{
434
	struct iwl_rxon_context *ctx;
435
	int ret;
436

437 438
	if (!priv->tx_cmd_pool)
		priv->tx_cmd_pool =
439
			kmem_cache_create("iwl_dev_cmd",
440 441 442 443 444 445
					  sizeof(struct iwl_device_cmd),
					  sizeof(void *), 0, NULL);

	if (!priv->tx_cmd_pool)
		return -ENOMEM;

446
	iwl_trans_tx_start(trans(priv));
447 448
	for_each_context(priv, ctx)
		ctx->last_tx_rejected = false;
449

450
	ret = iwl_send_wimax_coex(priv);
451 452 453
	if (ret)
		return ret;

454
	if (!priv->cfg->no_xtal_calib) {
455
		ret = iwl_set_Xtal_calib(priv);
456 457 458
		if (ret)
			return ret;
	}
459

460
	return iwl_send_calib_results(priv);
461
}
462 463 464 465 466 467 468


/**
 * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
 *   using sample data 100 bytes apart.  If these sample points are good,
 *   it's a pretty good bet that everything between them is good, too.
 */
469
static int iwl_verify_inst_sparse(struct iwl_bus *bus,
J
Johannes Berg 已提交
470
				      struct fw_desc *fw_desc)
471
{
J
Johannes Berg 已提交
472 473
	__le32 *image = (__le32 *)fw_desc->v_addr;
	u32 len = fw_desc->len;
474 475 476
	u32 val;
	u32 i;

477
	IWL_DEBUG_FW(bus, "ucode inst image size is %u\n", len);
478 479 480 481 482

	for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
		/* read data comes through single port, auto-incr addr */
		/* NOTE: Use the debugless read so we don't flood kernel log
		 * if IWL_DL_IO is set */
483
		iwl_write_direct32(bus, HBUS_TARG_MEM_RADDR,
484
			i + IWLAGN_RTC_INST_LOWER_BOUND);
485
		val = iwl_read32(bus, HBUS_TARG_MEM_RDAT);
486 487
		if (val != le32_to_cpu(*image))
			return -EIO;
488 489
	}

490
	return 0;
491 492
}

493
static void iwl_print_mismatch_inst(struct iwl_bus *bus,
J
Johannes Berg 已提交
494
				    struct fw_desc *fw_desc)
495
{
J
Johannes Berg 已提交
496 497
	__le32 *image = (__le32 *)fw_desc->v_addr;
	u32 len = fw_desc->len;
498
	u32 val;
499 500
	u32 offs;
	int errors = 0;
501

502
	IWL_DEBUG_FW(bus, "ucode inst image size is %u\n", len);
503

504
	iwl_write_direct32(bus, HBUS_TARG_MEM_RADDR,
505 506
			   IWLAGN_RTC_INST_LOWER_BOUND);

507 508 509
	for (offs = 0;
	     offs < len && errors < 20;
	     offs += sizeof(u32), image++) {
510
		/* read data comes through single port, auto-incr addr */
511
		val = iwl_read32(bus, HBUS_TARG_MEM_RDAT);
512
		if (val != le32_to_cpu(*image)) {
513
			IWL_ERR(bus, "uCode INST section at "
514 515 516
				"offset 0x%x, is 0x%x, s/b 0x%x\n",
				offs, val, le32_to_cpu(*image));
			errors++;
517 518 519 520 521 522 523 524
		}
	}
}

/**
 * iwl_verify_ucode - determine which instruction image is in SRAM,
 *    and verify its contents
 */
525 526
static int iwl_verify_ucode(struct iwl_trans *trans,
			    enum iwl_ucode_type ucode_type)
527
{
528
	struct fw_img *img = iwl_get_ucode_image(trans, ucode_type);
529 530

	if (!img) {
531
		IWL_ERR(trans, "Invalid ucode requested (%d)\n", ucode_type);
532 533 534
		return -EINVAL;
	}

535 536
	if (!iwl_verify_inst_sparse(bus(trans), &img->code)) {
		IWL_DEBUG_FW(trans, "uCode is good in inst SRAM\n");
537 538 539
		return 0;
	}

540
	IWL_ERR(trans, "UCODE IMAGE IN INSTRUCTION SRAM NOT VALID!!\n");
541

542
	iwl_print_mismatch_inst(bus(trans), &img->code);
543
	return -EIO;
544
}
545 546 547 548 549 550

struct iwlagn_alive_data {
	bool valid;
	u8 subtype;
};

551
static void iwl_alive_fn(struct iwl_priv *priv,
552 553 554 555 556 557 558 559
			    struct iwl_rx_packet *pkt,
			    void *data)
{
	struct iwlagn_alive_data *alive_data = data;
	struct iwl_alive_resp *palive;

	palive = &pkt->u.alive_frame;

560
	IWL_DEBUG_FW(priv, "Alive ucode status 0x%08X revision "
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
		       "0x%01X 0x%01X\n",
		       palive->is_valid, palive->ver_type,
		       palive->ver_subtype);

	priv->device_pointers.error_event_table =
		le32_to_cpu(palive->error_event_table_ptr);
	priv->device_pointers.log_event_table =
		le32_to_cpu(palive->log_event_table_ptr);

	alive_data->subtype = palive->ver_subtype;
	alive_data->valid = palive->is_valid == UCODE_VALID_OK;
}

#define UCODE_ALIVE_TIMEOUT	HZ
#define UCODE_CALIB_TIMEOUT	(2*HZ)

int iwlagn_load_ucode_wait_alive(struct iwl_priv *priv,
578
				 enum iwl_ucode_type ucode_type)
579 580 581
{
	struct iwl_notification_wait alive_wait;
	struct iwlagn_alive_data alive_data;
582
	struct iwl_trans *trans = trans(priv);
583
	int ret;
584
	enum iwl_ucode_type old_type;
585

586
	ret = iwl_trans_start_device(trans);
587 588 589 590
	if (ret)
		return ret;

	iwlagn_init_notification_wait(priv, &alive_wait, REPLY_ALIVE,
591
				      iwl_alive_fn, &alive_data);
592

593 594
	old_type = trans->shrd->ucode_type;
	trans->shrd->ucode_type = ucode_type;
595

596
	ret = iwl_load_given_ucode(trans, ucode_type);
597
	if (ret) {
598
		trans->shrd->ucode_type = old_type;
599 600 601 602
		iwlagn_remove_notification(priv, &alive_wait);
		return ret;
	}

603
	iwl_trans_kick_nic(trans);
604 605 606 607 608 609 610

	/*
	 * Some things may run in the background now, but we
	 * just wait for the ALIVE notification here.
	 */
	ret = iwlagn_wait_notification(priv, &alive_wait, UCODE_ALIVE_TIMEOUT);
	if (ret) {
611
		trans->shrd->ucode_type = old_type;
612 613 614 615 616
		return ret;
	}

	if (!alive_data.valid) {
		IWL_ERR(priv, "Loaded ucode is not valid!\n");
617
		trans->shrd->ucode_type = old_type;
618 619 620
		return -EIO;
	}

J
Johannes Berg 已提交
621 622 623 624 625 626
	/*
	 * This step takes a long time (60-80ms!!) and
	 * WoWLAN image should be loaded quickly, so
	 * skip it for WoWLAN.
	 */
	if (ucode_type != IWL_UCODE_WOWLAN) {
627
		ret = iwl_verify_ucode(trans, ucode_type);
J
Johannes Berg 已提交
628
		if (ret) {
629
			trans->shrd->ucode_type = old_type;
J
Johannes Berg 已提交
630 631
			return ret;
		}
632

J
Johannes Berg 已提交
633 634 635
		/* delay a bit to give rfkill time to run */
		msleep(5);
	}
636

637
	ret = iwl_alive_notify(priv);
638 639 640
	if (ret) {
		IWL_WARN(priv,
			"Could not complete ALIVE transition: %d\n", ret);
641
		trans->shrd->ucode_type = old_type;
642 643 644 645 646 647 648 649 650 651 652
		return ret;
	}

	return 0;
}

int iwlagn_run_init_ucode(struct iwl_priv *priv)
{
	struct iwl_notification_wait calib_wait;
	int ret;

653
	lockdep_assert_held(&priv->shrd->mutex);
654 655

	/* No init ucode required? Curious, but maybe ok */
656
	if (!trans(priv)->ucode_init.code.len)
657 658
		return 0;

659
	if (priv->shrd->ucode_type != IWL_UCODE_NONE)
660 661 662 663 664 665 666
		return 0;

	iwlagn_init_notification_wait(priv, &calib_wait,
				      CALIBRATION_COMPLETE_NOTIFICATION,
				      NULL, NULL);

	/* Will also start the device */
667
	ret = iwlagn_load_ucode_wait_alive(priv, IWL_UCODE_INIT);
668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	if (ret)
		goto error;

	ret = iwlagn_init_alive_start(priv);
	if (ret)
		goto error;

	/*
	 * Some things may run in the background now, but we
	 * just wait for the calibration complete notification.
	 */
	ret = iwlagn_wait_notification(priv, &calib_wait, UCODE_CALIB_TIMEOUT);

	goto out;

 error:
	iwlagn_remove_notification(priv, &calib_wait);
 out:
	/* Whatever happened, stop the device */
687
	iwl_trans_stop_device(trans(priv));
688 689
	return ret;
}