common.c 13.7 KB
Newer Older
1
/*
2
 * arch/arm/mach-orion5x/common.c
3
 *
4
 * Core functions for Marvell Orion 5x SoCs
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/init.h>
15 16
#include <linux/platform_device.h>
#include <linux/serial_8250.h>
17
#include <linux/mbus.h>
18
#include <linux/mv643xx_eth.h>
19
#include <linux/mv643xx_i2c.h>
20
#include <linux/ata_platform.h>
21
#include <asm/page.h>
22
#include <asm/setup.h>
23
#include <asm/timex.h>
24
#include <asm/mach/arch.h>
25
#include <asm/mach/map.h>
26
#include <asm/mach/time.h>
27 28
#include <mach/hardware.h>
#include <mach/orion5x.h>
29
#include <plat/ehci-orion.h>
30
#include <plat/mv_xor.h>
31 32
#include <plat/orion_nand.h>
#include <plat/time.h>
33 34 35 36 37
#include "common.h"

/*****************************************************************************
 * I/O Address Mapping
 ****************************************************************************/
38
static struct map_desc orion5x_io_desc[] __initdata = {
39
	{
40 41 42
		.virtual	= ORION5X_REGS_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
		.length		= ORION5X_REGS_SIZE,
43 44
		.type		= MT_DEVICE,
	}, {
45 46 47
		.virtual	= ORION5X_PCIE_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
		.length		= ORION5X_PCIE_IO_SIZE,
48 49
		.type		= MT_DEVICE,
	}, {
50 51 52
		.virtual	= ORION5X_PCI_IO_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
		.length		= ORION5X_PCI_IO_SIZE,
53 54
		.type		= MT_DEVICE,
	}, {
55 56 57
		.virtual	= ORION5X_PCIE_WA_VIRT_BASE,
		.pfn		= __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
		.length		= ORION5X_PCIE_WA_SIZE,
58
		.type		= MT_DEVICE,
59 60 61
	},
};

62
void __init orion5x_map_io(void)
63
{
64
	iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
65
}
66

67

68
/*****************************************************************************
69
 * EHCI
70
 ****************************************************************************/
71 72
static struct orion_ehci_data orion5x_ehci_data = {
	.dram		= &orion5x_mbus_dram_info,
73 74
};

75
static u64 ehci_dmamask = 0xffffffffUL;
76 77


78 79 80
/*****************************************************************************
 * EHCI0
 ****************************************************************************/
81
static struct resource orion5x_ehci0_resources[] = {
82
	{
83
		.start	= ORION5X_USB0_PHYS_BASE,
84
		.end	= ORION5X_USB0_PHYS_BASE + SZ_4K - 1,
85
		.flags	= IORESOURCE_MEM,
86
	}, {
87 88
		.start	= IRQ_ORION5X_USB0_CTRL,
		.end	= IRQ_ORION5X_USB0_CTRL,
89 90 91 92
		.flags	= IORESOURCE_IRQ,
	},
};

93
static struct platform_device orion5x_ehci0 = {
94 95 96 97 98
	.name		= "orion-ehci",
	.id		= 0,
	.dev		= {
		.dma_mask		= &ehci_dmamask,
		.coherent_dma_mask	= 0xffffffff,
99
		.platform_data		= &orion5x_ehci_data,
100
	},
101 102
	.resource	= orion5x_ehci0_resources,
	.num_resources	= ARRAY_SIZE(orion5x_ehci0_resources),
103 104
};

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
void __init orion5x_ehci0_init(void)
{
	platform_device_register(&orion5x_ehci0);
}


/*****************************************************************************
 * EHCI1
 ****************************************************************************/
static struct resource orion5x_ehci1_resources[] = {
	{
		.start	= ORION5X_USB1_PHYS_BASE,
		.end	= ORION5X_USB1_PHYS_BASE + SZ_4K - 1,
		.flags	= IORESOURCE_MEM,
	}, {
		.start	= IRQ_ORION5X_USB1_CTRL,
		.end	= IRQ_ORION5X_USB1_CTRL,
		.flags	= IORESOURCE_IRQ,
	},
};

126
static struct platform_device orion5x_ehci1 = {
127 128 129 130 131
	.name		= "orion-ehci",
	.id		= 1,
	.dev		= {
		.dma_mask		= &ehci_dmamask,
		.coherent_dma_mask	= 0xffffffff,
132
		.platform_data		= &orion5x_ehci_data,
133
	},
134 135
	.resource	= orion5x_ehci1_resources,
	.num_resources	= ARRAY_SIZE(orion5x_ehci1_resources),
136 137
};

138 139 140 141 142 143
void __init orion5x_ehci1_init(void)
{
	platform_device_register(&orion5x_ehci1);
}


144
/*****************************************************************************
145
 * GigE
146
 ****************************************************************************/
147 148
struct mv643xx_eth_shared_platform_data orion5x_eth_shared_data = {
	.dram		= &orion5x_mbus_dram_info,
149
	.t_clk		= ORION5X_TCLK,
150 151
};

152
static struct resource orion5x_eth_shared_resources[] = {
153
	{
154 155
		.start	= ORION5X_ETH_PHYS_BASE + 0x2000,
		.end	= ORION5X_ETH_PHYS_BASE + 0x3fff,
156 157 158 159
		.flags	= IORESOURCE_MEM,
	},
};

160
static struct platform_device orion5x_eth_shared = {
161 162
	.name		= MV643XX_ETH_SHARED_NAME,
	.id		= 0,
163 164 165
	.dev		= {
		.platform_data	= &orion5x_eth_shared_data,
	},
166
	.num_resources	= 1,
167
	.resource	= orion5x_eth_shared_resources,
168 169
};

170
static struct resource orion5x_eth_resources[] = {
171 172
	{
		.name	= "eth irq",
173 174
		.start	= IRQ_ORION5X_ETH_SUM,
		.end	= IRQ_ORION5X_ETH_SUM,
175
		.flags	= IORESOURCE_IRQ,
176
	},
177 178
};

179
static struct platform_device orion5x_eth = {
180 181 182
	.name		= MV643XX_ETH_NAME,
	.id		= 0,
	.num_resources	= 1,
183
	.resource	= orion5x_eth_resources,
184 185
};

186
void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
187
{
188
	eth_data->shared = &orion5x_eth_shared;
189
	orion5x_eth.dev.platform_data = eth_data;
190

191 192
	platform_device_register(&orion5x_eth_shared);
	platform_device_register(&orion5x_eth);
193 194
}

195

196
/*****************************************************************************
197
 * I2C
198
 ****************************************************************************/
199
static struct mv64xxx_i2c_pdata orion5x_i2c_pdata = {
200 201 202 203 204
	.freq_m		= 8, /* assumes 166 MHz TCLK */
	.freq_n		= 3,
	.timeout	= 1000, /* Default timeout of 1 second */
};

205
static struct resource orion5x_i2c_resources[] = {
206
	{
207 208
		.name	= "i2c base",
		.start	= I2C_PHYS_BASE,
209
		.end	= I2C_PHYS_BASE + 0x1f,
210 211 212 213 214 215
		.flags	= IORESOURCE_MEM,
	}, {
		.name	= "i2c irq",
		.start	= IRQ_ORION5X_I2C,
		.end	= IRQ_ORION5X_I2C,
		.flags	= IORESOURCE_IRQ,
216 217 218
	},
};

219
static struct platform_device orion5x_i2c = {
220 221
	.name		= MV64XXX_I2C_CTLR_NAME,
	.id		= 0,
222 223
	.num_resources	= ARRAY_SIZE(orion5x_i2c_resources),
	.resource	= orion5x_i2c_resources,
224
	.dev		= {
225
		.platform_data	= &orion5x_i2c_pdata,
226 227 228
	},
};

229 230 231 232 233 234
void __init orion5x_i2c_init(void)
{
	platform_device_register(&orion5x_i2c);
}


235
/*****************************************************************************
236
 * SATA
237
 ****************************************************************************/
238
static struct resource orion5x_sata_resources[] = {
239
	{
240 241 242 243 244 245 246 247 248 249
		.name	= "sata base",
		.start	= ORION5X_SATA_PHYS_BASE,
		.end	= ORION5X_SATA_PHYS_BASE + 0x5000 - 1,
		.flags	= IORESOURCE_MEM,
	}, {
		.name	= "sata irq",
		.start	= IRQ_ORION5X_SATA,
		.end	= IRQ_ORION5X_SATA,
		.flags	= IORESOURCE_IRQ,
	},
250 251
};

252
static struct platform_device orion5x_sata = {
253 254
	.name		= "sata_mv",
	.id		= 0,
255 256 257
	.dev		= {
		.coherent_dma_mask	= 0xffffffff,
	},
258 259
	.num_resources	= ARRAY_SIZE(orion5x_sata_resources),
	.resource	= orion5x_sata_resources,
260 261
};

262
void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
263
{
264 265 266
	sata_data->dram = &orion5x_mbus_dram_info;
	orion5x_sata.dev.platform_data = sata_data;
	platform_device_register(&orion5x_sata);
267 268
}

269

270
/*****************************************************************************
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
 * UART0
 ****************************************************************************/
static struct plat_serial8250_port orion5x_uart0_data[] = {
	{
		.mapbase	= UART0_PHYS_BASE,
		.membase	= (char *)UART0_VIRT_BASE,
		.irq		= IRQ_ORION5X_UART0,
		.flags		= UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
		.iotype		= UPIO_MEM,
		.regshift	= 2,
		.uartclk	= ORION5X_TCLK,
	}, {
	},
};

static struct resource orion5x_uart0_resources[] = {
	{
		.start		= UART0_PHYS_BASE,
		.end		= UART0_PHYS_BASE + 0xff,
		.flags		= IORESOURCE_MEM,
	}, {
		.start		= IRQ_ORION5X_UART0,
		.end		= IRQ_ORION5X_UART0,
		.flags		= IORESOURCE_IRQ,
	},
};

static struct platform_device orion5x_uart0 = {
	.name			= "serial8250",
	.id			= PLAT8250_DEV_PLATFORM,
	.dev			= {
		.platform_data	= orion5x_uart0_data,
	},
	.resource		= orion5x_uart0_resources,
	.num_resources		= ARRAY_SIZE(orion5x_uart0_resources),
};

void __init orion5x_uart0_init(void)
{
	platform_device_register(&orion5x_uart0);
}


/*****************************************************************************
 * UART1
316
 ****************************************************************************/
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
static struct plat_serial8250_port orion5x_uart1_data[] = {
	{
		.mapbase	= UART1_PHYS_BASE,
		.membase	= (char *)UART1_VIRT_BASE,
		.irq		= IRQ_ORION5X_UART1,
		.flags		= UPF_SKIP_TEST | UPF_BOOT_AUTOCONF,
		.iotype		= UPIO_MEM,
		.regshift	= 2,
		.uartclk	= ORION5X_TCLK,
	}, {
	},
};

static struct resource orion5x_uart1_resources[] = {
	{
		.start		= UART1_PHYS_BASE,
		.end		= UART1_PHYS_BASE + 0xff,
		.flags		= IORESOURCE_MEM,
	}, {
		.start		= IRQ_ORION5X_UART1,
		.end		= IRQ_ORION5X_UART1,
		.flags		= IORESOURCE_IRQ,
	},
};

static struct platform_device orion5x_uart1 = {
	.name			= "serial8250",
	.id			= PLAT8250_DEV_PLATFORM1,
	.dev			= {
		.platform_data	= orion5x_uart1_data,
	},
	.resource		= orion5x_uart1_resources,
	.num_resources		= ARRAY_SIZE(orion5x_uart1_resources),
};

void __init orion5x_uart1_init(void)
{
	platform_device_register(&orion5x_uart1);
}
356

357

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
/*****************************************************************************
 * XOR engine
 ****************************************************************************/
static struct resource orion5x_xor_shared_resources[] = {
	{
		.name	= "xor low",
		.start	= ORION5X_XOR_PHYS_BASE,
		.end	= ORION5X_XOR_PHYS_BASE + 0xff,
		.flags	= IORESOURCE_MEM,
	}, {
		.name	= "xor high",
		.start	= ORION5X_XOR_PHYS_BASE + 0x200,
		.end	= ORION5X_XOR_PHYS_BASE + 0x2ff,
		.flags	= IORESOURCE_MEM,
	},
};

static struct platform_device orion5x_xor_shared = {
	.name		= MV_XOR_SHARED_NAME,
	.id		= 0,
	.num_resources	= ARRAY_SIZE(orion5x_xor_shared_resources),
	.resource	= orion5x_xor_shared_resources,
};

static u64 orion5x_xor_dmamask = DMA_32BIT_MASK;

static struct resource orion5x_xor0_resources[] = {
	[0] = {
		.start	= IRQ_ORION5X_XOR0,
		.end	= IRQ_ORION5X_XOR0,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct mv_xor_platform_data orion5x_xor0_data = {
	.shared		= &orion5x_xor_shared,
	.hw_id		= 0,
	.pool_size	= PAGE_SIZE,
};

static struct platform_device orion5x_xor0_channel = {
	.name		= MV_XOR_NAME,
	.id		= 0,
	.num_resources	= ARRAY_SIZE(orion5x_xor0_resources),
	.resource	= orion5x_xor0_resources,
	.dev		= {
		.dma_mask		= &orion5x_xor_dmamask,
		.coherent_dma_mask	= DMA_64BIT_MASK,
		.platform_data		= (void *)&orion5x_xor0_data,
	},
};

static struct resource orion5x_xor1_resources[] = {
	[0] = {
		.start	= IRQ_ORION5X_XOR1,
		.end	= IRQ_ORION5X_XOR1,
		.flags	= IORESOURCE_IRQ,
	},
};

static struct mv_xor_platform_data orion5x_xor1_data = {
	.shared		= &orion5x_xor_shared,
	.hw_id		= 1,
	.pool_size	= PAGE_SIZE,
};

static struct platform_device orion5x_xor1_channel = {
	.name		= MV_XOR_NAME,
	.id		= 1,
	.num_resources	= ARRAY_SIZE(orion5x_xor1_resources),
	.resource	= orion5x_xor1_resources,
	.dev		= {
		.dma_mask		= &orion5x_xor_dmamask,
		.coherent_dma_mask	= DMA_64BIT_MASK,
		.platform_data		= (void *)&orion5x_xor1_data,
	},
};

void __init orion5x_xor_init(void)
{
	platform_device_register(&orion5x_xor_shared);

	/*
	 * two engines can't do memset simultaneously, this limitation
	 * satisfied by removing memset support from one of the engines.
	 */
	dma_cap_set(DMA_MEMCPY, orion5x_xor0_data.cap_mask);
	dma_cap_set(DMA_XOR, orion5x_xor0_data.cap_mask);
	platform_device_register(&orion5x_xor0_channel);

	dma_cap_set(DMA_MEMCPY, orion5x_xor1_data.cap_mask);
	dma_cap_set(DMA_MEMSET, orion5x_xor1_data.cap_mask);
	dma_cap_set(DMA_XOR, orion5x_xor1_data.cap_mask);
	platform_device_register(&orion5x_xor1_channel);
}


455 456 457
/*****************************************************************************
 * Time handling
 ****************************************************************************/
458
static void orion5x_timer_init(void)
459
{
460
	orion_time_init(IRQ_ORION5X_BRIDGE, ORION5X_TCLK);
461 462
}

463
struct sys_timer orion5x_timer = {
464
	.init = orion5x_timer_init,
465 466
};

467

468 469 470 471
/*****************************************************************************
 * General
 ****************************************************************************/
/*
472
 * Identify device ID and rev from PCIe configuration header space '0'.
473
 */
474
static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
475
{
476
	orion5x_pcie_id(dev, rev);
477 478 479 480 481 482

	if (*dev == MV88F5281_DEV_ID) {
		if (*rev == MV88F5281_REV_D2) {
			*dev_name = "MV88F5281-D2";
		} else if (*rev == MV88F5281_REV_D1) {
			*dev_name = "MV88F5281-D1";
483 484
		} else if (*rev == MV88F5281_REV_D0) {
			*dev_name = "MV88F5281-D0";
485 486 487 488 489 490 491 492 493
		} else {
			*dev_name = "MV88F5281-Rev-Unsupported";
		}
	} else if (*dev == MV88F5182_DEV_ID) {
		if (*rev == MV88F5182_REV_A2) {
			*dev_name = "MV88F5182-A2";
		} else {
			*dev_name = "MV88F5182-Rev-Unsupported";
		}
494 495 496
	} else if (*dev == MV88F5181_DEV_ID) {
		if (*rev == MV88F5181_REV_B1) {
			*dev_name = "MV88F5181-Rev-B1";
497 498
		} else if (*rev == MV88F5181L_REV_A1) {
			*dev_name = "MV88F5181L-Rev-A1";
499
		} else {
500
			*dev_name = "MV88F5181(L)-Rev-Unsupported";
501
		}
502 503 504 505 506
	} else {
		*dev_name = "Device-Unknown";
	}
}

507
void __init orion5x_init(void)
508 509 510 511
{
	char *dev_name;
	u32 dev, rev;

512 513
	orion5x_id(&dev, &rev, &dev_name);
	printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, ORION5X_TCLK);
514 515 516 517

	/*
	 * Setup Orion address map
	 */
518
	orion5x_setup_cpu_mbus_bridge();
519 520 521 522 523 524 525 526 527

	/*
	 * Don't issue "Wait for Interrupt" instruction if we are
	 * running on D0 5281 silicon.
	 */
	if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
		printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
		disable_hlt();
	}
528
}
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546

/*
 * Many orion-based systems have buggy bootloader implementations.
 * This is a common fixup for bogus memory tags.
 */
void __init tag_fixup_mem32(struct machine_desc *mdesc, struct tag *t,
			    char **from, struct meminfo *meminfo)
{
	for (; t->hdr.size; t = tag_next(t))
		if (t->hdr.tag == ATAG_MEM &&
		    (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
		     t->u.mem.start & ~PAGE_MASK)) {
			printk(KERN_WARNING
			       "Clearing invalid memory bank %dKB@0x%08x\n",
			       t->u.mem.size / 1024, t->u.mem.start);
			t->hdr.tag = 0;
		}
}