xstate.c 9.8 KB
Newer Older
1 2 3 4 5 6
/*
 * xsave/xrstor support.
 *
 * Author: Suresh Siddha <suresh.b.siddha@intel.com>
 */
#include <linux/compat.h>
F
Fenghua Yu 已提交
7
#include <linux/cpu.h>
8

9
#include <asm/fpu/api.h>
10
#include <asm/fpu/internal.h>
11
#include <asm/fpu/signal.h>
12
#include <asm/fpu/regset.h>
I
Ingo Molnar 已提交
13

A
Andy Lutomirski 已提交
14
#include <asm/tlbflush.h>
15

16 17 18 19 20 21 22 23 24 25 26 27 28
static const char *xfeature_names[] =
{
	"x87 floating point registers"	,
	"SSE registers"			,
	"AVX registers"			,
	"MPX bounds registers"		,
	"MPX CSR"			,
	"AVX-512 opmask"		,
	"AVX-512 Hi256"			,
	"AVX-512 ZMM_Hi256"		,
	"unknown xstate feature"	,
};

29
/*
30
 * Mask of xstate features supported by the CPU and the kernel:
31
 */
32
u64 xfeatures_mask __read_mostly;
33

34
static unsigned int xstate_offsets[XFEATURES_NR_MAX], xstate_sizes[XFEATURES_NR_MAX];
35
static unsigned int xstate_comp_offsets[sizeof(xfeatures_mask)*8];
36 37 38

/* The number of supported xfeatures in xfeatures_mask: */
static unsigned int xfeatures_nr;
39

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
/*
 * Return whether the system supports a given xfeature.
 *
 * Also return the name of the (most advanced) feature that the caller requested:
 */
int cpu_has_xfeatures(u64 xfeatures_needed, const char **feature_name)
{
	u64 xfeatures_missing = xfeatures_needed & ~xfeatures_mask;

	if (unlikely(feature_name)) {
		long xfeature_idx, max_idx;
		u64 xfeatures_print;
		/*
		 * So we use FLS here to be able to print the most advanced
		 * feature that was requested but is missing. So if a driver
		 * asks about "XSTATE_SSE | XSTATE_YMM" we'll print the
		 * missing AVX feature - this is the most informative message
		 * to users:
		 */
		if (xfeatures_missing)
			xfeatures_print = xfeatures_missing;
		else
			xfeatures_print = xfeatures_needed;

		xfeature_idx = fls64(xfeatures_print)-1;
		max_idx = ARRAY_SIZE(xfeature_names)-1;
		xfeature_idx = min(xfeature_idx, max_idx);

		*feature_name = xfeature_names[xfeature_idx];
	}

	if (xfeatures_missing)
		return 0;

	return 1;
}
EXPORT_SYMBOL_GPL(cpu_has_xfeatures);

78
/*
79 80 81 82 83
 * When executing XSAVEOPT (or other optimized XSAVE instructions), if
 * a processor implementation detects that an FPU state component is still
 * (or is again) in its initialized state, it may clear the corresponding
 * bit in the header.xfeatures field, and can skip the writeout of registers
 * to the corresponding memory layout.
84 85 86 87 88 89 90 91
 *
 * This means that when the bit is zero, the state component might still contain
 * some previous - non-initialized register state.
 *
 * Before writing xstate information to user-space we sanitize those components,
 * to always ensure that the memory layout of a feature will be in the init state
 * if the corresponding header bit is zero. This is to ensure that user-space doesn't
 * see some stale state in the memory layout during signal handling, debugging etc.
92
 */
93
void fpstate_sanitize_xstate(struct fpu *fpu)
94
{
95
	struct fxregs_state *fx = &fpu->state.fxsave;
96
	int feature_bit;
97
	u64 xfeatures;
98

99
	if (!use_xsaveopt())
100 101
		return;

102
	xfeatures = fpu->state.xsave.header.xfeatures;
103 104 105

	/*
	 * None of the feature bits are in init state. So nothing else
L
Lucas De Marchi 已提交
106
	 * to do for us, as the memory layout is up to date.
107
	 */
108
	if ((xfeatures & xfeatures_mask) == xfeatures_mask)
109 110 111 112 113
		return;

	/*
	 * FP is in init state
	 */
114
	if (!(xfeatures & XSTATE_FP)) {
115 116 117 118 119 120 121 122 123 124 125 126
		fx->cwd = 0x37f;
		fx->swd = 0;
		fx->twd = 0;
		fx->fop = 0;
		fx->rip = 0;
		fx->rdp = 0;
		memset(&fx->st_space[0], 0, 128);
	}

	/*
	 * SSE is in init state
	 */
127
	if (!(xfeatures & XSTATE_SSE))
128 129
		memset(&fx->xmm_space[0], 0, 256);

130 131 132 133 134
	/*
	 * First two features are FPU and SSE, which above we handled
	 * in a special way already:
	 */
	feature_bit = 0x2;
135
	xfeatures = (xfeatures_mask & ~xfeatures) >> 2;
136 137

	/*
138 139 140
	 * Update all the remaining memory layouts according to their
	 * standard xstate layout, if their header bit is in the init
	 * state:
141
	 */
142 143
	while (xfeatures) {
		if (xfeatures & 0x1) {
144 145 146
			int offset = xstate_offsets[feature_bit];
			int size = xstate_sizes[feature_bit];

147
			memcpy((void *)fx + offset,
148
			       (void *)&init_fpstate.xsave + offset,
149 150 151
			       size);
		}

152
		xfeatures >>= 1;
153 154 155 156
		feature_bit++;
	}
}

157
/*
158 159
 * Enable the extended processor state save/restore feature.
 * Called once per CPU onlining.
160
 */
161
void fpu__init_cpu_xstate(void)
162
{
163
	if (!cpu_has_xsave || !xfeatures_mask)
164 165
		return;

A
Andy Lutomirski 已提交
166
	cr4_set_bits(X86_CR4_OSXSAVE);
167
	xsetbv(XCR_XFEATURE_ENABLED_MASK, xfeatures_mask);
168 169
}

170
/*
171 172 173 174 175
 * Record the offsets and sizes of various xstates contained
 * in the XSAVE state memory layout.
 *
 * ( Note that certain features might be non-present, for them
 *   we'll have 0 offset and 0 size. )
176
 */
177
static void __init setup_xstate_features(void)
178
{
179
	u32 eax, ebx, ecx, edx, leaf;
180

181
	xfeatures_nr = fls64(xfeatures_mask);
182

183
	for (leaf = 2; leaf < xfeatures_nr; leaf++) {
184
		cpuid_count(XSTATE_CPUID, leaf, &eax, &ebx, &ecx, &edx);
185 186 187 188

		xstate_offsets[leaf] = ebx;
		xstate_sizes[leaf] = eax;

189
		printk(KERN_INFO "x86/fpu: xstate_offset[%d]: %04x, xstate_sizes[%d]: %04x\n", leaf, ebx, leaf, eax);
190
		leaf++;
191
	}
192 193
}

194
static void print_xstate_feature(u64 xstate_mask)
195
{
196
	const char *feature_name;
197

198 199
	if (cpu_has_xfeatures(xstate_mask, &feature_name))
		pr_info("x86/fpu: Supporting XSAVE feature 0x%02Lx: '%s'\n", xstate_mask, feature_name);
200 201 202 203 204 205 206
}

/*
 * Print out all the supported xstate features:
 */
static void print_xstate_features(void)
{
207 208 209 210 211 212 213 214
	print_xstate_feature(XSTATE_FP);
	print_xstate_feature(XSTATE_SSE);
	print_xstate_feature(XSTATE_YMM);
	print_xstate_feature(XSTATE_BNDREGS);
	print_xstate_feature(XSTATE_BNDCSR);
	print_xstate_feature(XSTATE_OPMASK);
	print_xstate_feature(XSTATE_ZMM_Hi256);
	print_xstate_feature(XSTATE_Hi16_ZMM);
215 216
}

217 218 219 220 221 222 223 224 225 226
/*
 * This function sets up offsets and sizes of all extended states in
 * xsave area. This supports both standard format and compacted format
 * of the xsave aread.
 *
 * Input: void
 * Output: void
 */
void setup_xstate_comp(void)
{
227
	unsigned int xstate_comp_sizes[sizeof(xfeatures_mask)*8];
228 229
	int i;

230 231 232 233 234 235
	/*
	 * The FP xstates and SSE xstates are legacy states. They are always
	 * in the fixed offsets in the xsave area in either compacted form
	 * or standard form.
	 */
	xstate_comp_offsets[0] = 0;
236
	xstate_comp_offsets[1] = offsetof(struct fxregs_state, xmm_space);
237 238

	if (!cpu_has_xsaves) {
239
		for (i = 2; i < xfeatures_nr; i++) {
240
			if (test_bit(i, (unsigned long *)&xfeatures_mask)) {
241 242 243 244 245 246 247 248 249
				xstate_comp_offsets[i] = xstate_offsets[i];
				xstate_comp_sizes[i] = xstate_sizes[i];
			}
		}
		return;
	}

	xstate_comp_offsets[2] = FXSAVE_SIZE + XSAVE_HDR_SIZE;

250
	for (i = 2; i < xfeatures_nr; i++) {
251
		if (test_bit(i, (unsigned long *)&xfeatures_mask))
252 253 254 255 256 257 258 259 260 261 262
			xstate_comp_sizes[i] = xstate_sizes[i];
		else
			xstate_comp_sizes[i] = 0;

		if (i > 2)
			xstate_comp_offsets[i] = xstate_comp_offsets[i-1]
					+ xstate_comp_sizes[i-1];

	}
}

263 264 265
/*
 * setup the xstate image representing the init state
 */
266
static void setup_init_fpu_buf(void)
267
{
268 269 270 271
	if (!cpu_has_xsave)
		return;

	setup_xstate_features();
272
	print_xstate_features();
273

274
	if (cpu_has_xsaves) {
275 276
		init_fpstate.xsave.header.xcomp_bv = (u64)1 << 63 | xfeatures_mask;
		init_fpstate.xsave.header.xfeatures = xfeatures_mask;
277 278
	}

279 280 281
	/*
	 * Init all the features state with header_bv being 0x0
	 */
282
	copy_kernel_to_xregs_booting(&init_fpstate.xsave, -1);
283

284 285 286 287
	/*
	 * Dump the init state again. This is to identify the init state
	 * of any feature which is not represented by all zero's.
	 */
288
	copy_xregs_to_kernel_booting(&init_fpstate.xsave);
289 290
}

F
Fenghua Yu 已提交
291
/*
292
 * Calculate total size of enabled xstates in XCR0/xfeatures_mask.
F
Fenghua Yu 已提交
293 294 295 296 297 298 299 300 301 302 303 304 305 306
 */
static void __init init_xstate_size(void)
{
	unsigned int eax, ebx, ecx, edx;
	int i;

	if (!cpu_has_xsaves) {
		cpuid_count(XSTATE_CPUID, 0, &eax, &ebx, &ecx, &edx);
		xstate_size = ebx;
		return;
	}

	xstate_size = FXSAVE_SIZE + XSAVE_HDR_SIZE;
	for (i = 2; i < 64; i++) {
307
		if (test_bit(i, (unsigned long *)&xfeatures_mask)) {
F
Fenghua Yu 已提交
308 309 310 311 312 313
			cpuid_count(XSTATE_CPUID, i, &eax, &ebx, &ecx, &edx);
			xstate_size += eax;
		}
	}
}

314 315
/*
 * Enable and initialize the xsave feature.
316
 * Called once per system bootup.
317
 *
I
Ingo Molnar 已提交
318
 * ( Not marked __init because of false positive section warnings. )
319
 */
320
void fpu__init_system_xstate(void)
321 322 323
{
	unsigned int eax, ebx, ecx, edx;

324 325 326 327 328
	if (!cpu_has_xsave) {
		pr_info("x86/fpu: Legacy x87 FPU detected.\n");
		return;
	}

329
	if (boot_cpu_data.cpuid_level < XSTATE_CPUID) {
330
		WARN(1, "x86/fpu: XSTATE_CPUID missing!\n");
331 332 333 334
		return;
	}

	cpuid_count(XSTATE_CPUID, 0, &eax, &ebx, &ecx, &edx);
335
	xfeatures_mask = eax + ((u64)edx << 32);
336

337 338
	if ((xfeatures_mask & XSTATE_FPSSE) != XSTATE_FPSSE) {
		pr_err("x86/fpu: FP/SSE not present amongst the CPU's xstate features: 0x%llx.\n", xfeatures_mask);
339 340 341 342
		BUG();
	}

	/*
343
	 * Support only the state known to OS.
344
	 */
345
	xfeatures_mask = xfeatures_mask & XCNTXT_MASK;
346

347 348
	/* Enable xstate instructions to be able to continue with initialization: */
	fpu__init_cpu_xstate();
349 350 351 352

	/*
	 * Recompute the context size for enabled features
	 */
F
Fenghua Yu 已提交
353
	init_xstate_size();
354

355
	update_regset_xstate_info(xstate_size, xfeatures_mask);
I
Ingo Molnar 已提交
356
	fpu__init_prepare_fx_sw_frame();
357
	setup_init_fpu_buf();
358

359
	pr_info("x86/fpu: Enabled xstate features 0x%llx, context size is 0x%x bytes, using '%s' format.\n",
360
		xfeatures_mask,
361 362
		xstate_size,
		cpu_has_xsaves ? "compacted" : "standard");
363
}
364

365 366 367 368 369 370 371 372 373 374 375 376
/*
 * Restore minimal FPU state after suspend:
 */
void fpu__resume_cpu(void)
{
	/*
	 * Restore XCR0 on xsave capable CPUs:
	 */
	if (cpu_has_xsave)
		xsetbv(XCR_XFEATURE_ENABLED_MASK, xfeatures_mask);
}

377 378 379 380 381 382 383 384 385 386 387 388 389 390
/*
 * Given the xsave area and a state inside, this function returns the
 * address of the state.
 *
 * This is the API that is called to get xstate address in either
 * standard format or compacted format of xsave area.
 *
 * Inputs:
 *	xsave: base address of the xsave area;
 *	xstate: state which is defined in xsave.h (e.g. XSTATE_FP, XSTATE_SSE,
 *	etc.)
 * Output:
 *	address of the state in the xsave area.
 */
391
void *get_xsave_addr(struct xregs_state *xsave, int xstate)
392 393
{
	int feature = fls64(xstate) - 1;
394
	if (!test_bit(feature, (unsigned long *)&xfeatures_mask))
395 396 397 398
		return NULL;

	return (void *)xsave + xstate_comp_offsets[feature];
}
P
Paolo Bonzini 已提交
399
EXPORT_SYMBOL_GPL(get_xsave_addr);