Kconfig 33.6 KB
Newer Older
B
Bryan Wu 已提交
1
config MMU
2
	def_bool n
B
Bryan Wu 已提交
3 4

config FPU
5
	def_bool n
B
Bryan Wu 已提交
6 7

config RWSEM_GENERIC_SPINLOCK
8
	def_bool y
B
Bryan Wu 已提交
9 10

config RWSEM_XCHGADD_ALGORITHM
11
	def_bool n
B
Bryan Wu 已提交
12 13

config BLACKFIN
14
	def_bool y
15
	select HAVE_ARCH_KGDB
16
	select HAVE_ARCH_TRACEHOOK
17 18
	select HAVE_DYNAMIC_FTRACE
	select HAVE_FTRACE_MCOUNT_RECORD
19
	select HAVE_FUNCTION_GRAPH_TRACER
20
	select HAVE_FUNCTION_TRACER
21
	select HAVE_FUNCTION_TRACE_MCOUNT_TEST
S
Sam Ravnborg 已提交
22
	select HAVE_IDE
B
Barry Song 已提交
23 24 25
	select HAVE_KERNEL_GZIP if RAMKERNEL
	select HAVE_KERNEL_BZIP2 if RAMKERNEL
	select HAVE_KERNEL_LZMA if RAMKERNEL
26
	select HAVE_KERNEL_LZO if RAMKERNEL
M
Mathieu Desnoyers 已提交
27
	select HAVE_OPROFILE
28
	select HAVE_PERF_EVENTS
29
	select ARCH_HAVE_CUSTOM_GPIO_H
30
	select ARCH_REQUIRE_GPIOLIB
31
	select HAVE_UID16
R
Rusty Russell 已提交
32
	select HAVE_UNDERSCORE_SYMBOL_PREFIX
33
	select VIRT_TO_BUS
34
	select ARCH_WANT_IPC_PARSE_VERSION
35
	select GENERIC_ATOMIC64
36
	select GENERIC_IRQ_PROBE
37
	select USE_GENERIC_SMP_HELPERS if SMP
38
	select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
39
	select GENERIC_SMP_IDLE_THREAD
40
	select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
41 42
	select HAVE_MOD_ARCH_SPECIFIC
	select MODULES_USE_ELF_RELA
43
	select HAVE_DEBUG_STACKOVERFLOW
B
Bryan Wu 已提交
44

45 46 47
config GENERIC_CSUM
	def_bool y

48 49 50 51
config GENERIC_BUG
	def_bool y
	depends on BUG

52
config ZONE_DMA
53
	def_bool y
54

B
Bryan Wu 已提交
55 56 57 58 59
config FORCE_MAX_ZONEORDER
	int
	default "14"

config GENERIC_CALIBRATE_DELAY
60
	def_bool y
B
Bryan Wu 已提交
61

62 63 64
config LOCKDEP_SUPPORT
	def_bool y

65 66 67
config STACKTRACE_SUPPORT
	def_bool y

68 69
config TRACE_IRQFLAGS_SUPPORT
	def_bool y
B
Bryan Wu 已提交
70 71

source "init/Kconfig"
72

B
Bryan Wu 已提交
73 74
source "kernel/Kconfig.preempt"

75 76
source "kernel/Kconfig.freezer"

B
Bryan Wu 已提交
77 78 79 80 81 82 83 84
menu "Blackfin Processor Options"

comment "Processor and Board Settings"

choice
	prompt "CPU"
	default BF533

85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
config BF512
	bool "BF512"
	help
	  BF512 Processor Support.

config BF514
	bool "BF514"
	help
	  BF514 Processor Support.

config BF516
	bool "BF516"
	help
	  BF516 Processor Support.

config BF518
	bool "BF518"
	help
	  BF518 Processor Support.

105 106 107 108 109
config BF522
	bool "BF522"
	help
	  BF522 Processor Support.

110 111 112 113 114 115 116 117 118 119
config BF523
	bool "BF523"
	help
	  BF523 Processor Support.

config BF524
	bool "BF524"
	help
	  BF524 Processor Support.

120 121 122 123 124
config BF525
	bool "BF525"
	help
	  BF525 Processor Support.

125 126 127 128 129
config BF526
	bool "BF526"
	help
	  BF526 Processor Support.

130 131 132 133 134
config BF527
	bool "BF527"
	help
	  BF527 Processor Support.

B
Bryan Wu 已提交
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
config BF531
	bool "BF531"
	help
	  BF531 Processor Support.

config BF532
	bool "BF532"
	help
	  BF532 Processor Support.

config BF533
	bool "BF533"
	help
	  BF533 Processor Support.

config BF534
	bool "BF534"
	help
	  BF534 Processor Support.

config BF536
	bool "BF536"
	help
	  BF536 Processor Support.

config BF537
	bool "BF537"
	help
	  BF537 Processor Support.

165 166 167 168 169 170 171 172 173 174
config BF538
	bool "BF538"
	help
	  BF538 Processor Support.

config BF539
	bool "BF539"
	help
	  BF539 Processor Support.

175
config BF542_std
176 177 178 179
	bool "BF542"
	help
	  BF542 Processor Support.

180 181 182 183 184
config BF542M
	bool "BF542m"
	help
	  BF542 Processor Support.

185
config BF544_std
186 187 188 189
	bool "BF544"
	help
	  BF544 Processor Support.

190 191 192 193 194
config BF544M
	bool "BF544m"
	help
	  BF544 Processor Support.

195
config BF547_std
196 197 198 199
	bool "BF547"
	help
	  BF547 Processor Support.

200 201 202 203 204
config BF547M
	bool "BF547m"
	help
	  BF547 Processor Support.

205
config BF548_std
206 207 208 209
	bool "BF548"
	help
	  BF548 Processor Support.

210 211 212 213 214
config BF548M
	bool "BF548m"
	help
	  BF548 Processor Support.

215
config BF549_std
216 217 218 219
	bool "BF549"
	help
	  BF549 Processor Support.

220 221 222 223 224
config BF549M
	bool "BF549m"
	help
	  BF549 Processor Support.

B
Bryan Wu 已提交
225 226 227
config BF561
	bool "BF561"
	help
228
	  BF561 Processor Support.
B
Bryan Wu 已提交
229

230 231 232 233 234 235
config BF609
	bool "BF609"
	select CLKDEV_LOOKUP
	help
	  BF609 Processor Support.

B
Bryan Wu 已提交
236 237
endchoice

238 239
config SMP
	depends on BF561
240
	select TICKSOURCE_CORETMR
241 242 243 244 245 246 247 248 249 250 251 252 253
	bool "Symmetric multi-processing support"
	---help---
	  This enables support for systems with more than one CPU,
	  like the dual core BF561. If you have a system with only one
	  CPU, say N. If you have a system with more than one CPU, say Y.

	  If you don't know what to do here, say N.

config NR_CPUS
	int
	depends on SMP
	default 2 if BF561

254 255
config HOTPLUG_CPU
	bool "Support for hot-pluggable CPUs"
256
	depends on SMP
257 258
	default y

259 260
config BF_REV_MIN
	int
261
	default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
262
	default 2 if (BF537 || BF536 || BF534)
263
	default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
264
	default 4 if (BF538 || BF539)
265 266 267

config BF_REV_MAX
	int
268
	default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
269
	default 3 if (BF537 || BF536 || BF534 || BF54xM)
270
	default 5 if (BF561 || BF538 || BF539)
271 272
	default 6 if (BF533 || BF532 || BF531)

B
Bryan Wu 已提交
273 274
choice
	prompt "Silicon Rev"
275
	default BF_REV_0_0 if (BF51x || BF52x || BF60x)
276
	default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
277
	default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
278 279 280

config BF_REV_0_0
	bool "0.0"
281
	depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
282 283

config BF_REV_0_1
284
	bool "0.1"
S
Sonic Zhang 已提交
285
	depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
B
Bryan Wu 已提交
286 287 288

config BF_REV_0_2
	bool "0.2"
289
	depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
B
Bryan Wu 已提交
290 291 292

config BF_REV_0_3
	bool "0.3"
293
	depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
B
Bryan Wu 已提交
294 295 296

config BF_REV_0_4
	bool "0.4"
S
Sonic Zhang 已提交
297
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539 || BF54x)
B
Bryan Wu 已提交
298 299 300

config BF_REV_0_5
	bool "0.5"
301
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
B
Bryan Wu 已提交
302

303 304 305 306
config BF_REV_0_6
	bool "0.6"
	depends on (BF533 || BF532 || BF531)

307 308 309 310 311 312
config BF_REV_ANY
	bool "any"

config BF_REV_NONE
	bool "none"

B
Bryan Wu 已提交
313 314
endchoice

315 316 317 318 319
config BF53x
	bool
	depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
	default y

B
Bryan Wu 已提交
320 321 322 323 324 325 326 327
config MEM_MT48LC64M4A2FB_7E
	bool
	depends on (BFIN533_STAMP)
	default y

config MEM_MT48LC16M16A2TG_75
	bool
	depends on (BFIN533_EZKIT || BFIN561_EZKIT \
328 329 330
		|| BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
		|| BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
		|| BFIN527_BLUETECHNIX_CM)
B
Bryan Wu 已提交
331 332 333 334
	default y

config MEM_MT48LC32M8A2_75
	bool
335
	depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
B
Bryan Wu 已提交
336 337 338 339 340 341 342
	default y

config MEM_MT48LC8M32B2B5_7
	bool
	depends on (BFIN561_BLUETECHNIX_CM)
	default y

343 344
config MEM_MT48LC32M16A2TG_75
	bool
345
	depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
346 347
	default y

348 349 350 351 352
config MEM_MT48H32M16LFCJ_75
	bool
	depends on (BFIN526_EZBRD)
	default y

B
Bob Liu 已提交
353 354 355 356 357
config MEM_MT47H64M16
	bool
	depends on (BFIN609_EZKIT)
	default y

358
source "arch/blackfin/mach-bf518/Kconfig"
359
source "arch/blackfin/mach-bf527/Kconfig"
B
Bryan Wu 已提交
360 361 362
source "arch/blackfin/mach-bf533/Kconfig"
source "arch/blackfin/mach-bf561/Kconfig"
source "arch/blackfin/mach-bf537/Kconfig"
363
source "arch/blackfin/mach-bf538/Kconfig"
364
source "arch/blackfin/mach-bf548/Kconfig"
365
source "arch/blackfin/mach-bf609/Kconfig"
B
Bryan Wu 已提交
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380

menu "Board customizations"

config CMDLINE_BOOL
	bool "Default bootloader kernel arguments"

config CMDLINE
	string "Initial kernel command string"
	depends on CMDLINE_BOOL
	default "console=ttyBF0,57600"
	help
	  If you don't have a boot loader capable of passing a command line string
	  to the kernel, you may specify one here. As a minimum, you should specify
	  the memory size and the root device (e.g., mem=8M, root=/dev/nfs).

381 382 383 384 385 386 387 388 389 390 391 392 393 394
config BOOT_LOAD
	hex "Kernel load address for booting"
	default "0x1000"
	range 0x1000 0x20000000
	help
	  This option allows you to set the load address of the kernel.
	  This can be useful if you are on a board which has a small amount
	  of memory or you wish to reserve some memory at the beginning of
	  the address space.

	  Note that you need to keep this value above 4k (0x1000) as this
	  memory region is used to capture NULL pointer references as well
	  as some core kernel functions.

395 396 397 398 399 400
config PHY_RAM_BASE_ADDRESS
	hex "Physical RAM Base"
	default 0x0
	help
	  set BF609 FPGA physical SRAM base address

401 402
config ROM_BASE
	hex "Kernel ROM Base"
403
	depends on ROMKERNEL
B
Barry Song 已提交
404
	default "0x20040040"
405
	range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
406
	range 0x20000000 0x30000000 if (BF54x || BF561)
407
	range 0xB0000000 0xC0000000 if (BF60x)
408
	help
B
Barry Song 已提交
409 410 411 412 413 414 415 416
	  Make sure your ROM base does not include any file-header
	  information that is prepended to the kernel.

	  For example, the bootable U-Boot format (created with
	  mkimage) has a 64 byte header (0x40).  So while the image
	  you write to flash might start at say 0x20080000, you have
	  to add 0x40 to get the kernel's ROM base as it will come
	  after the header.
417

418
comment "Clock/PLL Setup"
B
Bryan Wu 已提交
419 420

config CLKIN_HZ
421
	int "Frequency of the crystal on the board in Hz"
422
	default "10000000" if BFIN532_IP0X
B
Bryan Wu 已提交
423
	default "11059200" if BFIN533_STAMP
424 425
	default "24576000" if PNAV10
	default "25000000" # most people use this
B
Bryan Wu 已提交
426 427
	default "27000000" if BFIN533_EZKIT
	default "30000000" if BFIN561_EZKIT
428
	default "24000000" if BFIN527_AD7160EVAL
B
Bryan Wu 已提交
429 430
	help
	  The frequency of CLKIN crystal oscillator on the board in Hz.
431 432
	  Warning: This value should match the crystal on the board. Otherwise,
	  peripherals won't work properly.
B
Bryan Wu 已提交
433

434 435 436 437 438 439 440 441 442 443
config BFIN_KERNEL_CLOCK
	bool "Re-program Clocks while Kernel boots?"
	default n
	help
	  This option decides if kernel clocks are re-programed from the
	  bootloader settings. If the clocks are not set, the SDRAM settings
	  are also not changed, and the Bootloader does 100% of the hardware
	  configuration.

config PLL_BYPASS
444
	bool "Bypass PLL"
445
	depends on BFIN_KERNEL_CLOCK && (!BF60x)
446
	default n
447 448 449 450 451 452 453 454 455 456 457 458 459 460

config CLKIN_HALF
	bool "Half Clock In"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	default n
	help
	  If this is set the clock will be divided by 2, before it goes to the PLL.

config VCO_MULT
	int "VCO Multiplier"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	range 1 64
	default "22" if BFIN533_EZKIT
	default "45" if BFIN533_STAMP
461
	default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
462
	default "22" if BFIN533_BLUETECHNIX_CM
463
	default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
464
	default "20" if (BFIN561_EZKIT || BF609)
465
	default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
466
	default "25" if BFIN527_AD7160EVAL
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495
	help
	  This controls the frequency of the on-chip PLL. This can be between 1 and 64.
	  PLL Frequency = (Crystal Frequency) * (this setting)

choice
	prompt "Core Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	default CCLK_DIV_1
	help
	  This sets the frequency of the core. It can be 1, 2, 4 or 8
	  Core Frequency = (PLL frequency) / (this setting)

config CCLK_DIV_1
	bool "1"

config CCLK_DIV_2
	bool "2"

config CCLK_DIV_4
	bool "4"

config CCLK_DIV_8
	bool "8"
endchoice

config SCLK_DIV
	int "System Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	range 1 15
496
	default 4
497
	help
498 499 500
	  This sets the frequency of the system clock (including SDRAM or DDR) on
	  !BF60x else it set the clock for system buses and provides the
	  source from which SCLK0 and SCLK1 are derived.
501 502 503
	  This can be between 1 and 15
	  System Clock = (PLL frequency) / (this setting)

504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
config SCLK0_DIV
	int "System Clock0 Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 1
	help
	  This sets the frequency of the system clock0 for PVP and all other
	  peripherals not clocked by SCLK1.
	  This can be between 1 and 15
	  System Clock0 = (System Clock) / (this setting)

config SCLK1_DIV
	int "System Clock1 Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 1
	help
	  This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
	  This can be between 1 and 15
	  System Clock1 = (System Clock) / (this setting)

config DCLK_DIV
	int "DDR Clock Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 2
	help
	  This sets the frequency of the DDR memory.
	  This can be between 1 and 15
	  DDR Clock = (PLL frequency) / (this setting)

535 536 537 538 539 540 541 542 543 544 545 546 547
choice
	prompt "DDR SDRAM Chip Type"
	depends on BFIN_KERNEL_CLOCK
	depends on BF54x
	default MEM_MT46V32M16_5B

config MEM_MT46V32M16_6T
	bool "MT46V32M16_6T"

config MEM_MT46V32M16_5B
	bool "MT46V32M16_5B"
endchoice

548 549
choice
	prompt "DDR/SDRAM Timing"
550
	depends on BFIN_KERNEL_CLOCK && !BF60x
551 552 553 554 555 556 557
	default BFIN_KERNEL_CLOCK_MEMINIT_CALC
	help
	  This option allows you to specify Blackfin SDRAM/DDR Timing parameters
	  The calculated SDRAM timing parameters may not be 100%
	  accurate - This option is therefore marked experimental.

config BFIN_KERNEL_CLOCK_MEMINIT_CALC
558
	bool "Calculate Timings"
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601

config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
	bool "Provide accurate Timings based on target SCLK"
	help
	  Please consult the Blackfin Hardware Reference Manuals as well
	  as the memory device datasheet.
	  http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
endchoice

menu "Memory Init Control"
	depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC

config MEM_DDRCTL0
	depends on BF54x
	hex "DDRCTL0"
	default 0x0

config MEM_DDRCTL1
	depends on BF54x
	hex "DDRCTL1"
	default 0x0

config MEM_DDRCTL2
	depends on BF54x
	hex "DDRCTL2"
	default 0x0

config MEM_EBIU_DDRQUE
	depends on BF54x
	hex "DDRQUE"
	default 0x0

config MEM_SDRRC
	depends on !BF54x
	hex "SDRRC"
	default 0x0

config MEM_SDGCTL
	depends on !BF54x
	hex "SDGCTL"
	default 0x0
endmenu

602 603 604 605 606
#
# Max & Min Speeds for various Chips
#
config MAX_VCO_HZ
	int
607 608 609 610
	default 400000000 if BF512
	default 400000000 if BF514
	default 400000000 if BF516
	default 400000000 if BF518
611 612
	default 400000000 if BF522
	default 600000000 if BF523
613
	default 400000000 if BF524
614
	default 600000000 if BF525
615
	default 400000000 if BF526
616 617 618 619 620 621 622
	default 600000000 if BF527
	default 400000000 if BF531
	default 400000000 if BF532
	default 750000000 if BF533
	default 500000000 if BF534
	default 400000000 if BF536
	default 600000000 if BF537
623 624
	default 533333333 if BF538
	default 533333333 if BF539
625
	default 600000000 if BF542
626
	default 533333333 if BF544
627 628
	default 600000000 if BF547
	default 600000000 if BF548
629
	default 533333333 if BF549
630
	default 600000000 if BF561
631
	default 800000000 if BF609
632 633 634 635 636 637 638

config MIN_VCO_HZ
	int
	default 50000000

config MAX_SCLK_HZ
	int
639
	default 200000000 if BF609
640
	default 133333333
641 642 643 644 645 646 647 648 649

config MIN_SCLK_HZ
	int
	default 27000000

comment "Kernel Timer/Scheduler"

source kernel/Kconfig.hz

650
config SET_GENERIC_CLOCKEVENTS
651 652
	bool "Generic clock events"
	default y
653
	select GENERIC_CLOCKEVENTS
654

655
menu "Clock event device"
656 657
	depends on GENERIC_CLOCKEVENTS
config TICKSOURCE_GPTMR0
658 659
	bool "GPTimer0"
	depends on !SMP
660 661 662
	select BFIN_GPTIMERS

config TICKSOURCE_CORETMR
663 664 665
	bool "Core timer"
	default y
endmenu
666

667
menu "Clock souce"
668
	depends on GENERIC_CLOCKEVENTS
669 670 671
config CYCLES_CLOCKSOURCE
	bool "CYCLES"
	default y
672
	depends on !BFIN_SCRATCH_REG_CYCLES
673
	depends on !SMP
674 675 676 677 678 679 680
	help
	  If you say Y here, you will enable support for using the 'cycles'
	  registers as a clock source.  Doing so means you will be unable to
	  safely write to the 'cycles' register during runtime.  You will
	  still be able to read it (such as for performance monitoring), but
	  writing the registers will most likely crash the kernel.

681
config GPTMR0_CLOCKSOURCE
682
	bool "GPTimer0"
683
	select BFIN_GPTIMERS
684
	depends on !TICKSOURCE_GPTMR0
685
endmenu
686

687
comment "Misc"
688

689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734
choice
	prompt "Blackfin Exception Scratch Register"
	default BFIN_SCRATCH_REG_RETN
	help
	  Select the resource to reserve for the Exception handler:
	    - RETN: Non-Maskable Interrupt (NMI)
	    - RETE: Exception Return (JTAG/ICE)
	    - CYCLES: Performance counter

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETN
	bool "RETN"
	help
	  Use the RETN register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use NMI on the Blackfin while running Linux, but
	  you can debug the system with a JTAG ICE and use the
	  CYCLES performance registers.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETE
	bool "RETE"
	help
	  Use the RETE register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use a JTAG ICE while debugging a Blackfin board,
	  but you can safely use the CYCLES performance registers
	  and the NMI.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_CYCLES
	bool "CYCLES"
	help
	  Use the CYCLES register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use the CYCLES performance registers on a Blackfin
	  board at anytime, but you can debug the system with a JTAG
	  ICE and use the NMI.

	  If you are unsure, please select "RETN".

endchoice

B
Bryan Wu 已提交
735 736 737 738 739 740 741 742 743 744
endmenu


menu "Blackfin Kernel Optimizations"

comment "Memory Optimizations"

config I_ENTRY_L1
	bool "Locate interrupt entry code in L1 Memory"
	default y
745
	depends on !SMP
B
Bryan Wu 已提交
746
	help
M
Matt LaPlante 已提交
747 748
	  If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
749 750

config EXCPT_IRQ_SYSC_L1
M
Matt LaPlante 已提交
751
	bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
B
Bryan Wu 已提交
752
	default y
753
	depends on !SMP
B
Bryan Wu 已提交
754
	help
M
Matt LaPlante 已提交
755
	  If enabled, the entire ASM lowlevel exception and interrupt entry code
756
	  (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
M
Matt LaPlante 已提交
757
	  (less latency)
B
Bryan Wu 已提交
758 759 760 761

config DO_IRQ_L1
	bool "Locate frequently called do_irq dispatcher function in L1 Memory"
	default y
762
	depends on !SMP
B
Bryan Wu 已提交
763
	help
M
Matt LaPlante 已提交
764 765
	  If enabled, the frequently called do_irq dispatcher function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
766 767 768 769

config CORE_TIMER_IRQ_L1
	bool "Locate frequently called timer_interrupt() function in L1 Memory"
	default y
770
	depends on !SMP
B
Bryan Wu 已提交
771
	help
M
Matt LaPlante 已提交
772 773
	  If enabled, the frequently called timer_interrupt() function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
774 775 776 777

config IDLE_L1
	bool "Locate frequently idle function in L1 Memory"
	default y
778
	depends on !SMP
B
Bryan Wu 已提交
779
	help
M
Matt LaPlante 已提交
780 781
	  If enabled, the frequently called idle function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
782 783 784 785

config SCHEDULE_L1
	bool "Locate kernel schedule function in L1 Memory"
	default y
786
	depends on !SMP
B
Bryan Wu 已提交
787
	help
M
Matt LaPlante 已提交
788 789
	  If enabled, the frequently called kernel schedule is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
790 791 792 793

config ARITHMETIC_OPS_L1
	bool "Locate kernel owned arithmetic functions in L1 Memory"
	default y
794
	depends on !SMP
B
Bryan Wu 已提交
795
	help
M
Matt LaPlante 已提交
796 797
	  If enabled, arithmetic functions are linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
798 799 800 801

config ACCESS_OK_L1
	bool "Locate access_ok function in L1 Memory"
	default y
802
	depends on !SMP
B
Bryan Wu 已提交
803
	help
M
Matt LaPlante 已提交
804 805
	  If enabled, the access_ok function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
806 807 808 809

config MEMSET_L1
	bool "Locate memset function in L1 Memory"
	default y
810
	depends on !SMP
B
Bryan Wu 已提交
811
	help
M
Matt LaPlante 已提交
812 813
	  If enabled, the memset function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
814 815 816 817

config MEMCPY_L1
	bool "Locate memcpy function in L1 Memory"
	default y
818
	depends on !SMP
B
Bryan Wu 已提交
819
	help
M
Matt LaPlante 已提交
820 821
	  If enabled, the memcpy function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
822

823 824 825
config STRCMP_L1
	bool "locate strcmp function in L1 Memory"
	default y
826
	depends on !SMP
827 828 829 830 831 832 833
	help
	  If enabled, the strcmp function is linked
	  into L1 instruction memory (less latency).

config STRNCMP_L1
	bool "locate strncmp function in L1 Memory"
	default y
834
	depends on !SMP
835 836 837 838 839 840 841
	help
	  If enabled, the strncmp function is linked
	  into L1 instruction memory (less latency).

config STRCPY_L1
	bool "locate strcpy function in L1 Memory"
	default y
842
	depends on !SMP
843 844 845 846 847 848 849
	help
	  If enabled, the strcpy function is linked
	  into L1 instruction memory (less latency).

config STRNCPY_L1
	bool "locate strncpy function in L1 Memory"
	default y
850
	depends on !SMP
851 852 853 854
	help
	  If enabled, the strncpy function is linked
	  into L1 instruction memory (less latency).

B
Bryan Wu 已提交
855 856 857
config SYS_BFIN_SPINLOCK_L1
	bool "Locate sys_bfin_spinlock function in L1 Memory"
	default y
858
	depends on !SMP
B
Bryan Wu 已提交
859
	help
M
Matt LaPlante 已提交
860 861
	  If enabled, sys_bfin_spinlock function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
862 863 864 865

config IP_CHECKSUM_L1
	bool "Locate IP Checksum function in L1 Memory"
	default n
866
	depends on !SMP
B
Bryan Wu 已提交
867
	help
M
Matt LaPlante 已提交
868 869
	  If enabled, the IP Checksum function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
870 871 872

config CACHELINE_ALIGNED_L1
	bool "Locate cacheline_aligned data to L1 Data Memory"
873 874
	default y if !BF54x
	default n if BF54x
875
	depends on !SMP && !BF531 && !CRC32
B
Bryan Wu 已提交
876
	help
877
	  If enabled, cacheline_aligned data is linked
M
Matt LaPlante 已提交
878
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
879 880 881 882

config SYSCALL_TAB_L1
	bool "Locate Syscall Table L1 Data Memory"
	default n
883
	depends on !SMP && !BF531
B
Bryan Wu 已提交
884
	help
M
Matt LaPlante 已提交
885 886
	  If enabled, the Syscall LUT is linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
887 888 889 890

config CPLB_SWITCH_TAB_L1
	bool "Locate CPLB Switch Tables L1 Data Memory"
	default n
891
	depends on !SMP && !BF531
B
Bryan Wu 已提交
892
	help
M
Matt LaPlante 已提交
893 894
	  If enabled, the CPLB Switch Tables are linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
895

896 897
config ICACHE_FLUSH_L1
	bool "Locate icache flush funcs in L1 Inst Memory"
898 899
	default y
	help
900
	  If enabled, the Blackfin icache flushing functions are linked
901 902 903 904 905 906 907
	  into L1 instruction memory.

	  Note that this might be required to address anomalies, but
	  these functions are pretty small, so it shouldn't be too bad.
	  If you are using a processor affected by an anomaly, the build
	  system will double check for you and prevent it.

908 909 910 911 912 913 914 915
config DCACHE_FLUSH_L1
	bool "Locate dcache flush funcs in L1 Inst Memory"
	default y
	depends on !SMP
	help
	  If enabled, the Blackfin dcache flushing functions are linked
	  into L1 instruction memory.

916 917 918
config APP_STACK_L1
	bool "Support locating application stack in L1 Scratch Memory"
	default y
919
	depends on !SMP
920 921 922 923 924 925
	help
	  If enabled the application stack can be located in L1
	  scratch memory (less latency).

	  Currently only works with FLAT binaries.

926 927 928
config EXCEPTION_L1_SCRATCH
	bool "Locate exception stack in L1 Scratch Memory"
	default n
929
	depends on !SMP && !APP_STACK_L1
930 931 932 933 934 935 936
	help
	  Whenever an exception occurs, use the L1 Scratch memory for
	  stack storage.  You cannot place the stacks of FLAT binaries
	  in L1 when using this option.

	  If you don't use L1 Scratch, then you should say Y here.

937 938 939 940
comment "Speed Optimizations"
config BFIN_INS_LOWOVERHEAD
	bool "ins[bwl] low overhead, higher interrupt latency"
	default y
941
	depends on !SMP
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
	help
	  Reads on the Blackfin are speculative. In Blackfin terms, this means
	  they can be interrupted at any time (even after they have been issued
	  on to the external bus), and re-issued after the interrupt occurs.
	  For memory - this is not a big deal, since memory does not change if
	  it sees a read.

	  If a FIFO is sitting on the end of the read, it will see two reads,
	  when the core only sees one since the FIFO receives both the read
	  which is cancelled (and not delivered to the core) and the one which
	  is re-issued (which is delivered to the core).

	  To solve this, interrupts are turned off before reads occur to
	  I/O space. This option controls which the overhead/latency of
	  controlling interrupts during this time
	   "n" turns interrupts off every read
		(higher overhead, but lower interrupt latency)
	   "y" turns interrupts off every loop
		(low overhead, but longer interrupt latency)

	  default behavior is to leave this set to on (type "Y"). If you are experiencing
	  interrupt latency issues, it is safe and OK to turn this off.

B
Bryan Wu 已提交
965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
endmenu

choice
	prompt "Kernel executes from"
	help
	  Choose the memory type that the kernel will be running in.

config RAMKERNEL
	bool "RAM"
	help
	  The kernel will be resident in RAM when running.

config ROMKERNEL
	bool "ROM"
	help
	  The kernel will be resident in FLASH/ROM when running.

endchoice

984 985 986 987 988 989
# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
config XIP_KERNEL
	bool
	default y
	depends on ROMKERNEL

B
Bryan Wu 已提交
990 991
source "mm/Kconfig"

992 993 994 995 996 997 998 999
config BFIN_GPTIMERS
	tristate "Enable Blackfin General Purpose Timers API"
	default n
	help
	  Enable support for the General Purpose Timers API.  If you
	  are unsure, say N.

	  To compile this driver as a module, choose M here: the module
1000
	  will be called gptimers.
1001

B
Bryan Wu 已提交
1002
choice
1003
	prompt "Uncached DMA region"
B
Bryan Wu 已提交
1004
	default DMA_UNCACHED_1M
1005 1006 1007 1008 1009 1010
config DMA_UNCACHED_32M
	bool "Enable 32M DMA region"
config DMA_UNCACHED_16M
	bool "Enable 16M DMA region"
config DMA_UNCACHED_8M
	bool "Enable 8M DMA region"
1011 1012
config DMA_UNCACHED_4M
	bool "Enable 4M DMA region"
B
Bryan Wu 已提交
1013 1014 1015 1016
config DMA_UNCACHED_2M
	bool "Enable 2M DMA region"
config DMA_UNCACHED_1M
	bool "Enable 1M DMA region"
1017 1018 1019 1020 1021 1022
config DMA_UNCACHED_512K
	bool "Enable 512K DMA region"
config DMA_UNCACHED_256K
	bool "Enable 256K DMA region"
config DMA_UNCACHED_128K
	bool "Enable 128K DMA region"
B
Bryan Wu 已提交
1023 1024 1025 1026 1027 1028
config DMA_UNCACHED_NONE
	bool "Disable DMA region"
endchoice


comment "Cache Support"
1029

1030
config BFIN_ICACHE
B
Bryan Wu 已提交
1031
	bool "Enable ICACHE"
1032 1033 1034 1035 1036 1037 1038 1039
	default y
config BFIN_EXTMEM_ICACHEABLE
	bool "Enable ICACHE for external memory"
	depends on BFIN_ICACHE
	default y
config BFIN_L2_ICACHEABLE
	bool "Enable ICACHE for L2 SRAM"
	depends on BFIN_ICACHE
1040
	depends on (BF54x || BF561 || BF60x) && !SMP
1041 1042
	default n

1043
config BFIN_DCACHE
B
Bryan Wu 已提交
1044
	bool "Enable DCACHE"
1045
	default y
1046
config BFIN_DCACHE_BANKA
B
Bryan Wu 已提交
1047
	bool "Enable only 16k BankA DCACHE - BankB is SRAM"
1048
	depends on BFIN_DCACHE && !BF531
B
Bryan Wu 已提交
1049
	default n
1050 1051
config BFIN_EXTMEM_DCACHEABLE
	bool "Enable DCACHE for external memory"
1052
	depends on BFIN_DCACHE
1053 1054 1055 1056 1057 1058 1059
	default y
choice
	prompt "External memory DCACHE policy"
	depends on BFIN_EXTMEM_DCACHEABLE
	default BFIN_EXTMEM_WRITEBACK if !SMP
	default BFIN_EXTMEM_WRITETHROUGH if SMP
config BFIN_EXTMEM_WRITEBACK
B
Bryan Wu 已提交
1060
	bool "Write back"
1061
	depends on !SMP
B
Bryan Wu 已提交
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

1077
config BFIN_EXTMEM_WRITETHROUGH
B
Bryan Wu 已提交
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	bool "Write through"
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

endchoice

1096 1097 1098
config BFIN_L2_DCACHEABLE
	bool "Enable DCACHE for L2 SRAM"
	depends on BFIN_DCACHE
1099
	depends on (BF54x || BF561 || BF60x) && !SMP
1100
	default n
1101
choice
1102 1103 1104 1105
	prompt "L2 SRAM DCACHE policy"
	depends on BFIN_L2_DCACHEABLE
	default BFIN_L2_WRITEBACK
config BFIN_L2_WRITEBACK
1106 1107
	bool "Write back"

1108
config BFIN_L2_WRITETHROUGH
1109 1110
	bool "Write through"
endchoice
1111

1112 1113

comment "Memory Protection Unit"
1114
config MPU
1115
	bool "Enable the memory protection unit"
1116 1117 1118 1119 1120 1121
	default n
	help
	  Use the processor's MPU to protect applications from accessing
	  memory they do not own.  This comes at a performance penalty
	  and is recommended only for debugging.

1122
comment "Asynchronous Memory Configuration"
B
Bryan Wu 已提交
1123

1124
menu "EBIU_AMGCTL Global Control"
1125
	depends on !BF60x
B
Bryan Wu 已提交
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
config C_AMCKEN
	bool "Enable CLKOUT"
	default y

config C_CDPRIO
	bool "DMA has priority over core for ext. accesses"
	default n

config C_B0PEN
	depends on BF561
	bool "Bank 0 16 bit packing enable"
	default y

config C_B1PEN
	depends on BF561
	bool "Bank 1 16 bit packing enable"
	default y

config C_B2PEN
	depends on BF561
	bool "Bank 2 16 bit packing enable"
	default y

config C_B3PEN
	depends on BF561
	bool "Bank 3 16 bit packing enable"
	default n

choice
1155
	prompt "Enable Asynchronous Memory Banks"
B
Bryan Wu 已提交
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
	default C_AMBEN_ALL

config C_AMBEN
	bool "Disable All Banks"

config C_AMBEN_B0
	bool "Enable Bank 0"

config C_AMBEN_B0_B1
	bool "Enable Bank 0 & 1"

config C_AMBEN_B0_B1_B2
	bool "Enable Bank 0 & 1 & 2"

config C_AMBEN_ALL
	bool "Enable All Banks"
endchoice
endmenu

menu "EBIU_AMBCTL Control"
1176
	depends on !BF60x
B
Bryan Wu 已提交
1177
config BANK_0
1178
	hex "Bank 0 (AMBCTL0.L)"
B
Bryan Wu 已提交
1179
	default 0x7BB0
1180 1181 1182
	help
	  These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 0 settings.
B
Bryan Wu 已提交
1183 1184

config BANK_1
1185
	hex "Bank 1 (AMBCTL0.H)"
B
Bryan Wu 已提交
1186
	default 0x7BB0
1187
	default 0x5558 if BF54x
1188 1189 1190
	help
	  These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 1 settings.
B
Bryan Wu 已提交
1191 1192

config BANK_2
1193
	hex "Bank 2 (AMBCTL1.L)"
B
Bryan Wu 已提交
1194
	default 0x7BB0
1195 1196 1197
	help
	  These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 2 settings.
B
Bryan Wu 已提交
1198 1199

config BANK_3
1200
	hex "Bank 3 (AMBCTL1.H)"
B
Bryan Wu 已提交
1201
	default 0x99B3
1202 1203 1204 1205
	help
	  These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 3 settings.

B
Bryan Wu 已提交
1206 1207
endmenu

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
config EBIU_MBSCTLVAL
	hex "EBIU Bank Select Control Register"
	depends on BF54x
	default 0

config EBIU_MODEVAL
	hex "Flash Memory Mode Control Register"
	depends on BF54x
	default 1

config EBIU_FCTLVAL
	hex "Flash Memory Bank Control Register"
	depends on BF54x
	default 6
B
Bryan Wu 已提交
1222 1223 1224 1225 1226 1227 1228
endmenu

#############################################################################
menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"

config PCI
	bool "PCI support"
1229
	depends on BROKEN
B
Bryan Wu 已提交
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
	help
	  Support for PCI bus.

source "drivers/pci/Kconfig"

source "drivers/pcmcia/Kconfig"

source "drivers/pci/hotplug/Kconfig"

endmenu

menu "Executable file formats"

source "fs/Kconfig.binfmt"

endmenu

menu "Power management options"
1248

B
Bryan Wu 已提交
1249 1250
source "kernel/power/Kconfig"

J
Johannes Berg 已提交
1251 1252 1253
config ARCH_SUSPEND_POSSIBLE
	def_bool y

B
Bryan Wu 已提交
1254
choice
1255
	prompt "Standby Power Saving Mode"
1256
	depends on PM && !BF60x
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
	default PM_BFIN_SLEEP_DEEPER
config  PM_BFIN_SLEEP_DEEPER
	bool "Sleep Deeper"
	help
	  Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
	  power dissipation by disabling the clock to the processor core (CCLK).
	  Furthermore, Standby sets the internal power supply voltage (VDDINT)
	  to 0.85 V to provide the greatest power savings, while preserving the
	  processor state.
	  The PLL and system clock (SCLK) continue to operate at a very low
	  frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
	  the SDRAM is put into Self Refresh Mode. Typically an external event
	  such as GPIO interrupt or RTC activity wakes up the processor.
	  Various Peripherals such as UART, SPORT, PPI may not function as
	  normal during Sleep Deeper, due to the reduced SCLK frequency.
	  When in the sleep mode, system DMA access to L1 memory is not supported.

1274 1275
	  If unsure, select "Sleep Deeper".

1276 1277 1278 1279 1280 1281 1282
config  PM_BFIN_SLEEP
	bool "Sleep"
	help
	  Sleep Mode (High Power Savings) - The sleep mode reduces power
	  dissipation by disabling the clock to the processor core (CCLK).
	  The PLL and system clock (SCLK), however, continue to operate in
	  this mode. Typically an external event or RTC activity will wake
1283 1284 1285 1286
	  up the processor. When in the sleep mode, system DMA access to L1
	  memory is not supported.

	  If unsure, select "Sleep Deeper".
1287
endchoice
B
Bryan Wu 已提交
1288

1289 1290 1291 1292 1293
comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
	depends on PM

config PM_BFIN_WAKE_PH6
	bool "Allow Wake-Up from on-chip PHY or PH6 GP"
1294
	depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	default n
	help
	  Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)

config PM_BFIN_WAKE_GP
	bool "Allow Wake-Up from GPIOs"
	depends on PM && BF54x
	default n
	help
	  Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
1305 1306 1307
	  (all processors, except ADSP-BF549). This option sets
	  the general-purpose wake-up enable (GPWE) control bit to enable
	  wake-up upon detection of an active low signal on the /GPW (PH7) pin.
M
Masanari Iida 已提交
1308
	  On ADSP-BF549 this option enables the same functionality on the
1309 1310
	  /MRXON pin also PH7.

1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
config PM_BFIN_WAKE_PA15
	bool "Allow Wake-Up from PA15"
	depends on PM && BF60x
	default n
	help
	  Enable PA15 Wake-Up

config PM_BFIN_WAKE_PA15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PA15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PB15
	bool "Allow Wake-Up from PB15"
	depends on PM && BF60x
	default n
	help
	  Enable PB15 Wake-Up

config PM_BFIN_WAKE_PB15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PB15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PC15
	bool "Allow Wake-Up from PC15"
	depends on PM && BF60x
	default n
	help
	  Enable PC15 Wake-Up

config PM_BFIN_WAKE_PC15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PC15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PD06
	bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
	depends on PM && BF60x
	default n
	help
	  Enable PD06(ETH0_PHYINT) Wake-up

config PM_BFIN_WAKE_PD06_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PD06
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PE12
	bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
	depends on PM && BF60x
	default n
	help
	  Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up

config PM_BFIN_WAKE_PE12_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PE12
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PG04
	bool "Allow Wake-Up from PG04(CAN0_RX)"
	depends on PM && BF60x
	default n
	help
	  Enable PG04(CAN0_RX) Wake-up

config PM_BFIN_WAKE_PG04_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PG04
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PG13
	bool "Allow Wake-Up from PG13"
	depends on PM && BF60x
	default n
	help
	  Enable PG13 Wake-Up

config PM_BFIN_WAKE_PG13_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PG13
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_USB
	bool "Allow Wake-Up from (USB)"
	depends on PM && BF60x
	default n
	help
	  Enable (USB) Wake-up

config PM_BFIN_WAKE_USB_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_USB
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

B
Bryan Wu 已提交
1423 1424 1425 1426 1427 1428
endmenu

menu "CPU Frequency scaling"

source "drivers/cpufreq/Kconfig"

1429 1430 1431 1432 1433 1434
config BFIN_CPU_FREQ
	bool
	depends on CPU_FREQ
	select CPU_FREQ_TABLE
	default y

1435 1436 1437 1438 1439 1440 1441
config CPU_VOLTAGE
	bool "CPU Voltage scaling"
	depends on CPU_FREQ
	default n
	help
	  Say Y here if you want CPU voltage scaling according to the CPU frequency.
	  This option violates the PLL BYPASS recommendation in the Blackfin Processor
1442
	  manuals. There is a theoretical risk that during VDDINT transitions
1443 1444
	  the PLL may unlock.

B
Bryan Wu 已提交
1445 1446 1447 1448 1449 1450
endmenu

source "net/Kconfig"

source "drivers/Kconfig"

1451 1452
source "drivers/firmware/Kconfig"

B
Bryan Wu 已提交
1453 1454
source "fs/Kconfig"

1455
source "arch/blackfin/Kconfig.debug"
B
Bryan Wu 已提交
1456 1457 1458 1459 1460 1461

source "security/Kconfig"

source "crypto/Kconfig"

source "lib/Kconfig"