msi.c 34.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8
/*
 * File:	msi.c
 * Purpose:	PCI Message Signaled Interrupt (MSI)
 *
 * Copyright (C) 2003-2004 Intel
 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
 */

9
#include <linux/err.h>
L
Linus Torvalds 已提交
10 11 12
#include <linux/mm.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
13
#include <linux/export.h>
L
Linus Torvalds 已提交
14 15 16
#include <linux/ioport.h>
#include <linux/pci.h>
#include <linux/proc_fs.h>
17
#include <linux/msi.h>
D
Dan Williams 已提交
18
#include <linux/smp.h>
H
Hidetoshi Seto 已提交
19 20
#include <linux/errno.h>
#include <linux/io.h>
21
#include <linux/slab.h>
22
#include <linux/irqdomain.h>
L
Linus Torvalds 已提交
23 24 25 26

#include "pci.h"

static int pci_msi_enable = 1;
27
int pci_msi_ignore_mask;
L
Linus Torvalds 已提交
28

29 30
#define msix_table_size(flags)	((flags & PCI_MSIX_FLAGS_QSIZE) + 1)

31 32 33 34 35 36 37 38 39
#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
static struct irq_domain *pci_msi_default_domain;
static DEFINE_MUTEX(pci_msi_domain_lock);

struct irq_domain * __weak arch_get_pci_msi_domain(struct pci_dev *dev)
{
	return pci_msi_default_domain;
}

40 41 42 43 44 45 46 47 48 49 50 51
static struct irq_domain *pci_msi_get_domain(struct pci_dev *dev)
{
	struct irq_domain *domain = NULL;

	if (dev->bus->msi)
		domain = dev->bus->msi->domain;
	if (!domain)
		domain = arch_get_pci_msi_domain(dev);

	return domain;
}

52 53 54 55
static int pci_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
{
	struct irq_domain *domain;

56
	domain = pci_msi_get_domain(dev);
57 58 59 60 61 62 63 64 65 66
	if (domain)
		return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);

	return arch_setup_msi_irqs(dev, nvec, type);
}

static void pci_msi_teardown_msi_irqs(struct pci_dev *dev)
{
	struct irq_domain *domain;

67
	domain = pci_msi_get_domain(dev);
68 69 70 71 72 73 74 75 76
	if (domain)
		pci_msi_domain_free_irqs(domain, dev);
	else
		arch_teardown_msi_irqs(dev);
}
#else
#define pci_msi_setup_msi_irqs		arch_setup_msi_irqs
#define pci_msi_teardown_msi_irqs	arch_teardown_msi_irqs
#endif
77

78 79
/* Arch hooks */

80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
struct msi_controller * __weak pcibios_msi_controller(struct pci_dev *dev)
{
	return NULL;
}

static struct msi_controller *pci_msi_controller(struct pci_dev *dev)
{
	struct msi_controller *msi_ctrl = dev->bus->msi;

	if (msi_ctrl)
		return msi_ctrl;

	return pcibios_msi_controller(dev);
}

95 96
int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
{
97
	struct msi_controller *chip = pci_msi_controller(dev);
98 99 100 101 102 103 104 105 106 107 108 109
	int err;

	if (!chip || !chip->setup_irq)
		return -EINVAL;

	err = chip->setup_irq(chip, dev, desc);
	if (err < 0)
		return err;

	irq_set_chip_data(desc->irq, chip);

	return 0;
110 111 112
}

void __weak arch_teardown_msi_irq(unsigned int irq)
113
{
114
	struct msi_controller *chip = irq_get_chip_data(irq);
115 116 117 118 119

	if (!chip || !chip->teardown_irq)
		return;

	chip->teardown_irq(chip, irq);
120 121
}

122
int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
123 124 125 126
{
	struct msi_desc *entry;
	int ret;

127 128 129 130 131 132 133
	/*
	 * If an architecture wants to support multiple MSI, it needs to
	 * override arch_setup_msi_irqs()
	 */
	if (type == PCI_CAP_ID_MSI && nvec > 1)
		return 1;

134 135
	list_for_each_entry(entry, &dev->msi_list, list) {
		ret = arch_setup_msi_irq(dev, entry);
136
		if (ret < 0)
137
			return ret;
138 139
		if (ret > 0)
			return -ENOSPC;
140 141 142 143
	}

	return 0;
}
144

145 146 147 148
/*
 * We have a default implementation available as a separate non-weak
 * function, as it is used by the Xen x86 PCI code
 */
149
void default_teardown_msi_irqs(struct pci_dev *dev)
150
{
151
	int i;
152 153
	struct msi_desc *entry;

154 155 156 157
	list_for_each_entry(entry, &dev->msi_list, list)
		if (entry->irq)
			for (i = 0; i < entry->nvec_used; i++)
				arch_teardown_msi_irq(entry->irq + i);
158 159
}

160 161 162 163
void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
{
	return default_teardown_msi_irqs(dev);
}
164

165
static void default_restore_msi_irq(struct pci_dev *dev, int irq)
166 167 168 169 170 171 172 173 174 175 176 177 178 179
{
	struct msi_desc *entry;

	entry = NULL;
	if (dev->msix_enabled) {
		list_for_each_entry(entry, &dev->msi_list, list) {
			if (irq == entry->irq)
				break;
		}
	} else if (dev->msi_enabled)  {
		entry = irq_get_msi_desc(irq);
	}

	if (entry)
180
		__pci_write_msi_msg(entry, &entry->msg);
181
}
182

183
void __weak arch_restore_msi_irqs(struct pci_dev *dev)
184
{
185
	return default_restore_msi_irqs(dev);
186
}
187

188 189
static inline __attribute_const__ u32 msi_mask(unsigned x)
{
190 191 192 193
	/* Don't shift by >= width of type */
	if (x >= 5)
		return 0xffffffff;
	return (1 << (1 << x)) - 1;
194 195
}

196 197 198 199 200 201
/*
 * PCI 2.3 does not specify mask bits for each MSI interrupt.  Attempting to
 * mask all MSI interrupts by clearing the MSI enable bit does not work
 * reliably as devices without an INTx disable bit will then generate a
 * level IRQ which will never be cleared.
 */
202
u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
L
Linus Torvalds 已提交
203
{
204
	u32 mask_bits = desc->masked;
L
Linus Torvalds 已提交
205

206
	if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
207
		return 0;
208 209 210 211

	mask_bits &= ~mask;
	mask_bits |= flag;
	pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
212 213 214 215 216 217

	return mask_bits;
}

static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
{
218
	desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
219 220 221 222 223 224 225 226 227
}

/*
 * This internal function does not flush PCI writes to the device.
 * All users must ensure that they read from the device before either
 * assuming that the device state is up to date, or returning out of this
 * file.  This saves a few milliseconds when initialising devices with lots
 * of MSI-X interrupts.
 */
228
u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
229 230 231
{
	u32 mask_bits = desc->masked;
	unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
232
						PCI_MSIX_ENTRY_VECTOR_CTRL;
233 234 235 236

	if (pci_msi_ignore_mask)
		return 0;

237 238 239
	mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
	if (flag)
		mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
240
	writel(mask_bits, desc->mask_base + offset);
241 242 243 244 245 246

	return mask_bits;
}

static void msix_mask_irq(struct msi_desc *desc, u32 flag)
{
247
	desc->masked = __pci_msix_desc_mask_irq(desc, flag);
248
}
249

250
static void msi_set_mask_bit(struct irq_data *data, u32 flag)
251
{
252
	struct msi_desc *desc = irq_data_get_msi_desc(data);
253

254 255 256 257
	if (desc->msi_attrib.is_msix) {
		msix_mask_irq(desc, flag);
		readl(desc->mask_base);		/* Flush write to device */
	} else {
258
		unsigned offset = data->irq - desc->irq;
259
		msi_mask_irq(desc, 1 << offset, flag << offset);
L
Linus Torvalds 已提交
260
	}
261 262
}

263 264 265 266 267
/**
 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
 * @data:	pointer to irqdata associated to that interrupt
 */
void pci_msi_mask_irq(struct irq_data *data)
268
{
269
	msi_set_mask_bit(data, 1);
270 271
}

272 273 274 275 276
/**
 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
 * @data:	pointer to irqdata associated to that interrupt
 */
void pci_msi_unmask_irq(struct irq_data *data)
277
{
278
	msi_set_mask_bit(data, 0);
L
Linus Torvalds 已提交
279 280
}

281 282 283 284
void default_restore_msi_irqs(struct pci_dev *dev)
{
	struct msi_desc *entry;

285
	list_for_each_entry(entry, &dev->msi_list, list)
286 287 288
		default_restore_msi_irq(dev, entry->irq);
}

289
void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
L
Linus Torvalds 已提交
290
{
291 292 293 294 295 296 297 298 299 300 301
	BUG_ON(entry->dev->current_state != PCI_D0);

	if (entry->msi_attrib.is_msix) {
		void __iomem *base = entry->mask_base +
			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;

		msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
		msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
		msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
	} else {
		struct pci_dev *dev = entry->dev;
302
		int pos = dev->msi_cap;
303 304
		u16 data;

305 306
		pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
				      &msg->address_lo);
307
		if (entry->msi_attrib.is_64) {
308 309
			pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
					      &msg->address_hi);
B
Bjorn Helgaas 已提交
310
			pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
311 312
		} else {
			msg->address_hi = 0;
B
Bjorn Helgaas 已提交
313
			pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
314 315 316 317 318
		}
		msg->data = data;
	}
}

319
void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
Y
Yinghai Lu 已提交
320
{
321 322 323
	if (entry->dev->current_state != PCI_D0) {
		/* Don't touch the hardware now */
	} else if (entry->msi_attrib.is_msix) {
324 325 326 327
		void __iomem *base;
		base = entry->mask_base +
			entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;

328 329 330
		writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
		writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
		writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
331
	} else {
332
		struct pci_dev *dev = entry->dev;
333
		int pos = dev->msi_cap;
334 335
		u16 msgctl;

336
		pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
337 338
		msgctl &= ~PCI_MSI_FLAGS_QSIZE;
		msgctl |= entry->msi_attrib.multiple << 4;
339
		pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
340

341 342
		pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
				       msg->address_lo);
343
		if (entry->msi_attrib.is_64) {
344 345
			pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
					       msg->address_hi);
B
Bjorn Helgaas 已提交
346 347
			pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
					      msg->data);
348
		} else {
B
Bjorn Helgaas 已提交
349 350
			pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
					      msg->data);
351
		}
L
Linus Torvalds 已提交
352
	}
353
	entry->msg = *msg;
L
Linus Torvalds 已提交
354
}
355

356
void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
Y
Yinghai Lu 已提交
357
{
358
	struct msi_desc *entry = irq_get_msi_desc(irq);
Y
Yinghai Lu 已提交
359

360
	__pci_write_msi_msg(entry, msg);
Y
Yinghai Lu 已提交
361
}
362
EXPORT_SYMBOL_GPL(pci_write_msi_msg);
Y
Yinghai Lu 已提交
363

364 365 366
static void free_msi_irqs(struct pci_dev *dev)
{
	struct msi_desc *entry, *tmp;
367 368
	struct attribute **msi_attrs;
	struct device_attribute *dev_attr;
369
	int i, count = 0;
370

371 372 373 374
	list_for_each_entry(entry, &dev->msi_list, list)
		if (entry->irq)
			for (i = 0; i < entry->nvec_used; i++)
				BUG_ON(irq_has_action(entry->irq + i));
375

376
	pci_msi_teardown_msi_irqs(dev);
377 378 379 380 381 382

	list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
		if (entry->msi_attrib.is_msix) {
			if (list_is_last(&entry->list, &dev->msi_list))
				iounmap(entry->mask_base);
		}
383

384 385 386
		list_del(&entry->list);
		kfree(entry);
	}
387 388 389 390

	if (dev->msi_irq_groups) {
		sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
		msi_attrs = dev->msi_irq_groups[0]->attrs;
391
		while (msi_attrs[count]) {
392 393 394 395 396 397 398 399 400 401 402
			dev_attr = container_of(msi_attrs[count],
						struct device_attribute, attr);
			kfree(dev_attr->attr.name);
			kfree(dev_attr);
			++count;
		}
		kfree(msi_attrs);
		kfree(dev->msi_irq_groups[0]);
		kfree(dev->msi_irq_groups);
		dev->msi_irq_groups = NULL;
	}
403
}
S
Satoru Takeuchi 已提交
404

405
static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
L
Linus Torvalds 已提交
406
{
407 408
	struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
	if (!desc)
L
Linus Torvalds 已提交
409 410
		return NULL;

411 412
	INIT_LIST_HEAD(&desc->list);
	desc->dev = dev;
L
Linus Torvalds 已提交
413

414
	return desc;
L
Linus Torvalds 已提交
415 416
}

417 418 419 420 421 422
static void pci_intx_for_msi(struct pci_dev *dev, int enable)
{
	if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
		pci_intx(dev, enable);
}

423
static void __pci_restore_msi_state(struct pci_dev *dev)
424 425
{
	u16 control;
426
	struct msi_desc *entry;
427

428 429 430
	if (!dev->msi_enabled)
		return;

431
	entry = irq_get_msi_desc(dev->irq);
432

433
	pci_intx_for_msi(dev, 0);
434
	pci_msi_set_enable(dev, 0);
435
	arch_restore_msi_irqs(dev);
436

437
	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
438 439
	msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
		     entry->masked);
440
	control &= ~PCI_MSI_FLAGS_QSIZE;
441
	control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
442
	pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
443 444 445
}

static void __pci_restore_msix_state(struct pci_dev *dev)
446 447 448
{
	struct msi_desc *entry;

E
Eric W. Biederman 已提交
449 450
	if (!dev->msix_enabled)
		return;
451
	BUG_ON(list_empty(&dev->msi_list));
E
Eric W. Biederman 已提交
452

453
	/* route the table */
454
	pci_intx_for_msi(dev, 0);
455
	pci_msix_clear_and_set_ctrl(dev, 0,
456
				PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
457

458
	arch_restore_msi_irqs(dev);
459
	list_for_each_entry(entry, &dev->msi_list, list)
460
		msix_mask_irq(entry, entry->masked);
461

462
	pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
463
}
464 465 466 467 468 469

void pci_restore_msi_state(struct pci_dev *dev)
{
	__pci_restore_msi_state(dev);
	__pci_restore_msix_state(dev);
}
470
EXPORT_SYMBOL_GPL(pci_restore_msi_state);
471

472
static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
473 474
			     char *buf)
{
475 476 477
	struct msi_desc *entry;
	unsigned long irq;
	int retval;
478

479 480 481
	retval = kstrtoul(attr->attr.name, 10, &irq);
	if (retval)
		return retval;
482

483 484 485 486 487
	entry = irq_get_msi_desc(irq);
	if (entry)
		return sprintf(buf, "%s\n",
				entry->msi_attrib.is_msix ? "msix" : "msi");

488
	return -ENODEV;
489 490 491 492
}

static int populate_msi_sysfs(struct pci_dev *pdev)
{
493 494 495 496 497
	struct attribute **msi_attrs;
	struct attribute *msi_attr;
	struct device_attribute *msi_dev_attr;
	struct attribute_group *msi_irq_group;
	const struct attribute_group **msi_irq_groups;
498
	struct msi_desc *entry;
499 500
	int ret = -ENOMEM;
	int num_msi = 0;
501 502
	int count = 0;

503
	/* Determine how many msi entries we have */
504
	list_for_each_entry(entry, &pdev->msi_list, list)
505 506 507
		++num_msi;
	if (!num_msi)
		return 0;
508

509 510 511 512
	/* Dynamically create the MSI attributes for the PCI device */
	msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
	if (!msi_attrs)
		return -ENOMEM;
513
	list_for_each_entry(entry, &pdev->msi_list, list) {
514
		msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
515
		if (!msi_dev_attr)
516
			goto error_attrs;
517
		msi_attrs[count] = &msi_dev_attr->attr;
518

519
		sysfs_attr_init(&msi_dev_attr->attr);
520 521 522 523
		msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
						    entry->irq);
		if (!msi_dev_attr->attr.name)
			goto error_attrs;
524 525 526
		msi_dev_attr->attr.mode = S_IRUGO;
		msi_dev_attr->show = msi_mode_show;
		++count;
527 528
	}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
	msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
	if (!msi_irq_group)
		goto error_attrs;
	msi_irq_group->name = "msi_irqs";
	msi_irq_group->attrs = msi_attrs;

	msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
	if (!msi_irq_groups)
		goto error_irq_group;
	msi_irq_groups[0] = msi_irq_group;

	ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
	if (ret)
		goto error_irq_groups;
	pdev->msi_irq_groups = msi_irq_groups;

545 546
	return 0;

547 548 549 550 551 552 553 554 555 556 557 558 559
error_irq_groups:
	kfree(msi_irq_groups);
error_irq_group:
	kfree(msi_irq_group);
error_attrs:
	count = 0;
	msi_attr = msi_attrs[count];
	while (msi_attr) {
		msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
		kfree(msi_attr->name);
		kfree(msi_dev_attr);
		++count;
		msi_attr = msi_attrs[count];
560
	}
561
	kfree(msi_attrs);
562 563 564
	return ret;
}

565
static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
{
	u16 control;
	struct msi_desc *entry;

	/* MSI Entry Initialization */
	entry = alloc_msi_entry(dev);
	if (!entry)
		return NULL;

	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);

	entry->msi_attrib.is_msix	= 0;
	entry->msi_attrib.is_64		= !!(control & PCI_MSI_FLAGS_64BIT);
	entry->msi_attrib.entry_nr	= 0;
	entry->msi_attrib.maskbit	= !!(control & PCI_MSI_FLAGS_MASKBIT);
	entry->msi_attrib.default_irq	= dev->irq;	/* Save IOAPIC IRQ */
	entry->msi_attrib.multi_cap	= (control & PCI_MSI_FLAGS_QMASK) >> 1;
583 584
	entry->msi_attrib.multiple	= ilog2(__roundup_pow_of_two(nvec));
	entry->nvec_used		= nvec;
585 586 587 588 589 590 591 592 593 594 595 596 597

	if (control & PCI_MSI_FLAGS_64BIT)
		entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
	else
		entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;

	/* Save the initial mask status */
	if (entry->msi_attrib.maskbit)
		pci_read_config_dword(dev, entry->mask_pos, &entry->masked);

	return entry;
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611
static int msi_verify_entries(struct pci_dev *dev)
{
	struct msi_desc *entry;

	list_for_each_entry(entry, &dev->msi_list, list) {
		if (!dev->no_64bit_msi || !entry->msg.address_hi)
			continue;
		dev_err(&dev->dev, "Device has broken 64-bit MSI but arch"
			" tried to assign one above 4G\n");
		return -EIO;
	}
	return 0;
}

L
Linus Torvalds 已提交
612 613 614
/**
 * msi_capability_init - configure device's MSI capability structure
 * @dev: pointer to the pci_dev data structure of MSI device function
615
 * @nvec: number of interrupts to allocate
L
Linus Torvalds 已提交
616
 *
617 618 619 620 621 622 623
 * Setup the MSI capability structure of the device with the requested
 * number of interrupts.  A return value of zero indicates the successful
 * setup of an entry with the new MSI irq.  A negative return value indicates
 * an error, and a positive return value indicates the number of interrupts
 * which could have been allocated.
 */
static int msi_capability_init(struct pci_dev *dev, int nvec)
L
Linus Torvalds 已提交
624 625
{
	struct msi_desc *entry;
626
	int ret;
627
	unsigned mask;
L
Linus Torvalds 已提交
628

629
	pci_msi_set_enable(dev, 0);	/* Disable MSI during set up */
630

631
	entry = msi_setup_entry(dev, nvec);
632 633
	if (!entry)
		return -ENOMEM;
634

635
	/* All MSIs are unmasked by default, Mask them all */
636
	mask = msi_mask(entry->msi_attrib.multi_cap);
637 638
	msi_mask_irq(entry, mask, mask);

639
	list_add_tail(&entry->list, &dev->msi_list);
640

L
Linus Torvalds 已提交
641
	/* Configure MSI capability structure */
642
	ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
643
	if (ret) {
644
		msi_mask_irq(entry, mask, ~mask);
645
		free_msi_irqs(dev);
646
		return ret;
647
	}
648

649 650 651 652 653 654 655
	ret = msi_verify_entries(dev);
	if (ret) {
		msi_mask_irq(entry, mask, ~mask);
		free_msi_irqs(dev);
		return ret;
	}

656 657 658 659 660 661 662
	ret = populate_msi_sysfs(dev);
	if (ret) {
		msi_mask_irq(entry, mask, ~mask);
		free_msi_irqs(dev);
		return ret;
	}

L
Linus Torvalds 已提交
663
	/* Set MSI enabled bits	 */
664
	pci_intx_for_msi(dev, 0);
665
	pci_msi_set_enable(dev, 1);
666
	dev->msi_enabled = 1;
L
Linus Torvalds 已提交
667

668
	dev->irq = entry->irq;
L
Linus Torvalds 已提交
669 670 671
	return 0;
}

672
static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
673
{
674
	resource_size_t phys_addr;
675
	u32 table_offset;
676
	unsigned long flags;
677 678
	u8 bir;

679 680
	pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
			      &table_offset);
681
	bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
682 683 684 685
	flags = pci_resource_flags(dev, bir);
	if (!flags || (flags & IORESOURCE_UNSET))
		return NULL;

686
	table_offset &= PCI_MSIX_TABLE_OFFSET;
687 688 689 690 691
	phys_addr = pci_resource_start(dev, bir) + table_offset;

	return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
}

692 693
static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
			      struct msix_entry *entries, int nvec)
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
{
	struct msi_desc *entry;
	int i;

	for (i = 0; i < nvec; i++) {
		entry = alloc_msi_entry(dev);
		if (!entry) {
			if (!i)
				iounmap(base);
			else
				free_msi_irqs(dev);
			/* No enough memory. Don't try again */
			return -ENOMEM;
		}

		entry->msi_attrib.is_msix	= 1;
		entry->msi_attrib.is_64		= 1;
		entry->msi_attrib.entry_nr	= entries[i].entry;
		entry->msi_attrib.default_irq	= dev->irq;
		entry->mask_base		= base;
714
		entry->nvec_used		= 1;
715 716 717 718 719 720 721

		list_add_tail(&entry->list, &dev->msi_list);
	}

	return 0;
}

722
static void msix_program_entries(struct pci_dev *dev,
723
				 struct msix_entry *entries)
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
{
	struct msi_desc *entry;
	int i = 0;

	list_for_each_entry(entry, &dev->msi_list, list) {
		int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
						PCI_MSIX_ENTRY_VECTOR_CTRL;

		entries[i].vector = entry->irq;
		entry->masked = readl(entry->mask_base + offset);
		msix_mask_irq(entry, 1);
		i++;
	}
}

L
Linus Torvalds 已提交
739 740 741
/**
 * msix_capability_init - configure device's MSI-X capability
 * @dev: pointer to the pci_dev data structure of MSI-X device function
R
Randy Dunlap 已提交
742 743
 * @entries: pointer to an array of struct msix_entry entries
 * @nvec: number of @entries
L
Linus Torvalds 已提交
744
 *
745
 * Setup the MSI-X capability structure of device function with a
746 747
 * single MSI-X irq. A return of zero indicates the successful setup of
 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
L
Linus Torvalds 已提交
748 749 750 751
 **/
static int msix_capability_init(struct pci_dev *dev,
				struct msix_entry *entries, int nvec)
{
752
	int ret;
753
	u16 control;
L
Linus Torvalds 已提交
754 755
	void __iomem *base;

756
	/* Ensure MSI-X is disabled while it is set up */
757
	pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
758

759
	pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
L
Linus Torvalds 已提交
760
	/* Request & Map MSI-X table region */
761
	base = msix_map_region(dev, msix_table_size(control));
762
	if (!base)
L
Linus Torvalds 已提交
763 764
		return -ENOMEM;

765
	ret = msix_setup_entries(dev, base, entries, nvec);
766 767
	if (ret)
		return ret;
768

769
	ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
770
	if (ret)
771
		goto out_avail;
772

773 774 775 776 777
	/* Check if all MSI entries honor device restrictions */
	ret = msi_verify_entries(dev);
	if (ret)
		goto out_free;

778 779 780 781 782
	/*
	 * Some devices require MSI-X to be enabled before we can touch the
	 * MSI-X registers.  We need to mask all the vectors to prevent
	 * interrupts coming in before they're fully set up.
	 */
783
	pci_msix_clear_and_set_ctrl(dev, 0,
784
				PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
785

786
	msix_program_entries(dev, entries);
787

788
	ret = populate_msi_sysfs(dev);
789 790
	if (ret)
		goto out_free;
791

792
	/* Set MSI-X enabled bits and unmask the function */
793
	pci_intx_for_msi(dev, 0);
794
	dev->msix_enabled = 1;
L
Linus Torvalds 已提交
795

796
	pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
797

L
Linus Torvalds 已提交
798
	return 0;
799

800
out_avail:
801 802 803 804 805
	if (ret < 0) {
		/*
		 * If we had some success, report the number of irqs
		 * we succeeded in setting up.
		 */
806
		struct msi_desc *entry;
807 808 809 810 811 812 813 814 815 816
		int avail = 0;

		list_for_each_entry(entry, &dev->msi_list, list) {
			if (entry->irq != 0)
				avail++;
		}
		if (avail != 0)
			ret = avail;
	}

817
out_free:
818 819 820
	free_msi_irqs(dev);

	return ret;
L
Linus Torvalds 已提交
821 822
}

823
/**
824
 * pci_msi_supported - check whether MSI may be enabled on a device
825
 * @dev: pointer to the pci_dev data structure of MSI device function
826
 * @nvec: how many MSIs have been requested ?
827
 *
828
 * Look at global flags, the device itself, and its parent buses
829
 * to determine if MSI/-X are supported for the device. If MSI/-X is
830
 * supported return 1, else return 0.
831
 **/
832
static int pci_msi_supported(struct pci_dev *dev, int nvec)
833 834 835
{
	struct pci_bus *bus;

836
	/* MSI must be globally enabled and supported by the device */
837
	if (!pci_msi_enable)
838
		return 0;
839 840

	if (!dev || dev->no_msi || dev->current_state != PCI_D0)
841
		return 0;
842

843 844 845 846 847 848
	/*
	 * You can't ask to have 0 or less MSIs configured.
	 *  a) it's stupid ..
	 *  b) the list manipulation code assumes nvec >= 1.
	 */
	if (nvec < 1)
849
		return 0;
850

H
Hidetoshi Seto 已提交
851 852 853
	/*
	 * Any bridge which does NOT route MSI transactions from its
	 * secondary bus to its primary bus must set NO_MSI flag on
854 855 856 857
	 * the secondary pci_bus.
	 * We expect only arch-specific PCI host bus controller driver
	 * or quirks for specific PCI bridges to be setting NO_MSI.
	 */
858 859
	for (bus = dev->bus; bus; bus = bus->parent)
		if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
860
			return 0;
861

862
	return 1;
863 864
}

865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
/**
 * pci_msi_vec_count - Return the number of MSI vectors a device can send
 * @dev: device to report about
 *
 * This function returns the number of MSI vectors a device requested via
 * Multiple Message Capable register. It returns a negative errno if the
 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
 * and returns a power of two, up to a maximum of 2^5 (32), according to the
 * MSI specification.
 **/
int pci_msi_vec_count(struct pci_dev *dev)
{
	int ret;
	u16 msgctl;

	if (!dev->msi_cap)
		return -EINVAL;

	pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
	ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);

	return ret;
}
EXPORT_SYMBOL(pci_msi_vec_count);

890
void pci_msi_shutdown(struct pci_dev *dev)
L
Linus Torvalds 已提交
891
{
892 893
	struct msi_desc *desc;
	u32 mask;
L
Linus Torvalds 已提交
894

895
	if (!pci_msi_enable || !dev || !dev->msi_enabled)
E
Eric W. Biederman 已提交
896 897
		return;

898 899 900
	BUG_ON(list_empty(&dev->msi_list));
	desc = list_first_entry(&dev->msi_list, struct msi_desc, list);

901
	pci_msi_set_enable(dev, 0);
902
	pci_intx_for_msi(dev, 1);
903
	dev->msi_enabled = 0;
904

905
	/* Return the device with MSI unmasked as initial states */
906
	mask = msi_mask(desc->msi_attrib.multi_cap);
907
	/* Keep cached state to be restored */
908
	__pci_msi_desc_mask_irq(desc, mask, ~mask);
909 910

	/* Restore dev->irq to its default pin-assertion irq */
911
	dev->irq = desc->msi_attrib.default_irq;
912
}
913

H
Hidetoshi Seto 已提交
914
void pci_disable_msi(struct pci_dev *dev)
915 916 917 918 919
{
	if (!pci_msi_enable || !dev || !dev->msi_enabled)
		return;

	pci_msi_shutdown(dev);
920
	free_msi_irqs(dev);
L
Linus Torvalds 已提交
921
}
922
EXPORT_SYMBOL(pci_disable_msi);
L
Linus Torvalds 已提交
923

924
/**
925
 * pci_msix_vec_count - return the number of device's MSI-X table entries
926
 * @dev: pointer to the pci_dev data structure of MSI-X device function
927 928 929 930 931 932
 * This function returns the number of device's MSI-X table entries and
 * therefore the number of MSI-X vectors device is capable of sending.
 * It returns a negative errno if the device is not capable of sending MSI-X
 * interrupts.
 **/
int pci_msix_vec_count(struct pci_dev *dev)
933 934 935
{
	u16 control;

936
	if (!dev->msix_cap)
937
		return -EINVAL;
938

939
	pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
940
	return msix_table_size(control);
941
}
942
EXPORT_SYMBOL(pci_msix_vec_count);
943

L
Linus Torvalds 已提交
944 945 946
/**
 * pci_enable_msix - configure device's MSI-X capability structure
 * @dev: pointer to the pci_dev data structure of MSI-X device function
947
 * @entries: pointer to an array of MSI-X entries
948
 * @nvec: number of MSI-X irqs requested for allocation by device driver
L
Linus Torvalds 已提交
949 950
 *
 * Setup the MSI-X capability structure of device function with the number
951
 * of requested irqs upon its software driver call to request for
L
Linus Torvalds 已提交
952 953
 * MSI-X mode enabled on its hardware device function. A return of zero
 * indicates the successful configuration of MSI-X capability structure
954
 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
L
Linus Torvalds 已提交
955
 * Or a return of > 0 indicates that driver request is exceeding the number
956 957
 * of irqs or MSI-X vectors available. Driver should use the returned value to
 * re-send its request.
L
Linus Torvalds 已提交
958
 **/
H
Hidetoshi Seto 已提交
959
int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
L
Linus Torvalds 已提交
960
{
961
	int nr_entries;
E
Eric W. Biederman 已提交
962
	int i, j;
L
Linus Torvalds 已提交
963

964 965
	if (!pci_msi_supported(dev, nvec))
		return -EINVAL;
966

967 968 969
	if (!entries)
		return -EINVAL;

970 971 972
	nr_entries = pci_msix_vec_count(dev);
	if (nr_entries < 0)
		return nr_entries;
L
Linus Torvalds 已提交
973
	if (nvec > nr_entries)
974
		return nr_entries;
L
Linus Torvalds 已提交
975 976 977 978 979 980 981 982 983 984

	/* Check for any invalid entries */
	for (i = 0; i < nvec; i++) {
		if (entries[i].entry >= nr_entries)
			return -EINVAL;		/* invalid entry */
		for (j = i + 1; j < nvec; j++) {
			if (entries[i].entry == entries[j].entry)
				return -EINVAL;	/* duplicate entry */
		}
	}
E
Eric W. Biederman 已提交
985
	WARN_ON(!!dev->msix_enabled);
986

987
	/* Check whether driver already requested for MSI irq */
H
Hidetoshi Seto 已提交
988
	if (dev->msi_enabled) {
989
		dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
L
Linus Torvalds 已提交
990 991
		return -EINVAL;
	}
992
	return msix_capability_init(dev, entries, nvec);
L
Linus Torvalds 已提交
993
}
994
EXPORT_SYMBOL(pci_enable_msix);
L
Linus Torvalds 已提交
995

H
Hidetoshi Seto 已提交
996
void pci_msix_shutdown(struct pci_dev *dev)
997
{
998 999
	struct msi_desc *entry;

1000
	if (!pci_msi_enable || !dev || !dev->msix_enabled)
E
Eric W. Biederman 已提交
1001 1002
		return;

1003 1004 1005
	/* Return the device with MSI-X masked as initial states */
	list_for_each_entry(entry, &dev->msi_list, list) {
		/* Keep cached states to be restored */
1006
		__pci_msix_desc_mask_irq(entry, 1);
1007 1008
	}

1009
	pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1010
	pci_intx_for_msi(dev, 1);
1011
	dev->msix_enabled = 0;
1012
}
1013

H
Hidetoshi Seto 已提交
1014
void pci_disable_msix(struct pci_dev *dev)
1015 1016 1017 1018 1019
{
	if (!pci_msi_enable || !dev || !dev->msix_enabled)
		return;

	pci_msix_shutdown(dev);
1020
	free_msi_irqs(dev);
L
Linus Torvalds 已提交
1021
}
1022
EXPORT_SYMBOL(pci_disable_msix);
L
Linus Torvalds 已提交
1023

1024 1025 1026 1027
void pci_no_msi(void)
{
	pci_msi_enable = 0;
}
1028

1029 1030 1031 1032 1033 1034 1035
/**
 * pci_msi_enabled - is MSI enabled?
 *
 * Returns true if MSI has not been disabled by the command-line option
 * pci=nomsi.
 **/
int pci_msi_enabled(void)
1036
{
1037
	return pci_msi_enable;
1038
}
1039
EXPORT_SYMBOL(pci_msi_enabled);
1040

1041
void pci_msi_init_pci_dev(struct pci_dev *dev)
1042
{
1043
	INIT_LIST_HEAD(&dev->msi_list);
1044
}
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059

/**
 * pci_enable_msi_range - configure device's MSI capability structure
 * @dev: device to configure
 * @minvec: minimal number of interrupts to configure
 * @maxvec: maximum number of interrupts to configure
 *
 * This function tries to allocate a maximum possible number of interrupts in a
 * range between @minvec and @maxvec. It returns a negative errno if an error
 * occurs. If it succeeds, it returns the actual number of interrupts allocated
 * and updates the @dev's irq member to the lowest new interrupt number;
 * the other interrupt numbers allocated to this device are consecutive.
 **/
int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
{
1060
	int nvec;
1061 1062
	int rc;

1063 1064
	if (!pci_msi_supported(dev, minvec))
		return -EINVAL;
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074

	WARN_ON(!!dev->msi_enabled);

	/* Check whether driver already requested MSI-X irqs */
	if (dev->msix_enabled) {
		dev_info(&dev->dev,
			 "can't enable MSI (MSI-X already enabled)\n");
		return -EINVAL;
	}

1075 1076 1077
	if (maxvec < minvec)
		return -ERANGE;

1078 1079 1080 1081 1082 1083 1084 1085
	nvec = pci_msi_vec_count(dev);
	if (nvec < 0)
		return nvec;
	else if (nvec < minvec)
		return -EINVAL;
	else if (nvec > maxvec)
		nvec = maxvec;

1086
	do {
1087
		rc = msi_capability_init(dev, nvec);
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
		if (rc < 0) {
			return rc;
		} else if (rc > 0) {
			if (rc < minvec)
				return -ENOSPC;
			nvec = rc;
		}
	} while (rc);

	return nvec;
}
EXPORT_SYMBOL(pci_enable_msi_range);

/**
 * pci_enable_msix_range - configure device's MSI-X capability structure
 * @dev: pointer to the pci_dev data structure of MSI-X device function
 * @entries: pointer to an array of MSI-X entries
 * @minvec: minimum number of MSI-X irqs requested
 * @maxvec: maximum number of MSI-X irqs requested
 *
 * Setup the MSI-X capability structure of device function with a maximum
 * possible number of interrupts in the range between @minvec and @maxvec
 * upon its software driver call to request for MSI-X mode enabled on its
 * hardware device function. It returns a negative errno if an error occurs.
 * If it succeeds, it returns the actual number of interrupts allocated and
 * indicates the successful configuration of MSI-X capability structure
 * with new allocated MSI-X interrupts.
 **/
int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
			       int minvec, int maxvec)
{
	int nvec = maxvec;
	int rc;

	if (maxvec < minvec)
		return -ERANGE;

	do {
		rc = pci_enable_msix(dev, entries, nvec);
		if (rc < 0) {
			return rc;
		} else if (rc > 0) {
			if (rc < minvec)
				return -ENOSPC;
			nvec = rc;
		}
	} while (rc);

	return nvec;
}
EXPORT_SYMBOL(pci_enable_msix_range);
1139

1140 1141 1142 1143 1144 1145 1146 1147
void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
{
	struct pci_dev *dev = msi_desc_to_pci_dev(desc);

	return dev->bus->sysdata;
}
EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata);

1148 1149 1150 1151 1152 1153 1154 1155
#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
/**
 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
 * @irq_data:	Pointer to interrupt data of the MSI interrupt
 * @msg:	Pointer to the message
 */
void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg)
{
1156
	struct msi_desc *desc = irq_data_get_msi_desc(irq_data);
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312

	/*
	 * For MSI-X desc->irq is always equal to irq_data->irq. For
	 * MSI only the first interrupt of MULTI MSI passes the test.
	 */
	if (desc->irq == irq_data->irq)
		__pci_write_msi_msg(desc, msg);
}

/**
 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
 * @dev:	Pointer to the PCI device
 * @desc:	Pointer to the msi descriptor
 *
 * The ID number is only used within the irqdomain.
 */
irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
					  struct msi_desc *desc)
{
	return (irq_hw_number_t)desc->msi_attrib.entry_nr |
		PCI_DEVID(dev->bus->number, dev->devfn) << 11 |
		(pci_domain_nr(dev->bus) & 0xFFFFFFFF) << 27;
}

static inline bool pci_msi_desc_is_multi_msi(struct msi_desc *desc)
{
	return !desc->msi_attrib.is_msix && desc->nvec_used > 1;
}

/**
 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
 * @domain:	The interrupt domain to check
 * @info:	The domain info for verification
 * @dev:	The device to check
 *
 * Returns:
 *  0 if the functionality is supported
 *  1 if Multi MSI is requested, but the domain does not support it
 *  -ENOTSUPP otherwise
 */
int pci_msi_domain_check_cap(struct irq_domain *domain,
			     struct msi_domain_info *info, struct device *dev)
{
	struct msi_desc *desc = first_pci_msi_entry(to_pci_dev(dev));

	/* Special handling to support pci_enable_msi_range() */
	if (pci_msi_desc_is_multi_msi(desc) &&
	    !(info->flags & MSI_FLAG_MULTI_PCI_MSI))
		return 1;
	else if (desc->msi_attrib.is_msix && !(info->flags & MSI_FLAG_PCI_MSIX))
		return -ENOTSUPP;

	return 0;
}

static int pci_msi_domain_handle_error(struct irq_domain *domain,
				       struct msi_desc *desc, int error)
{
	/* Special handling to support pci_enable_msi_range() */
	if (pci_msi_desc_is_multi_msi(desc) && error == -ENOSPC)
		return 1;

	return error;
}

#ifdef GENERIC_MSI_DOMAIN_OPS
static void pci_msi_domain_set_desc(msi_alloc_info_t *arg,
				    struct msi_desc *desc)
{
	arg->desc = desc;
	arg->hwirq = pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc),
					       desc);
}
#else
#define pci_msi_domain_set_desc		NULL
#endif

static struct msi_domain_ops pci_msi_domain_ops_default = {
	.set_desc	= pci_msi_domain_set_desc,
	.msi_check	= pci_msi_domain_check_cap,
	.handle_error	= pci_msi_domain_handle_error,
};

static void pci_msi_domain_update_dom_ops(struct msi_domain_info *info)
{
	struct msi_domain_ops *ops = info->ops;

	if (ops == NULL) {
		info->ops = &pci_msi_domain_ops_default;
	} else {
		if (ops->set_desc == NULL)
			ops->set_desc = pci_msi_domain_set_desc;
		if (ops->msi_check == NULL)
			ops->msi_check = pci_msi_domain_check_cap;
		if (ops->handle_error == NULL)
			ops->handle_error = pci_msi_domain_handle_error;
	}
}

static void pci_msi_domain_update_chip_ops(struct msi_domain_info *info)
{
	struct irq_chip *chip = info->chip;

	BUG_ON(!chip);
	if (!chip->irq_write_msi_msg)
		chip->irq_write_msi_msg = pci_msi_domain_write_msg;
}

/**
 * pci_msi_create_irq_domain - Creat a MSI interrupt domain
 * @node:	Optional device-tree node of the interrupt controller
 * @info:	MSI domain info
 * @parent:	Parent irq domain
 *
 * Updates the domain and chip ops and creates a MSI interrupt domain.
 *
 * Returns:
 * A domain pointer or NULL in case of failure.
 */
struct irq_domain *pci_msi_create_irq_domain(struct device_node *node,
					     struct msi_domain_info *info,
					     struct irq_domain *parent)
{
	if (info->flags & MSI_FLAG_USE_DEF_DOM_OPS)
		pci_msi_domain_update_dom_ops(info);
	if (info->flags & MSI_FLAG_USE_DEF_CHIP_OPS)
		pci_msi_domain_update_chip_ops(info);

	return msi_create_irq_domain(node, info, parent);
}

/**
 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
 * @domain:	The interrupt domain to allocate from
 * @dev:	The device for which to allocate
 * @nvec:	The number of interrupts to allocate
 * @type:	Unused to allow simpler migration from the arch_XXX interfaces
 *
 * Returns:
 * A virtual interrupt number or an error code in case of failure
 */
int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
			      int nvec, int type)
{
	return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
}

/**
 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
 * @domain:	The interrupt domain
 * @dev:	The device for which to free interrupts
 */
void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev)
{
	msi_domain_free_irqs(domain, &dev->dev);
}
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339

/**
 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
 * @node:	Optional device-tree node of the interrupt controller
 * @info:	MSI domain info
 * @parent:	Parent irq domain
 *
 * Returns: A domain pointer or NULL in case of failure. If successful
 * the default PCI/MSI irqdomain pointer is updated.
 */
struct irq_domain *pci_msi_create_default_irq_domain(struct device_node *node,
		struct msi_domain_info *info, struct irq_domain *parent)
{
	struct irq_domain *domain;

	mutex_lock(&pci_msi_domain_lock);
	if (pci_msi_default_domain) {
		pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
		domain = NULL;
	} else {
		domain = pci_msi_create_irq_domain(node, info, parent);
		pci_msi_default_domain = domain;
	}
	mutex_unlock(&pci_msi_domain_lock);

	return domain;
}
1340
#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */