main.c 68.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 * Copyright (c) 2008 Atheros Communications Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/nl80211.h>
#include "core.h"
19
#include "reg.h"
20
#include "hw.h"
21 22 23 24 25 26 27 28 29 30

#define ATH_PCI_VERSION "0.1"

static char *dev_info = "ath9k";

MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/* We use the hw_value as an index into our private channel structure */

#define CHAN2G(_freq, _idx)  { \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
	.max_power = 30, \
}

#define CHAN5G(_freq, _idx) { \
	.band = IEEE80211_BAND_5GHZ, \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
	.max_power = 30, \
}

/* Some 2 GHz radios are actually tunable on 2312-2732
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_2ghz_chantable[] = {
	CHAN2G(2412, 0), /* Channel 1 */
	CHAN2G(2417, 1), /* Channel 2 */
	CHAN2G(2422, 2), /* Channel 3 */
	CHAN2G(2427, 3), /* Channel 4 */
	CHAN2G(2432, 4), /* Channel 5 */
	CHAN2G(2437, 5), /* Channel 6 */
	CHAN2G(2442, 6), /* Channel 7 */
	CHAN2G(2447, 7), /* Channel 8 */
	CHAN2G(2452, 8), /* Channel 9 */
	CHAN2G(2457, 9), /* Channel 10 */
	CHAN2G(2462, 10), /* Channel 11 */
	CHAN2G(2467, 11), /* Channel 12 */
	CHAN2G(2472, 12), /* Channel 13 */
	CHAN2G(2484, 13), /* Channel 14 */
};

/* Some 5 GHz radios are actually tunable on XXXX-YYYY
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
static struct ieee80211_channel ath9k_5ghz_chantable[] = {
	/* _We_ call this UNII 1 */
	CHAN5G(5180, 14), /* Channel 36 */
	CHAN5G(5200, 15), /* Channel 40 */
	CHAN5G(5220, 16), /* Channel 44 */
	CHAN5G(5240, 17), /* Channel 48 */
	/* _We_ call this UNII 2 */
	CHAN5G(5260, 18), /* Channel 52 */
	CHAN5G(5280, 19), /* Channel 56 */
	CHAN5G(5300, 20), /* Channel 60 */
	CHAN5G(5320, 21), /* Channel 64 */
	/* _We_ call this "Middle band" */
	CHAN5G(5500, 22), /* Channel 100 */
	CHAN5G(5520, 23), /* Channel 104 */
	CHAN5G(5540, 24), /* Channel 108 */
	CHAN5G(5560, 25), /* Channel 112 */
	CHAN5G(5580, 26), /* Channel 116 */
	CHAN5G(5600, 27), /* Channel 120 */
	CHAN5G(5620, 28), /* Channel 124 */
	CHAN5G(5640, 29), /* Channel 128 */
	CHAN5G(5660, 30), /* Channel 132 */
	CHAN5G(5680, 31), /* Channel 136 */
	CHAN5G(5700, 32), /* Channel 140 */
	/* _We_ call this UNII 3 */
	CHAN5G(5745, 33), /* Channel 149 */
	CHAN5G(5765, 34), /* Channel 153 */
	CHAN5G(5785, 35), /* Channel 157 */
	CHAN5G(5805, 36), /* Channel 161 */
	CHAN5G(5825, 37), /* Channel 165 */
};

102 103
static void ath_cache_conf_rate(struct ath_softc *sc,
				struct ieee80211_conf *conf)
S
Sujith 已提交
104
{
105 106 107 108 109 110 111 112 113 114 115
	switch (conf->channel->band) {
	case IEEE80211_BAND_2GHZ:
		if (conf_is_ht20(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
		else if (conf_is_ht40_minus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
		else if (conf_is_ht40_plus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
116
		else
117 118 119 120 121 122 123 124 125 126 127 128 129 130
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11G];
		break;
	case IEEE80211_BAND_5GHZ:
		if (conf_is_ht20(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
		else if (conf_is_ht40_minus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
		else if (conf_is_ht40_plus(conf))
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
		else
131 132
			sc->cur_rate_table =
			  sc->hw_rate_table[ATH9K_MODE_11A];
133 134
		break;
	default:
135
		BUG_ON(1);
136 137
		break;
	}
S
Sujith 已提交
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
}

static void ath_update_txpow(struct ath_softc *sc)
{
	struct ath_hal *ah = sc->sc_ah;
	u32 txpow;

	if (sc->sc_curtxpow != sc->sc_config.txpowlimit) {
		ath9k_hw_set_txpowerlimit(ah, sc->sc_config.txpowlimit);
		/* read back in case value is clamped */
		ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
		sc->sc_curtxpow = txpow;
	}
}

static u8 parse_mpdudensity(u8 mpdudensity)
{
	/*
	 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
	 *   0 for no restriction
	 *   1 for 1/4 us
	 *   2 for 1/2 us
	 *   3 for 1 us
	 *   4 for 2 us
	 *   5 for 4 us
	 *   6 for 8 us
	 *   7 for 16 us
	 */
	switch (mpdudensity) {
	case 0:
		return 0;
	case 1:
	case 2:
	case 3:
		/* Our lower layer calculations limit our precision to
		   1 microsecond */
		return 1;
	case 4:
		return 2;
	case 5:
		return 4;
	case 6:
		return 8;
	case 7:
		return 16;
	default:
		return 0;
	}
}

static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
{
	struct ath_rate_table *rate_table = NULL;
	struct ieee80211_supported_band *sband;
	struct ieee80211_rate *rate;
	int i, maxrates;

	switch (band) {
	case IEEE80211_BAND_2GHZ:
		rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
		break;
	case IEEE80211_BAND_5GHZ:
		rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
		break;
	default:
		break;
	}

	if (rate_table == NULL)
		return;

	sband = &sc->sbands[band];
	rate = sc->rates[band];

	if (rate_table->rate_cnt > ATH_RATE_MAX)
		maxrates = ATH_RATE_MAX;
	else
		maxrates = rate_table->rate_cnt;

	for (i = 0; i < maxrates; i++) {
		rate[i].bitrate = rate_table->info[i].ratekbps / 100;
		rate[i].hw_value = rate_table->info[i].ratecode;
220 221 222 223 224
		if (rate_table->info[i].short_preamble) {
			rate[i].hw_value_short = rate_table->info[i].ratecode |
				rate_table->info[i].short_preamble;
			rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
		}
S
Sujith 已提交
225
		sband->n_bitrates++;
226

S
Sujith 已提交
227 228
		DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
			rate[i].bitrate / 10, rate[i].hw_value);
S
Sujith 已提交
229 230 231 232 233 234 235 236 237 238 239 240
	}
}

/*
 * Set/change channels.  If the channel is really being changed, it's done
 * by reseting the chip.  To accomplish this we must first cleanup any pending
 * DMA, then restart stuff.
*/
static int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan)
{
	struct ath_hal *ah = sc->sc_ah;
	bool fastcc = true, stopped;
241
	struct ieee80211_hw *hw = sc->hw;
242 243
	struct ieee80211_channel *channel = hw->conf.channel;
	int r;
S
Sujith 已提交
244 245 246 247

	if (sc->sc_flags & SC_OP_INVALID)
		return -EIO;

248 249
	ath9k_ps_wakeup(sc);

250 251 252 253 254 255 256 257 258 259
	/*
	 * This is only performed if the channel settings have
	 * actually changed.
	 *
	 * To switch channels clear any pending DMA operations;
	 * wait long enough for the RX fifo to drain, reset the
	 * hardware at the new frequency, and then re-enable
	 * the relevant bits of the h/w.
	 */
	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
260
	ath_drain_all_txq(sc, false);
261
	stopped = ath_stoprecv(sc);
S
Sujith 已提交
262

263 264 265
	/* XXX: do not flush receive queue here. We don't want
	 * to flush data frames already in queue because of
	 * changing channel. */
S
Sujith 已提交
266

267 268 269 270 271 272 273
	if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
		fastcc = false;

	DPRINTF(sc, ATH_DBG_CONFIG,
		"(%u MHz) -> (%u MHz), chanwidth: %d\n",
		sc->sc_ah->ah_curchan->channel,
		channel->center_freq, sc->tx_chan_width);
S
Sujith 已提交
274

275 276 277 278 279 280 281 282 283 284
	spin_lock_bh(&sc->sc_resetlock);

	r = ath9k_hw_reset(ah, hchan, fastcc);
	if (r) {
		DPRINTF(sc, ATH_DBG_FATAL,
			"Unable to reset channel (%u Mhz) "
			"reset status %u\n",
			channel->center_freq, r);
		spin_unlock_bh(&sc->sc_resetlock);
		return r;
S
Sujith 已提交
285
	}
286 287 288 289 290 291 292 293 294 295 296 297 298 299
	spin_unlock_bh(&sc->sc_resetlock);

	sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
	sc->sc_flags &= ~SC_OP_FULL_RESET;

	if (ath_startrecv(sc) != 0) {
		DPRINTF(sc, ATH_DBG_FATAL,
			"Unable to restart recv logic\n");
		return -EIO;
	}

	ath_cache_conf_rate(sc, &hw->conf);
	ath_update_txpow(sc);
	ath9k_hw_set_interrupts(ah, sc->sc_imask);
300
	ath9k_ps_restore(sc);
S
Sujith 已提交
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
	return 0;
}

/*
 *  This routine performs the periodic noise floor calibration function
 *  that is used to adjust and optimize the chip performance.  This
 *  takes environmental changes (location, temperature) into account.
 *  When the task is complete, it reschedules itself depending on the
 *  appropriate interval that was calculated.
 */
static void ath_ani_calibrate(unsigned long data)
{
	struct ath_softc *sc;
	struct ath_hal *ah;
	bool longcal = false;
	bool shortcal = false;
	bool aniflag = false;
	unsigned int timestamp = jiffies_to_msecs(jiffies);
	u32 cal_interval;

	sc = (struct ath_softc *)data;
	ah = sc->sc_ah;

	/*
	* don't calibrate when we're scanning.
	* we are most likely not on our home channel.
	*/
S
Sujith 已提交
328
	if (sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)
S
Sujith 已提交
329 330 331 332 333
		return;

	/* Long calibration runs independently of short calibration. */
	if ((timestamp - sc->sc_ani.sc_longcal_timer) >= ATH_LONG_CALINTERVAL) {
		longcal = true;
S
Sujith 已提交
334
		DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
S
Sujith 已提交
335 336 337 338 339 340 341 342
		sc->sc_ani.sc_longcal_timer = timestamp;
	}

	/* Short calibration applies only while sc_caldone is false */
	if (!sc->sc_ani.sc_caldone) {
		if ((timestamp - sc->sc_ani.sc_shortcal_timer) >=
		    ATH_SHORT_CALINTERVAL) {
			shortcal = true;
S
Sujith 已提交
343
			DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
S
Sujith 已提交
344 345 346 347 348 349
			sc->sc_ani.sc_shortcal_timer = timestamp;
			sc->sc_ani.sc_resetcal_timer = timestamp;
		}
	} else {
		if ((timestamp - sc->sc_ani.sc_resetcal_timer) >=
		    ATH_RESTART_CALINTERVAL) {
350
			sc->sc_ani.sc_caldone = ath9k_hw_reset_calvalid(ah);
S
Sujith 已提交
351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
			if (sc->sc_ani.sc_caldone)
				sc->sc_ani.sc_resetcal_timer = timestamp;
		}
	}

	/* Verify whether we must check ANI */
	if ((timestamp - sc->sc_ani.sc_checkani_timer) >=
	   ATH_ANI_POLLINTERVAL) {
		aniflag = true;
		sc->sc_ani.sc_checkani_timer = timestamp;
	}

	/* Skip all processing if there's nothing to do. */
	if (longcal || shortcal || aniflag) {
		/* Call ANI routine if necessary */
		if (aniflag)
			ath9k_hw_ani_monitor(ah, &sc->sc_halstats,
					     ah->ah_curchan);

		/* Perform calibration if necessary */
		if (longcal || shortcal) {
			bool iscaldone = false;

			if (ath9k_hw_calibrate(ah, ah->ah_curchan,
					       sc->sc_rx_chainmask, longcal,
					       &iscaldone)) {
				if (longcal)
					sc->sc_ani.sc_noise_floor =
						ath9k_hw_getchan_noise(ah,
							       ah->ah_curchan);

				DPRINTF(sc, ATH_DBG_ANI,
S
Sujith 已提交
383
					"calibrate chan %u/%x nf: %d\n",
S
Sujith 已提交
384 385 386 387 388
					ah->ah_curchan->channel,
					ah->ah_curchan->channelFlags,
					sc->sc_ani.sc_noise_floor);
			} else {
				DPRINTF(sc, ATH_DBG_ANY,
S
Sujith 已提交
389
					"calibrate chan %u/%x failed\n",
S
Sujith 已提交
390 391 392 393 394 395 396 397 398 399 400 401
					ah->ah_curchan->channel,
					ah->ah_curchan->channelFlags);
			}
			sc->sc_ani.sc_caldone = iscaldone;
		}
	}

	/*
	* Set timer interval based on previous results.
	* The interval must be the shortest necessary to satisfy ANI,
	* short calibration and long calibration.
	*/
402 403 404
	cal_interval = ATH_LONG_CALINTERVAL;
	if (sc->sc_ah->ah_config.enable_ani)
		cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
S
Sujith 已提交
405 406 407 408 409 410 411 412 413
	if (!sc->sc_ani.sc_caldone)
		cal_interval = min(cal_interval, (u32)ATH_SHORT_CALINTERVAL);

	mod_timer(&sc->sc_ani.timer, jiffies + msecs_to_jiffies(cal_interval));
}

/*
 * Update tx/rx chainmask. For legacy association,
 * hard code chainmask to 1x1, for 11n association, use
414 415
 * the chainmask configuration, for bt coexistence, use
 * the chainmask configuration even in legacy mode.
S
Sujith 已提交
416 417 418 419
 */
static void ath_update_chainmask(struct ath_softc *sc, int is_ht)
{
	sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
420 421
	if (is_ht ||
	    (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
S
Sujith 已提交
422 423 424 425 426 427 428
		sc->sc_tx_chainmask = sc->sc_ah->ah_caps.tx_chainmask;
		sc->sc_rx_chainmask = sc->sc_ah->ah_caps.rx_chainmask;
	} else {
		sc->sc_tx_chainmask = 1;
		sc->sc_rx_chainmask = 1;
	}

S
Sujith 已提交
429 430
	DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
		sc->sc_tx_chainmask, sc->sc_rx_chainmask);
S
Sujith 已提交
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
}

static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an;

	an = (struct ath_node *)sta->drv_priv;

	if (sc->sc_flags & SC_OP_TXAGGR)
		ath_tx_node_init(sc, an);

	an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
			     sta->ht_cap.ampdu_factor);
	an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
}

static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
{
	struct ath_node *an = (struct ath_node *)sta->drv_priv;

	if (sc->sc_flags & SC_OP_TXAGGR)
		ath_tx_node_cleanup(sc, an);
}

static void ath9k_tasklet(unsigned long data)
{
	struct ath_softc *sc = (struct ath_softc *)data;
	u32 status = sc->sc_intrstatus;

	if (status & ATH9K_INT_FATAL) {
		/* need a chip reset */
		ath_reset(sc, false);
		return;
	} else {

		if (status &
		    (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
S
Sujith 已提交
468
			spin_lock_bh(&sc->rx.rxflushlock);
S
Sujith 已提交
469
			ath_rx_tasklet(sc, 0);
S
Sujith 已提交
470
			spin_unlock_bh(&sc->rx.rxflushlock);
S
Sujith 已提交
471 472 473 474 475 476 477 478 479 480
		}
		/* XXX: optimize this */
		if (status & ATH9K_INT_TX)
			ath_tx_tasklet(sc);
	}

	/* re-enable hardware interrupt */
	ath9k_hw_set_interrupts(sc->sc_ah, sc->sc_imask);
}

481
irqreturn_t ath_isr(int irq, void *dev)
S
Sujith 已提交
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
{
	struct ath_softc *sc = dev;
	struct ath_hal *ah = sc->sc_ah;
	enum ath9k_int status;
	bool sched = false;

	do {
		if (sc->sc_flags & SC_OP_INVALID) {
			/*
			 * The hardware is not ready/present, don't
			 * touch anything. Note this can happen early
			 * on if the IRQ is shared.
			 */
			return IRQ_NONE;
		}
		if (!ath9k_hw_intrpend(ah)) {	/* shared irq, not for us */
			return IRQ_NONE;
		}

		/*
		 * Figure out the reason(s) for the interrupt.  Note
		 * that the hal returns a pseudo-ISR that may include
		 * bits we haven't explicitly enabled so we mask the
		 * value to insure we only process bits we requested.
		 */
		ath9k_hw_getisr(ah, &status);	/* NB: clears ISR too */

		status &= sc->sc_imask;	/* discard unasked-for bits */

		/*
		 * If there are no status bits set, then this interrupt was not
		 * for me (should have been caught above).
		 */
		if (!status)
			return IRQ_NONE;

		sc->sc_intrstatus = status;

		if (status & ATH9K_INT_FATAL) {
			/* need a chip reset */
			sched = true;
		} else if (status & ATH9K_INT_RXORN) {
			/* need a chip reset */
			sched = true;
		} else {
			if (status & ATH9K_INT_SWBA) {
				/* schedule a tasklet for beacon handling */
				tasklet_schedule(&sc->bcon_tasklet);
			}
			if (status & ATH9K_INT_RXEOL) {
				/*
				 * NB: the hardware should re-read the link when
				 *     RXE bit is written, but it doesn't work
				 *     at least on older hardware revs.
				 */
				sched = true;
			}

			if (status & ATH9K_INT_TXURN)
				/* bump tx trigger level */
				ath9k_hw_updatetxtriglevel(ah, true);
			/* XXX: optimize this */
			if (status & ATH9K_INT_RX)
				sched = true;
			if (status & ATH9K_INT_TX)
				sched = true;
			if (status & ATH9K_INT_BMISS)
				sched = true;
			/* carrier sense timeout */
			if (status & ATH9K_INT_CST)
				sched = true;
			if (status & ATH9K_INT_MIB) {
				/*
				 * Disable interrupts until we service the MIB
				 * interrupt; otherwise it will continue to
				 * fire.
				 */
				ath9k_hw_set_interrupts(ah, 0);
				/*
				 * Let the hal handle the event. We assume
				 * it will clear whatever condition caused
				 * the interrupt.
				 */
				ath9k_hw_procmibevent(ah, &sc->sc_halstats);
				ath9k_hw_set_interrupts(ah, sc->sc_imask);
			}
			if (status & ATH9K_INT_TIM_TIMER) {
				if (!(ah->ah_caps.hw_caps &
				      ATH9K_HW_CAP_AUTOSLEEP)) {
					/* Clear RxAbort bit so that we can
					 * receive frames */
573
					ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
S
Sujith 已提交
574 575
					ath9k_hw_setrxabort(ah, 0);
					sched = true;
576
					sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
S
Sujith 已提交
577 578 579 580 581
				}
			}
		}
	} while (0);

582 583
	ath_debug_stat_interrupt(sc, status);

S
Sujith 已提交
584 585 586 587 588 589 590 591 592
	if (sched) {
		/* turn off every interrupt except SWBA */
		ath9k_hw_set_interrupts(ah, (sc->sc_imask & ATH9K_INT_SWBA));
		tasklet_schedule(&sc->intr_tq);
	}

	return IRQ_HANDLED;
}

593
static u32 ath_get_extchanmode(struct ath_softc *sc,
594
			       struct ieee80211_channel *chan,
S
Sujith 已提交
595
			       enum nl80211_channel_type channel_type)
596 597 598 599 600
{
	u32 chanmode = 0;

	switch (chan->band) {
	case IEEE80211_BAND_2GHZ:
S
Sujith 已提交
601 602 603
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
604
			chanmode = CHANNEL_G_HT20;
S
Sujith 已提交
605 606
			break;
		case NL80211_CHAN_HT40PLUS:
607
			chanmode = CHANNEL_G_HT40PLUS;
S
Sujith 已提交
608 609
			break;
		case NL80211_CHAN_HT40MINUS:
610
			chanmode = CHANNEL_G_HT40MINUS;
S
Sujith 已提交
611 612
			break;
		}
613 614
		break;
	case IEEE80211_BAND_5GHZ:
S
Sujith 已提交
615 616 617
		switch(channel_type) {
		case NL80211_CHAN_NO_HT:
		case NL80211_CHAN_HT20:
618
			chanmode = CHANNEL_A_HT20;
S
Sujith 已提交
619 620
			break;
		case NL80211_CHAN_HT40PLUS:
621
			chanmode = CHANNEL_A_HT40PLUS;
S
Sujith 已提交
622 623
			break;
		case NL80211_CHAN_HT40MINUS:
624
			chanmode = CHANNEL_A_HT40MINUS;
S
Sujith 已提交
625 626
			break;
		}
627 628 629 630 631 632 633 634
		break;
	default:
		break;
	}

	return chanmode;
}

S
Sujith 已提交
635 636 637 638 639 640 641 642 643 644
static int ath_keyset(struct ath_softc *sc, u16 keyix,
	       struct ath9k_keyval *hk, const u8 mac[ETH_ALEN])
{
	bool status;

	status = ath9k_hw_set_keycache_entry(sc->sc_ah,
		keyix, hk, mac, false);

	return status != false;
}
645

646
static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
647 648 649
			   struct ath9k_keyval *hk,
			   const u8 *addr)
{
650 651
	const u8 *key_rxmic;
	const u8 *key_txmic;
652

653 654
	key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
	key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
655 656 657

	if (addr == NULL) {
		/* Group key installation */
658 659
		memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
		return ath_keyset(sc, keyix, hk, addr);
660 661 662 663 664 665 666 667
	}
	if (!sc->sc_splitmic) {
		/*
		 * data key goes at first index,
		 * the hal handles the MIC keys at index+64.
		 */
		memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
		memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
668
		return ath_keyset(sc, keyix, hk, addr);
669 670 671 672 673 674
	}
	/*
	 * TX key goes at first index, RX key at +32.
	 * The hal handles the MIC keys at index+64.
	 */
	memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
675
	if (!ath_keyset(sc, keyix, hk, NULL)) {
676 677
		/* Txmic entry failed. No need to proceed further */
		DPRINTF(sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
678
			"Setting TX MIC Key Failed\n");
679 680 681 682 683
		return 0;
	}

	memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
	/* XXX delete tx key on failure? */
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
	return ath_keyset(sc, keyix + 32, hk, addr);
}

static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
{
	int i;

	for (i = IEEE80211_WEP_NKID; i < sc->sc_keymax / 2; i++) {
		if (test_bit(i, sc->sc_keymap) ||
		    test_bit(i + 64, sc->sc_keymap))
			continue; /* At least one part of TKIP key allocated */
		if (sc->sc_splitmic &&
		    (test_bit(i + 32, sc->sc_keymap) ||
		     test_bit(i + 64 + 32, sc->sc_keymap)))
			continue; /* At least one part of TKIP key allocated */

		/* Found a free slot for a TKIP key */
		return i;
	}
	return -1;
}

static int ath_reserve_key_cache_slot(struct ath_softc *sc)
{
	int i;

	/* First, try to find slots that would not be available for TKIP. */
	if (sc->sc_splitmic) {
		for (i = IEEE80211_WEP_NKID; i < sc->sc_keymax / 4; i++) {
			if (!test_bit(i, sc->sc_keymap) &&
			    (test_bit(i + 32, sc->sc_keymap) ||
			     test_bit(i + 64, sc->sc_keymap) ||
			     test_bit(i + 64 + 32, sc->sc_keymap)))
				return i;
			if (!test_bit(i + 32, sc->sc_keymap) &&
			    (test_bit(i, sc->sc_keymap) ||
			     test_bit(i + 64, sc->sc_keymap) ||
			     test_bit(i + 64 + 32, sc->sc_keymap)))
				return i + 32;
			if (!test_bit(i + 64, sc->sc_keymap) &&
			    (test_bit(i , sc->sc_keymap) ||
			     test_bit(i + 32, sc->sc_keymap) ||
			     test_bit(i + 64 + 32, sc->sc_keymap)))
727
				return i + 64;
728 729 730 731
			if (!test_bit(i + 64 + 32, sc->sc_keymap) &&
			    (test_bit(i, sc->sc_keymap) ||
			     test_bit(i + 32, sc->sc_keymap) ||
			     test_bit(i + 64, sc->sc_keymap)))
732
				return i + 64 + 32;
733 734 735 736 737 738 739 740 741 742 743 744 745 746
		}
	} else {
		for (i = IEEE80211_WEP_NKID; i < sc->sc_keymax / 2; i++) {
			if (!test_bit(i, sc->sc_keymap) &&
			    test_bit(i + 64, sc->sc_keymap))
				return i;
			if (test_bit(i, sc->sc_keymap) &&
			    !test_bit(i + 64, sc->sc_keymap))
				return i + 64;
		}
	}

	/* No partially used TKIP slots, pick any available slot */
	for (i = IEEE80211_WEP_NKID; i < sc->sc_keymax; i++) {
747 748 749 750 751 752 753 754 755 756 757 758
		/* Do not allow slots that could be needed for TKIP group keys
		 * to be used. This limitation could be removed if we know that
		 * TKIP will not be used. */
		if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
			continue;
		if (sc->sc_splitmic) {
			if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
				continue;
			if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
				continue;
		}

759 760 761 762 763 764
		if (!test_bit(i, sc->sc_keymap))
			return i; /* Found a free slot for a key */
	}

	/* No free slot found */
	return -1;
765 766 767
}

static int ath_key_config(struct ath_softc *sc,
768
			  struct ieee80211_sta *sta,
769 770 771 772 773
			  struct ieee80211_key_conf *key)
{
	struct ath9k_keyval hk;
	const u8 *mac = NULL;
	int ret = 0;
774
	int idx;
775 776 777 778 779 780 781 782 783 784 785 786 787 788

	memset(&hk, 0, sizeof(hk));

	switch (key->alg) {
	case ALG_WEP:
		hk.kv_type = ATH9K_CIPHER_WEP;
		break;
	case ALG_TKIP:
		hk.kv_type = ATH9K_CIPHER_TKIP;
		break;
	case ALG_CCMP:
		hk.kv_type = ATH9K_CIPHER_AES_CCM;
		break;
	default:
J
Jouni Malinen 已提交
789
		return -EOPNOTSUPP;
790 791
	}

792
	hk.kv_len = key->keylen;
793 794
	memcpy(hk.kv_val, key->key, key->keylen);

795 796 797 798 799 800
	if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
		/* For now, use the default keys for broadcast keys. This may
		 * need to change with virtual interfaces. */
		idx = key->keyidx;
	} else if (key->keyidx) {
		struct ieee80211_vif *vif;
801

802 803 804 805
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

806 807 808 809 810 811 812
		vif = sc->sc_vaps[0];
		if (vif->type != NL80211_IFTYPE_AP) {
			/* Only keyidx 0 should be used with unicast key, but
			 * allow this for client mode for now. */
			idx = key->keyidx;
		} else
			return -EIO;
813
	} else {
814 815 816 817
		if (WARN_ON(!sta))
			return -EOPNOTSUPP;
		mac = sta->addr;

818 819 820 821 822
		if (key->alg == ALG_TKIP)
			idx = ath_reserve_key_cache_slot_tkip(sc);
		else
			idx = ath_reserve_key_cache_slot(sc);
		if (idx < 0)
J
Jouni Malinen 已提交
823
			return -ENOSPC; /* no free key cache entries */
824 825 826
	}

	if (key->alg == ALG_TKIP)
827
		ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac);
828
	else
829
		ret = ath_keyset(sc, idx, &hk, mac);
830 831 832 833

	if (!ret)
		return -EIO;

834 835 836 837 838 839 840 841 842 843
	set_bit(idx, sc->sc_keymap);
	if (key->alg == ALG_TKIP) {
		set_bit(idx + 64, sc->sc_keymap);
		if (sc->sc_splitmic) {
			set_bit(idx + 32, sc->sc_keymap);
			set_bit(idx + 64 + 32, sc->sc_keymap);
		}
	}

	return idx;
844 845 846 847
}

static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
{
848 849 850 851 852 853 854
	ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
	if (key->hw_key_idx < IEEE80211_WEP_NKID)
		return;

	clear_bit(key->hw_key_idx, sc->sc_keymap);
	if (key->alg != ALG_TKIP)
		return;
855

856 857 858 859 860
	clear_bit(key->hw_key_idx + 64, sc->sc_keymap);
	if (sc->sc_splitmic) {
		clear_bit(key->hw_key_idx + 32, sc->sc_keymap);
		clear_bit(key->hw_key_idx + 64 + 32, sc->sc_keymap);
	}
861 862
}

863 864
static void setup_ht_cap(struct ath_softc *sc,
			 struct ieee80211_sta_ht_cap *ht_info)
865
{
S
Sujith 已提交
866 867
#define	ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3	/* 2 ^ 16 */
#define	ATH9K_HT_CAP_MPDUDENSITY_8 0x6		/* 8 usec */
868

J
Johannes Berg 已提交
869 870 871 872 873
	ht_info->ht_supported = true;
	ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
		       IEEE80211_HT_CAP_SM_PS |
		       IEEE80211_HT_CAP_SGI_40 |
		       IEEE80211_HT_CAP_DSSSCCK40;
874

S
Sujith 已提交
875 876
	ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
	ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
877

J
Johannes Berg 已提交
878 879
	/* set up supported mcs set */
	memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
880 881 882 883 884

	switch(sc->sc_rx_chainmask) {
	case 1:
		ht_info->mcs.rx_mask[0] = 0xff;
		break;
S
Sujith 已提交
885
	case 3:
886 887 888 889 890 891 892 893
	case 5:
	case 7:
	default:
		ht_info->mcs.rx_mask[0] = 0xff;
		ht_info->mcs.rx_mask[1] = 0xff;
		break;
	}

J
Johannes Berg 已提交
894
	ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
895 896
}

897
static void ath9k_bss_assoc_info(struct ath_softc *sc,
S
Sujith 已提交
898
				 struct ieee80211_vif *vif,
899
				 struct ieee80211_bss_conf *bss_conf)
900
{
S
Sujith 已提交
901
	struct ath_vap *avp = (void *)vif->drv_priv;
902

903
	if (bss_conf->assoc) {
S
Sujith 已提交
904 905
		DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
			bss_conf->aid, sc->sc_curbssid);
906

907
		/* New association, store aid */
908
		if (avp->av_opmode == NL80211_IFTYPE_STATION) {
909 910 911 912
			sc->sc_curaid = bss_conf->aid;
			ath9k_hw_write_associd(sc->sc_ah, sc->sc_curbssid,
					       sc->sc_curaid);
		}
913

914 915 916
		/* Configure the beacon */
		ath_beacon_config(sc, 0);
		sc->sc_flags |= SC_OP_BEACONS;
917

918 919 920 921 922
		/* Reset rssi stats */
		sc->sc_halstats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
		sc->sc_halstats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
		sc->sc_halstats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
		sc->sc_halstats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
923

924 925 926 927
		/* Start ANI */
		mod_timer(&sc->sc_ani.timer,
			jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));

928
	} else {
S
Sujith 已提交
929
		DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
930
		sc->sc_curaid = 0;
931
	}
932
}
933

934 935 936
/********************************/
/*	 LED functions		*/
/********************************/
937

938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
static void ath_led_blink_work(struct work_struct *work)
{
	struct ath_softc *sc = container_of(work, struct ath_softc,
					    ath_led_blink_work.work);

	if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
		return;
	ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
			  (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);

	queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
			   (sc->sc_flags & SC_OP_LED_ON) ?
			   msecs_to_jiffies(sc->led_off_duration) :
			   msecs_to_jiffies(sc->led_on_duration));

	sc->led_on_duration =
			max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25);
	sc->led_off_duration =
			max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10);
	sc->led_on_cnt = sc->led_off_cnt = 0;
	if (sc->sc_flags & SC_OP_LED_ON)
		sc->sc_flags &= ~SC_OP_LED_ON;
	else
		sc->sc_flags |= SC_OP_LED_ON;
}

964 965 966 967 968
static void ath_led_brightness(struct led_classdev *led_cdev,
			       enum led_brightness brightness)
{
	struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
	struct ath_softc *sc = led->sc;
969

970 971 972
	switch (brightness) {
	case LED_OFF:
		if (led->led_type == ATH_LED_ASSOC ||
973 974 975
		    led->led_type == ATH_LED_RADIO) {
			ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
				(led->led_type == ATH_LED_RADIO));
976
			sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
977 978 979 980 981
			if (led->led_type == ATH_LED_RADIO)
				sc->sc_flags &= ~SC_OP_LED_ON;
		} else {
			sc->led_off_cnt++;
		}
982 983
		break;
	case LED_FULL:
984
		if (led->led_type == ATH_LED_ASSOC) {
985
			sc->sc_flags |= SC_OP_LED_ASSOCIATED;
986 987 988 989 990 991 992 993
			queue_delayed_work(sc->hw->workqueue,
					   &sc->ath_led_blink_work, 0);
		} else if (led->led_type == ATH_LED_RADIO) {
			ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
			sc->sc_flags |= SC_OP_LED_ON;
		} else {
			sc->led_on_cnt++;
		}
994 995 996
		break;
	default:
		break;
997
	}
998
}
999

1000 1001 1002 1003
static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
			    char *trigger)
{
	int ret;
1004

1005 1006 1007 1008
	led->sc = sc;
	led->led_cdev.name = led->name;
	led->led_cdev.default_trigger = trigger;
	led->led_cdev.brightness_set = ath_led_brightness;
1009

1010 1011 1012 1013 1014 1015 1016 1017
	ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
	if (ret)
		DPRINTF(sc, ATH_DBG_FATAL,
			"Failed to register led:%s", led->name);
	else
		led->registered = 1;
	return ret;
}
1018

1019 1020 1021 1022 1023
static void ath_unregister_led(struct ath_led *led)
{
	if (led->registered) {
		led_classdev_unregister(&led->led_cdev);
		led->registered = 0;
1024 1025 1026
	}
}

1027
static void ath_deinit_leds(struct ath_softc *sc)
1028
{
1029
	cancel_delayed_work_sync(&sc->ath_led_blink_work);
1030 1031 1032 1033 1034 1035 1036
	ath_unregister_led(&sc->assoc_led);
	sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
	ath_unregister_led(&sc->tx_led);
	ath_unregister_led(&sc->rx_led);
	ath_unregister_led(&sc->radio_led);
	ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
}
1037

1038 1039 1040 1041
static void ath_init_leds(struct ath_softc *sc)
{
	char *trigger;
	int ret;
1042

1043 1044 1045 1046 1047
	/* Configure gpio 1 for output */
	ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
	/* LED off, active low */
	ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
S
Sujith 已提交
1048

1049 1050
	INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);

1051 1052
	trigger = ieee80211_get_radio_led_name(sc->hw);
	snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
D
Danny Kukawka 已提交
1053
		"ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
1054 1055 1056 1057
	ret = ath_register_led(sc, &sc->radio_led, trigger);
	sc->radio_led.led_type = ATH_LED_RADIO;
	if (ret)
		goto fail;
S
Sujith 已提交
1058

1059 1060
	trigger = ieee80211_get_assoc_led_name(sc->hw);
	snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
D
Danny Kukawka 已提交
1061
		"ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
1062 1063 1064 1065
	ret = ath_register_led(sc, &sc->assoc_led, trigger);
	sc->assoc_led.led_type = ATH_LED_ASSOC;
	if (ret)
		goto fail;
1066

1067 1068
	trigger = ieee80211_get_tx_led_name(sc->hw);
	snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
D
Danny Kukawka 已提交
1069
		"ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
1070 1071 1072 1073
	ret = ath_register_led(sc, &sc->tx_led, trigger);
	sc->tx_led.led_type = ATH_LED_TX;
	if (ret)
		goto fail;
1074

1075 1076
	trigger = ieee80211_get_rx_led_name(sc->hw);
	snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
D
Danny Kukawka 已提交
1077
		"ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
1078 1079 1080 1081
	ret = ath_register_led(sc, &sc->rx_led, trigger);
	sc->rx_led.led_type = ATH_LED_RX;
	if (ret)
		goto fail;
1082

1083 1084 1085 1086
	return;

fail:
	ath_deinit_leds(sc);
1087 1088
}

1089
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
S
Sujith 已提交
1090

1091 1092 1093 1094 1095 1096 1097
/*******************/
/*	Rfkill	   */
/*******************/

static void ath_radio_enable(struct ath_softc *sc)
{
	struct ath_hal *ah = sc->sc_ah;
1098 1099
	struct ieee80211_channel *channel = sc->hw->conf.channel;
	int r;
1100

1101
	ath9k_ps_wakeup(sc);
1102
	spin_lock_bh(&sc->sc_resetlock);
1103 1104 1105 1106

	r = ath9k_hw_reset(ah, ah->ah_curchan, false);

	if (r) {
1107
		DPRINTF(sc, ATH_DBG_FATAL,
1108 1109 1110
			"Unable to reset channel %u (%uMhz) ",
			"reset status %u\n",
			channel->center_freq, r);
1111 1112 1113 1114 1115 1116
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath_update_txpow(sc);
	if (ath_startrecv(sc) != 0) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1117
			"Unable to restart recv logic\n");
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
		return;
	}

	if (sc->sc_flags & SC_OP_BEACONS)
		ath_beacon_config(sc, ATH_IF_ID_ANY);	/* restart beacons */

	/* Re-Enable  interrupts */
	ath9k_hw_set_interrupts(ah, sc->sc_imask);

	/* Enable LED */
	ath9k_hw_cfg_output(ah, ATH_LED_PIN,
			    AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
	ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);

	ieee80211_wake_queues(sc->hw);
1133
	ath9k_ps_restore(sc);
1134 1135 1136 1137 1138
}

static void ath_radio_disable(struct ath_softc *sc)
{
	struct ath_hal *ah = sc->sc_ah;
1139 1140
	struct ieee80211_channel *channel = sc->hw->conf.channel;
	int r;
1141

1142
	ath9k_ps_wakeup(sc);
1143 1144 1145 1146 1147 1148 1149 1150 1151
	ieee80211_stop_queues(sc->hw);

	/* Disable LED */
	ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
	ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);

	/* Disable interrupts */
	ath9k_hw_set_interrupts(ah, 0);

S
Sujith 已提交
1152
	ath_drain_all_txq(sc, false);	/* clear pending tx frames */
1153 1154 1155 1156
	ath_stoprecv(sc);		/* turn off frame recv */
	ath_flushrecv(sc);		/* flush recv queue */

	spin_lock_bh(&sc->sc_resetlock);
1157 1158
	r = ath9k_hw_reset(ah, ah->ah_curchan, false);
	if (r) {
1159
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1160
			"Unable to reset channel %u (%uMhz) "
1161 1162
			"reset status %u\n",
			channel->center_freq, r);
1163 1164 1165 1166 1167
	}
	spin_unlock_bh(&sc->sc_resetlock);

	ath9k_hw_phy_disable(ah);
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1168
	ath9k_ps_restore(sc);
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
}

static bool ath_is_rfkill_set(struct ath_softc *sc)
{
	struct ath_hal *ah = sc->sc_ah;

	return ath9k_hw_gpio_get(ah, ah->ah_rfkill_gpio) ==
				  ah->ah_rfkill_polarity;
}

/* h/w rfkill poll function */
static void ath_rfkill_poll(struct work_struct *work)
{
	struct ath_softc *sc = container_of(work, struct ath_softc,
					    rf_kill.rfkill_poll.work);
	bool radio_on;

	if (sc->sc_flags & SC_OP_INVALID)
		return;

	radio_on = !ath_is_rfkill_set(sc);

	/*
	 * enable/disable radio only when there is a
	 * state change in RF switch
	 */
	if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
		enum rfkill_state state;

		if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
			state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
				: RFKILL_STATE_HARD_BLOCKED;
		} else if (radio_on) {
			ath_radio_enable(sc);
			state = RFKILL_STATE_UNBLOCKED;
		} else {
			ath_radio_disable(sc);
			state = RFKILL_STATE_HARD_BLOCKED;
		}

		if (state == RFKILL_STATE_HARD_BLOCKED)
			sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
		else
			sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;

		rfkill_force_state(sc->rf_kill.rfkill, state);
	}

	queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
			   msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
}

/* s/w rfkill handler */
static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
{
	struct ath_softc *sc = data;

	switch (state) {
	case RFKILL_STATE_SOFT_BLOCKED:
		if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
		    SC_OP_RFKILL_SW_BLOCKED)))
			ath_radio_disable(sc);
		sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
		return 0;
	case RFKILL_STATE_UNBLOCKED:
		if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
			sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
			if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
				DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
S
Sujith 已提交
1238
					"radio as it is disabled by h/w\n");
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
				return -EPERM;
			}
			ath_radio_enable(sc);
		}
		return 0;
	default:
		return -EINVAL;
	}
}

/* Init s/w rfkill */
static int ath_init_sw_rfkill(struct ath_softc *sc)
{
	sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
					     RFKILL_TYPE_WLAN);
	if (!sc->rf_kill.rfkill) {
		DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
		return -ENOMEM;
	}

	snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
D
Danny Kukawka 已提交
1260
		"ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
	sc->rf_kill.rfkill->data = sc;
	sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
	sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
	sc->rf_kill.rfkill->user_claim_unsupported = 1;

	return 0;
}

/* Deinitialize rfkill */
static void ath_deinit_rfkill(struct ath_softc *sc)
{
	if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
		cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);

	if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
		rfkill_unregister(sc->rf_kill.rfkill);
		sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
		sc->rf_kill.rfkill = NULL;
	}
}
S
Sujith 已提交
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295

static int ath_start_rfkill_poll(struct ath_softc *sc)
{
	if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
		queue_delayed_work(sc->hw->workqueue,
				   &sc->rf_kill.rfkill_poll, 0);

	if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
		if (rfkill_register(sc->rf_kill.rfkill)) {
			DPRINTF(sc, ATH_DBG_FATAL,
				"Unable to register rfkill\n");
			rfkill_free(sc->rf_kill.rfkill);

			/* Deinitialize the device */
1296
			ath_cleanup(sc);
S
Sujith 已提交
1297 1298 1299 1300 1301 1302 1303 1304
			return -EIO;
		} else {
			sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
		}
	}

	return 0;
}
1305 1306
#endif /* CONFIG_RFKILL */

1307
void ath_cleanup(struct ath_softc *sc)
1308 1309 1310 1311 1312 1313 1314
{
	ath_detach(sc);
	free_irq(sc->irq, sc);
	ath_bus_cleanup(sc);
	ieee80211_free_hw(sc->hw);
}

1315
void ath_detach(struct ath_softc *sc)
1316
{
1317
	struct ieee80211_hw *hw = sc->hw;
S
Sujith 已提交
1318
	int i = 0;
1319

1320 1321
	ath9k_ps_wakeup(sc);

S
Sujith 已提交
1322
	DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
1323

1324
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1325 1326
	ath_deinit_rfkill(sc);
#endif
1327 1328 1329
	ath_deinit_leds(sc);

	ieee80211_unregister_hw(hw);
1330 1331
	ath_rx_cleanup(sc);
	ath_tx_cleanup(sc);
1332

S
Sujith 已提交
1333 1334
	tasklet_kill(&sc->intr_tq);
	tasklet_kill(&sc->bcon_tasklet);
1335

S
Sujith 已提交
1336 1337
	if (!(sc->sc_flags & SC_OP_INVALID))
		ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
1338

S
Sujith 已提交
1339 1340 1341
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1342
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
1343 1344

	ath9k_hw_detach(sc->sc_ah);
1345
	ath9k_exit_debug(sc);
1346
	ath9k_ps_restore(sc);
1347 1348
}

S
Sujith 已提交
1349 1350 1351 1352 1353 1354 1355 1356 1357
static int ath_init(u16 devid, struct ath_softc *sc)
{
	struct ath_hal *ah = NULL;
	int status;
	int error = 0, i;
	int csz = 0;

	/* XXX: hardware will not be ready until ath_open() being called */
	sc->sc_flags |= SC_OP_INVALID;
1358

1359 1360
	if (ath9k_init_debug(sc) < 0)
		printk(KERN_ERR "Unable to create debugfs files\n");
S
Sujith 已提交
1361 1362

	spin_lock_init(&sc->sc_resetlock);
1363
	mutex_init(&sc->mutex);
S
Sujith 已提交
1364 1365 1366 1367 1368 1369 1370 1371
	tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
	tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
		     (unsigned long)sc);

	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
1372
	ath_read_cachesize(sc, &csz);
S
Sujith 已提交
1373 1374 1375 1376 1377 1378
	/* XXX assert csz is non-zero */
	sc->sc_cachelsz = csz << 2;	/* convert to bytes */

	ah = ath9k_hw_attach(devid, sc, sc->mem, &status);
	if (ah == NULL) {
		DPRINTF(sc, ATH_DBG_FATAL,
1379
			"Unable to attach hardware; HAL status %d\n", status);
S
Sujith 已提交
1380 1381 1382 1383 1384 1385 1386 1387 1388
		error = -ENXIO;
		goto bad;
	}
	sc->sc_ah = ah;

	/* Get the hardware key cache size. */
	sc->sc_keymax = ah->ah_caps.keycache_size;
	if (sc->sc_keymax > ATH_KEYMAX) {
		DPRINTF(sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
1389 1390
			"Warning, using only %u entries in %u key cache\n",
			ATH_KEYMAX, sc->sc_keymax);
S
Sujith 已提交
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
		sc->sc_keymax = ATH_KEYMAX;
	}

	/*
	 * Reset the key cache since some parts do not
	 * reset the contents on initial power up.
	 */
	for (i = 0; i < sc->sc_keymax; i++)
		ath9k_hw_keyreset(ah, (u16) i);

1401
	if (ath9k_regd_init(sc->sc_ah))
S
Sujith 已提交
1402 1403 1404
		goto bad;

	/* default to MONITOR mode */
1405 1406
	sc->sc_ah->ah_opmode = NL80211_IFTYPE_MONITOR;

S
Sujith 已提交
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	/* Setup rate tables */

	ath_rate_attach(sc);
	ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
	ath_setup_rates(sc, IEEE80211_BAND_5GHZ);

	/*
	 * Allocate hardware transmit queues: one queue for
	 * beacon frames and one data queue for each QoS
	 * priority.  Note that the hal handles reseting
	 * these queues at the needed time.
	 */
S
Sujith 已提交
1419 1420
	sc->beacon.beaconq = ath_beaconq_setup(ah);
	if (sc->beacon.beaconq == -1) {
S
Sujith 已提交
1421
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1422
			"Unable to setup a beacon xmit queue\n");
S
Sujith 已提交
1423 1424 1425
		error = -EIO;
		goto bad2;
	}
S
Sujith 已提交
1426 1427
	sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
	if (sc->beacon.cabq == NULL) {
S
Sujith 已提交
1428
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1429
			"Unable to setup CAB xmit queue\n");
S
Sujith 已提交
1430 1431 1432 1433 1434 1435 1436
		error = -EIO;
		goto bad2;
	}

	sc->sc_config.cabqReadytime = ATH_CABQ_READY_TIME;
	ath_cabq_update(sc);

S
Sujith 已提交
1437 1438
	for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
		sc->tx.hwq_map[i] = -1;
S
Sujith 已提交
1439 1440 1441 1442 1443

	/* Setup data queues */
	/* NB: ensure BK queue is the lowest priority h/w queue */
	if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1444
			"Unable to setup xmit queue for BK traffic\n");
S
Sujith 已提交
1445 1446 1447 1448 1449 1450
		error = -EIO;
		goto bad2;
	}

	if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1451
			"Unable to setup xmit queue for BE traffic\n");
S
Sujith 已提交
1452 1453 1454 1455 1456
		error = -EIO;
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1457
			"Unable to setup xmit queue for VI traffic\n");
S
Sujith 已提交
1458 1459 1460 1461 1462
		error = -EIO;
		goto bad2;
	}
	if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1463
			"Unable to setup xmit queue for VO traffic\n");
S
Sujith 已提交
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
		error = -EIO;
		goto bad2;
	}

	/* Initializes the noise floor to a reasonable default value.
	 * Later on this will be updated during ANI processing. */

	sc->sc_ani.sc_noise_floor = ATH_DEFAULT_NOISE_FLOOR;
	setup_timer(&sc->sc_ani.timer, ath_ani_calibrate, (unsigned long)sc);

	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)) {
		/*
		 * Whether we should enable h/w TKIP MIC.
		 * XXX: if we don't support WME TKIP MIC, then we wouldn't
		 * report WMM capable, so it's always safe to turn on
		 * TKIP MIC in this case.
		 */
		ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
				       0, 1, NULL);
	}

	/*
	 * Check whether the separate key cache entries
	 * are required to handle both tx+rx MIC keys.
	 * With split mic keys the number of stations is limited
	 * to 27 otherwise 59.
	 */
	if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				   ATH9K_CIPHER_TKIP, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
				      ATH9K_CIPHER_MIC, NULL)
	    && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
				      0, NULL))
		sc->sc_splitmic = 1;

	/* turn on mcast key search if possible */
	if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
		(void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
					     1, NULL);

	sc->sc_config.txpowlimit = ATH_TXPOWER_MAX;
	sc->sc_config.txpowlimit_override = 0;

	/* 11n Capabilities */
	if (ah->ah_caps.hw_caps & ATH9K_HW_CAP_HT) {
		sc->sc_flags |= SC_OP_TXAGGR;
		sc->sc_flags |= SC_OP_RXAGGR;
	}

	sc->sc_tx_chainmask = ah->ah_caps.tx_chainmask;
	sc->sc_rx_chainmask = ah->ah_caps.rx_chainmask;

	ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
S
Sujith 已提交
1518
	sc->rx.defant = ath9k_hw_getdefantenna(ah);
S
Sujith 已提交
1519 1520 1521 1522 1523 1524 1525 1526

	ath9k_hw_getmac(ah, sc->sc_myaddr);
	if (ah->ah_caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) {
		ath9k_hw_getbssidmask(ah, sc->sc_bssidmask);
		ATH_SET_VAP_BSSID_MASK(sc->sc_bssidmask);
		ath9k_hw_setbssidmask(ah, sc->sc_bssidmask);
	}

S
Sujith 已提交
1527
	sc->beacon.slottime = ATH9K_SLOT_TIME_9;	/* default to short slot time */
S
Sujith 已提交
1528 1529

	/* initialize beacon slots */
S
Sujith 已提交
1530 1531
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
		sc->beacon.bslot[i] = ATH_IF_ID_ANY;
S
Sujith 已提交
1532 1533 1534 1535 1536 1537

	/* save MISC configurations */
	sc->sc_config.swBeaconProcess = 1;

	/* setup channels and rates */

1538
	sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
S
Sujith 已提交
1539 1540 1541
	sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
		sc->rates[IEEE80211_BAND_2GHZ];
	sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
1542 1543
	sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
		ARRAY_SIZE(ath9k_2ghz_chantable);
S
Sujith 已提交
1544 1545

	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->ah_caps.wireless_modes)) {
1546
		sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
S
Sujith 已提交
1547 1548 1549
		sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
			sc->rates[IEEE80211_BAND_5GHZ];
		sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
1550 1551
		sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
			ARRAY_SIZE(ath9k_5ghz_chantable);
S
Sujith 已提交
1552 1553
	}

1554 1555 1556
	if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
		ath9k_hw_btcoex_enable(sc->sc_ah);

S
Sujith 已提交
1557 1558 1559 1560 1561
	return 0;
bad2:
	/* cleanup tx queues */
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
S
Sujith 已提交
1562
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
1563 1564 1565 1566 1567 1568 1569
bad:
	if (ah)
		ath9k_hw_detach(ah);

	return error;
}

1570
int ath_attach(u16 devid, struct ath_softc *sc)
1571
{
1572 1573
	struct ieee80211_hw *hw = sc->hw;
	int error = 0;
1574

S
Sujith 已提交
1575
	DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
1576

1577 1578 1579
	error = ath_init(devid, sc);
	if (error != 0)
		return error;
1580

1581
	/* get mac address from hardware and set in mac80211 */
1582

1583
	SET_IEEE80211_PERM_ADDR(hw, sc->sc_myaddr);
1584

S
Sujith 已提交
1585 1586 1587
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
		IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
		IEEE80211_HW_SIGNAL_DBM |
1588 1589 1590
		IEEE80211_HW_AMPDU_AGGREGATION |
		IEEE80211_HW_SUPPORTS_PS |
		IEEE80211_HW_PS_NULLFUNC_STACK;
1591

1592 1593 1594
	if (AR_SREV_9160_10_OR_LATER(sc->sc_ah))
		hw->flags |= IEEE80211_HW_MFP_CAPABLE;

S
Sujith 已提交
1595 1596 1597 1598
	hw->wiphy->interface_modes =
		BIT(NL80211_IFTYPE_AP) |
		BIT(NL80211_IFTYPE_STATION) |
		BIT(NL80211_IFTYPE_ADHOC);
1599

1600 1601 1602
	hw->wiphy->reg_notifier = ath9k_reg_notifier;
	hw->wiphy->strict_regulatory = true;

1603
	hw->queues = 4;
S
Sujith 已提交
1604 1605
	hw->max_rates = 4;
	hw->max_rate_tries = ATH_11N_TXMAXTRY;
S
Sujith 已提交
1606
	hw->sta_data_size = sizeof(struct ath_node);
S
Sujith 已提交
1607
	hw->vif_data_size = sizeof(struct ath_vap);
1608

1609
	hw->rate_control_algorithm = "ath9k_rate_control";
1610

S
Sujith 已提交
1611
	if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_HT) {
1612
		setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
S
Sujith 已提交
1613
		if (test_bit(ATH9K_MODE_11A, sc->sc_ah->ah_caps.wireless_modes))
1614
			setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
S
Sujith 已提交
1615 1616 1617 1618 1619 1620 1621
	}

	hw->wiphy->bands[IEEE80211_BAND_2GHZ] =	&sc->sbands[IEEE80211_BAND_2GHZ];
	if (test_bit(ATH9K_MODE_11A, sc->sc_ah->ah_caps.wireless_modes))
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
			&sc->sbands[IEEE80211_BAND_5GHZ];

1622 1623 1624 1625
	/* initialize tx/rx engine */
	error = ath_tx_init(sc, ATH_TXBUF);
	if (error != 0)
		goto detach;
1626

1627 1628 1629
	error = ath_rx_init(sc, ATH_RXBUF);
	if (error != 0)
		goto detach;
1630

1631
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1632 1633 1634 1635 1636 1637 1638 1639 1640
	/* Initialze h/w Rfkill */
	if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
		INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);

	/* Initialize s/w rfkill */
	if (ath_init_sw_rfkill(sc))
		goto detach;
#endif

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
	if (ath9k_is_world_regd(sc->sc_ah)) {
		/* Anything applied here (prior to wiphy registratoin) gets
		 * saved on the wiphy orig_* parameters */
		const struct ieee80211_regdomain *regd =
			ath9k_world_regdomain(sc->sc_ah);
		hw->wiphy->custom_regulatory = true;
		hw->wiphy->strict_regulatory = false;
		wiphy_apply_custom_regulatory(sc->hw->wiphy, regd);
		ath9k_reg_apply_radar_flags(hw->wiphy);
		ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
	} else {
		/* This gets applied in the case of the absense of CRDA,
		 * its our own custom world regulatory domain, similar to
		 * cfg80211's but we enable passive scanning */
		const struct ieee80211_regdomain *regd =
			ath9k_default_world_regdomain();
		wiphy_apply_custom_regulatory(sc->hw->wiphy, regd);
		ath9k_reg_apply_radar_flags(hw->wiphy);
		ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
	}

1662
	error = ieee80211_register_hw(hw);
1663

1664 1665 1666
	if (!ath9k_is_world_regd(sc->sc_ah))
		regulatory_hint(hw->wiphy, sc->sc_ah->alpha2);

1667 1668
	/* Initialize LED control */
	ath_init_leds(sc);
1669

1670

1671 1672 1673 1674
	return 0;
detach:
	ath_detach(sc);
	return error;
1675 1676
}

S
Sujith 已提交
1677 1678 1679
int ath_reset(struct ath_softc *sc, bool retry_tx)
{
	struct ath_hal *ah = sc->sc_ah;
1680
	struct ieee80211_hw *hw = sc->hw;
1681
	int r;
S
Sujith 已提交
1682 1683

	ath9k_hw_set_interrupts(ah, 0);
S
Sujith 已提交
1684
	ath_drain_all_txq(sc, retry_tx);
S
Sujith 已提交
1685 1686 1687 1688
	ath_stoprecv(sc);
	ath_flushrecv(sc);

	spin_lock_bh(&sc->sc_resetlock);
1689 1690
	r = ath9k_hw_reset(ah, sc->sc_ah->ah_curchan, false);
	if (r)
S
Sujith 已提交
1691
		DPRINTF(sc, ATH_DBG_FATAL,
1692
			"Unable to reset hardware; reset status %u\n", r);
S
Sujith 已提交
1693 1694 1695
	spin_unlock_bh(&sc->sc_resetlock);

	if (ath_startrecv(sc) != 0)
S
Sujith 已提交
1696
		DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
S
Sujith 已提交
1697 1698 1699 1700 1701 1702

	/*
	 * We may be doing a reset in response to a request
	 * that changes the channel so update any state that
	 * might change as a result.
	 */
1703
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715

	ath_update_txpow(sc);

	if (sc->sc_flags & SC_OP_BEACONS)
		ath_beacon_config(sc, ATH_IF_ID_ANY);	/* restart beacons */

	ath9k_hw_set_interrupts(ah, sc->sc_imask);

	if (retry_tx) {
		int i;
		for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
			if (ATH_TXQ_SETUP(sc, i)) {
S
Sujith 已提交
1716 1717 1718
				spin_lock_bh(&sc->tx.txq[i].axq_lock);
				ath_txq_schedule(sc, &sc->tx.txq[i]);
				spin_unlock_bh(&sc->tx.txq[i].axq_lock);
S
Sujith 已提交
1719 1720 1721 1722
			}
		}
	}

1723
	return r;
S
Sujith 已提交
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
}

/*
 *  This function will allocate both the DMA descriptor structure, and the
 *  buffers it contains.  These are used to contain the descriptors used
 *  by the system.
*/
int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
		      struct list_head *head, const char *name,
		      int nbuf, int ndesc)
{
#define	DS2PHYS(_dd, _ds)						\
	((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)

	struct ath_desc *ds;
	struct ath_buf *bf;
	int i, bsize, error;

S
Sujith 已提交
1744 1745
	DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
		name, nbuf, ndesc);
S
Sujith 已提交
1746 1747 1748

	/* ath_desc must be a multiple of DWORDs */
	if ((sizeof(struct ath_desc) % 4) != 0) {
S
Sujith 已提交
1749
		DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
S
Sujith 已提交
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
		ASSERT((sizeof(struct ath_desc) % 4) == 0);
		error = -ENOMEM;
		goto fail;
	}

	dd->dd_name = name;
	dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;

	/*
	 * Need additional DMA memory because we can't use
	 * descriptors that cross the 4K page boundary. Assume
	 * one skipped descriptor per 4K page.
	 */
	if (!(sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
		u32 ndesc_skipped =
			ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
		u32 dma_len;

		while (ndesc_skipped) {
			dma_len = ndesc_skipped * sizeof(struct ath_desc);
			dd->dd_desc_len += dma_len;

			ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
		};
	}

	/* allocate descriptors */
1777 1778
	dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
					 &dd->dd_desc_paddr, GFP_ATOMIC);
S
Sujith 已提交
1779 1780 1781 1782 1783
	if (dd->dd_desc == NULL) {
		error = -ENOMEM;
		goto fail;
	}
	ds = dd->dd_desc;
S
Sujith 已提交
1784 1785
	DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
		dd->dd_name, ds, (u32) dd->dd_desc_len,
S
Sujith 已提交
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
		ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);

	/* allocate buffers */
	bsize = sizeof(struct ath_buf) * nbuf;
	bf = kmalloc(bsize, GFP_KERNEL);
	if (bf == NULL) {
		error = -ENOMEM;
		goto fail2;
	}
	memset(bf, 0, bsize);
	dd->dd_bufptr = bf;

	INIT_LIST_HEAD(head);
	for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
		bf->bf_desc = ds;
		bf->bf_daddr = DS2PHYS(dd, ds);

		if (!(sc->sc_ah->ah_caps.hw_caps &
		      ATH9K_HW_CAP_4KB_SPLITTRANS)) {
			/*
			 * Skip descriptor addresses which can cause 4KB
			 * boundary crossing (addr + length) with a 32 dword
			 * descriptor fetch.
			 */
			while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
				ASSERT((caddr_t) bf->bf_desc <
				       ((caddr_t) dd->dd_desc +
					dd->dd_desc_len));

				ds += ndesc;
				bf->bf_desc = ds;
				bf->bf_daddr = DS2PHYS(dd, ds);
			}
		}
		list_add_tail(&bf->list, head);
	}
	return 0;
fail2:
1824 1825
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
fail:
	memset(dd, 0, sizeof(*dd));
	return error;
#undef ATH_DESC_4KB_BOUND_CHECK
#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
#undef DS2PHYS
}

void ath_descdma_cleanup(struct ath_softc *sc,
			 struct ath_descdma *dd,
			 struct list_head *head)
{
1838 1839
	dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
			  dd->dd_desc_paddr);
S
Sujith 已提交
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851

	INIT_LIST_HEAD(head);
	kfree(dd->dd_bufptr);
	memset(dd, 0, sizeof(*dd));
}

int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case 0:
S
Sujith 已提交
1852
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
S
Sujith 已提交
1853 1854
		break;
	case 1:
S
Sujith 已提交
1855
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
S
Sujith 已提交
1856 1857
		break;
	case 2:
S
Sujith 已提交
1858
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
1859 1860
		break;
	case 3:
S
Sujith 已提交
1861
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
S
Sujith 已提交
1862 1863
		break;
	default:
S
Sujith 已提交
1864
		qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
S
Sujith 已提交
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
		break;
	}

	return qnum;
}

int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
{
	int qnum;

	switch (queue) {
	case ATH9K_WME_AC_VO:
		qnum = 0;
		break;
	case ATH9K_WME_AC_VI:
		qnum = 1;
		break;
	case ATH9K_WME_AC_BE:
		qnum = 2;
		break;
	case ATH9K_WME_AC_BK:
		qnum = 3;
		break;
	default:
		qnum = -1;
		break;
	}

	return qnum;
}

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
/* XXX: Remove me once we don't depend on ath9k_channel for all
 * this redundant data */
static void ath9k_update_ichannel(struct ath_softc *sc,
			  struct ath9k_channel *ichan)
{
	struct ieee80211_hw *hw = sc->hw;
	struct ieee80211_channel *chan = hw->conf.channel;
	struct ieee80211_conf *conf = &hw->conf;

	ichan->channel = chan->center_freq;
	ichan->chan = chan;

	if (chan->band == IEEE80211_BAND_2GHZ) {
		ichan->chanmode = CHANNEL_G;
		ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
	} else {
		ichan->chanmode = CHANNEL_A;
		ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
	}

	sc->tx_chan_width = ATH9K_HT_MACMODE_20;

	if (conf_is_ht(conf)) {
		if (conf_is_ht40(conf))
			sc->tx_chan_width = ATH9K_HT_MACMODE_2040;

		ichan->chanmode = ath_get_extchanmode(sc, chan,
					    conf->channel_type);
	}
}

S
Sujith 已提交
1927 1928 1929 1930
/**********************/
/* mac80211 callbacks */
/**********************/

1931
static int ath9k_start(struct ieee80211_hw *hw)
1932 1933
{
	struct ath_softc *sc = hw->priv;
1934
	struct ieee80211_channel *curchan = hw->conf.channel;
S
Sujith 已提交
1935
	struct ath9k_channel *init_channel;
1936
	int r, pos;
1937

S
Sujith 已提交
1938 1939
	DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
		"initial channel: %d MHz\n", curchan->center_freq);
1940

1941
	/* setup initial channel */
1942

1943
	pos = curchan->hw_value;
1944

S
Sujith 已提交
1945
	init_channel = &sc->sc_ah->ah_channels[pos];
1946
	ath9k_update_ichannel(sc, init_channel);
S
Sujith 已提交
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958

	/* Reset SERDES registers */
	ath9k_hw_configpcipowersave(sc->sc_ah, 0);

	/*
	 * The basic interface to setting the hardware in a good
	 * state is ``reset''.  On return the hardware is known to
	 * be powered up and with interrupts disabled.  This must
	 * be followed by initialization of the appropriate bits
	 * and then setup of the interrupt mask.
	 */
	spin_lock_bh(&sc->sc_resetlock);
1959 1960
	r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
	if (r) {
S
Sujith 已提交
1961
		DPRINTF(sc, ATH_DBG_FATAL,
1962 1963 1964
			"Unable to reset hardware; reset status %u "
			"(freq %u MHz)\n", r,
			curchan->center_freq);
S
Sujith 已提交
1965
		spin_unlock_bh(&sc->sc_resetlock);
1966
		return r;
S
Sujith 已提交
1967 1968 1969 1970 1971 1972 1973 1974
	}
	spin_unlock_bh(&sc->sc_resetlock);

	/*
	 * This is needed only to setup initial state
	 * but it's best done after a reset.
	 */
	ath_update_txpow(sc);
1975

S
Sujith 已提交
1976 1977 1978 1979 1980 1981 1982 1983
	/*
	 * Setup the hardware after reset:
	 * The receive engine is set going.
	 * Frame transmit is handled entirely
	 * in the frame output path; there's nothing to do
	 * here except setup the interrupt mask.
	 */
	if (ath_startrecv(sc) != 0) {
1984
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
1985
			"Unable to start recv logic\n");
1986
		return -EIO;
1987
	}
1988

S
Sujith 已提交
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	/* Setup our intr mask. */
	sc->sc_imask = ATH9K_INT_RX | ATH9K_INT_TX
		| ATH9K_INT_RXEOL | ATH9K_INT_RXORN
		| ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;

	if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_GTT)
		sc->sc_imask |= ATH9K_INT_GTT;

	if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_HT)
		sc->sc_imask |= ATH9K_INT_CST;

2000
	ath_cache_conf_rate(sc, &hw->conf);
S
Sujith 已提交
2001 2002 2003 2004 2005 2006 2007 2008 2009

	sc->sc_flags &= ~SC_OP_INVALID;

	/* Disable BMISS interrupt when we're not associated */
	sc->sc_imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
	ath9k_hw_set_interrupts(sc->sc_ah, sc->sc_imask);

	ieee80211_wake_queues(sc->hw);

2010
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2011
	r = ath_start_rfkill_poll(sc);
2012
#endif
2013
	return r;
2014 2015
}

2016 2017
static int ath9k_tx(struct ieee80211_hw *hw,
		    struct sk_buff *skb)
2018
{
S
Sujith 已提交
2019
	struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
2020
	struct ath_softc *sc = hw->priv;
S
Sujith 已提交
2021
	struct ath_tx_control txctl;
2022
	int hdrlen, padsize;
S
Sujith 已提交
2023 2024

	memset(&txctl, 0, sizeof(struct ath_tx_control));
2025

2026 2027 2028 2029 2030 2031 2032 2033
	/*
	 * As a temporary workaround, assign seq# here; this will likely need
	 * to be cleaned up to work better with Beacon transmission and virtual
	 * BSSes.
	 */
	if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
		struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
		if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
S
Sujith 已提交
2034
			sc->tx.seq_no += 0x10;
2035
		hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
S
Sujith 已提交
2036
		hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
2037
	}
2038

2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
	/* Add the padding after the header if this is not already done */
	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
	if (hdrlen & 3) {
		padsize = hdrlen % 4;
		if (skb_headroom(skb) < padsize)
			return -1;
		skb_push(skb, padsize);
		memmove(skb->data, skb->data + padsize, hdrlen);
	}

S
Sujith 已提交
2049 2050 2051 2052 2053 2054
	/* Check if a tx queue is available */

	txctl.txq = ath_test_get_txq(sc, skb);
	if (!txctl.txq)
		goto exit;

S
Sujith 已提交
2055
	DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
2056

S
Sujith 已提交
2057
	if (ath_tx_start(sc, skb, &txctl) != 0) {
S
Sujith 已提交
2058
		DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
S
Sujith 已提交
2059
		goto exit;
2060 2061
	}

S
Sujith 已提交
2062 2063 2064
	return 0;
exit:
	dev_kfree_skb_any(skb);
2065
	return 0;
2066 2067
}

2068
static void ath9k_stop(struct ieee80211_hw *hw)
2069 2070 2071
{
	struct ath_softc *sc = hw->priv;

S
Sujith 已提交
2072
	if (sc->sc_flags & SC_OP_INVALID) {
S
Sujith 已提交
2073
		DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
S
Sujith 已提交
2074 2075
		return;
	}
2076

S
Sujith 已提交
2077
	DPRINTF(sc, ATH_DBG_CONFIG, "Cleaning up\n");
S
Sujith 已提交
2078 2079 2080 2081 2082 2083 2084 2085

	ieee80211_stop_queues(sc->hw);

	/* make sure h/w will not generate any interrupt
	 * before setting the invalid flag. */
	ath9k_hw_set_interrupts(sc->sc_ah, 0);

	if (!(sc->sc_flags & SC_OP_INVALID)) {
S
Sujith 已提交
2086
		ath_drain_all_txq(sc, false);
S
Sujith 已提交
2087 2088 2089
		ath_stoprecv(sc);
		ath9k_hw_phy_disable(sc->sc_ah);
	} else
S
Sujith 已提交
2090
		sc->rx.rxlink = NULL;
S
Sujith 已提交
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100

#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
	if (sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
		cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
#endif
	/* disable HAL and put h/w to sleep */
	ath9k_hw_disable(sc->sc_ah);
	ath9k_hw_configpcipowersave(sc->sc_ah, 1);

	sc->sc_flags |= SC_OP_INVALID;
2101

S
Sujith 已提交
2102
	DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
2103 2104
}

2105 2106
static int ath9k_add_interface(struct ieee80211_hw *hw,
			       struct ieee80211_if_init_conf *conf)
2107 2108
{
	struct ath_softc *sc = hw->priv;
S
Sujith 已提交
2109
	struct ath_vap *avp = (void *)conf->vif->drv_priv;
2110
	enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
2111

2112 2113 2114 2115 2116 2117
	/* Support only vap for now */

	if (sc->sc_nvaps)
		return -ENOBUFS;

	switch (conf->type) {
2118
	case NL80211_IFTYPE_STATION:
2119
		ic_opmode = NL80211_IFTYPE_STATION;
2120
		break;
2121
	case NL80211_IFTYPE_ADHOC:
2122
		ic_opmode = NL80211_IFTYPE_ADHOC;
2123
		break;
2124
	case NL80211_IFTYPE_AP:
2125
		ic_opmode = NL80211_IFTYPE_AP;
2126 2127 2128
		break;
	default:
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2129
			"Interface type %d not yet supported\n", conf->type);
2130
		return -EOPNOTSUPP;
2131 2132
	}

S
Sujith 已提交
2133
	DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VAP of type: %d\n", ic_opmode);
2134

S
Sujith 已提交
2135 2136 2137 2138
	/* Set the VAP opmode */
	avp->av_opmode = ic_opmode;
	avp->av_bslot = -1;

2139
	if (ic_opmode == NL80211_IFTYPE_AP)
S
Sujith 已提交
2140 2141 2142 2143 2144 2145 2146 2147
		ath9k_hw_set_tsfadjust(sc->sc_ah, 1);

	sc->sc_vaps[0] = conf->vif;
	sc->sc_nvaps++;

	/* Set the device opmode */
	sc->sc_ah->ah_opmode = ic_opmode;

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	/*
	 * Enable MIB interrupts when there are hardware phy counters.
	 * Note we only do this (at the moment) for station mode.
	 */
	if (ath9k_hw_phycounters(sc->sc_ah) &&
	    ((conf->type == NL80211_IFTYPE_STATION) ||
	     (conf->type == NL80211_IFTYPE_ADHOC)))
		sc->sc_imask |= ATH9K_INT_MIB;
	/*
	 * Some hardware processes the TIM IE and fires an
	 * interrupt when the TIM bit is set.  For hardware
	 * that does, if not overridden by configuration,
	 * enable the TIM interrupt when operating as station.
	 */
	if ((sc->sc_ah->ah_caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
	    (conf->type == NL80211_IFTYPE_STATION) &&
	    !sc->sc_config.swBeaconProcess)
		sc->sc_imask |= ATH9K_INT_TIM;

	ath9k_hw_set_interrupts(sc->sc_ah, sc->sc_imask);

2169 2170 2171 2172 2173 2174 2175
	if (conf->type == NL80211_IFTYPE_AP) {
		/* TODO: is this a suitable place to start ANI for AP mode? */
		/* Start ANI */
		mod_timer(&sc->sc_ani.timer,
			  jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
	}

2176
	return 0;
2177 2178
}

2179 2180
static void ath9k_remove_interface(struct ieee80211_hw *hw,
				   struct ieee80211_if_init_conf *conf)
2181
{
2182
	struct ath_softc *sc = hw->priv;
S
Sujith 已提交
2183
	struct ath_vap *avp = (void *)conf->vif->drv_priv;
2184

S
Sujith 已提交
2185
	DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
2186

2187 2188
	/* Stop ANI */
	del_timer_sync(&sc->sc_ani.timer);
J
Jouni Malinen 已提交
2189

2190
	/* Reclaim beacon resources */
2191 2192
	if (sc->sc_ah->ah_opmode == NL80211_IFTYPE_AP ||
	    sc->sc_ah->ah_opmode == NL80211_IFTYPE_ADHOC) {
S
Sujith 已提交
2193
		ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2194
		ath_beacon_return(sc, avp);
J
Jouni Malinen 已提交
2195
	}
2196

2197
	sc->sc_flags &= ~SC_OP_BEACONS;
2198

S
Sujith 已提交
2199 2200
	sc->sc_vaps[0] = NULL;
	sc->sc_nvaps--;
2201 2202
}

2203
static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
2204
{
2205
	struct ath_softc *sc = hw->priv;
2206
	struct ieee80211_conf *conf = &hw->conf;
2207

2208
	mutex_lock(&sc->mutex);
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229
	if (changed & IEEE80211_CONF_CHANGE_PS) {
		if (conf->flags & IEEE80211_CONF_PS) {
			if ((sc->sc_imask & ATH9K_INT_TIM_TIMER) == 0) {
				sc->sc_imask |= ATH9K_INT_TIM_TIMER;
				ath9k_hw_set_interrupts(sc->sc_ah,
						sc->sc_imask);
			}
			ath9k_hw_setrxabort(sc->sc_ah, 1);
			ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
		} else {
			ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
			ath9k_hw_setrxabort(sc->sc_ah, 0);
			sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
			if (sc->sc_imask & ATH9K_INT_TIM_TIMER) {
				sc->sc_imask &= ~ATH9K_INT_TIM_TIMER;
				ath9k_hw_set_interrupts(sc->sc_ah,
						sc->sc_imask);
			}
		}
	}

2230
	if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
2231
		struct ieee80211_channel *curchan = hw->conf.channel;
2232
		int pos = curchan->hw_value;
J
Johannes Berg 已提交
2233

S
Sujith 已提交
2234 2235
		DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
			curchan->center_freq);
2236

2237 2238
		/* XXX: remove me eventualy */
		ath9k_update_ichannel(sc, &sc->sc_ah->ah_channels[pos]);
2239

2240
		ath_update_chainmask(sc, conf_is_ht(conf));
S
Sujith 已提交
2241

2242
		if (ath_set_channel(sc, &sc->sc_ah->ah_channels[pos]) < 0) {
S
Sujith 已提交
2243
			DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
2244
			mutex_unlock(&sc->mutex);
2245 2246
			return -EINVAL;
		}
S
Sujith 已提交
2247
	}
2248

2249 2250
	if (changed & IEEE80211_CONF_CHANGE_POWER)
		sc->sc_config.txpowlimit = 2 * conf->power_level;
2251

2252
	mutex_unlock(&sc->mutex);
2253 2254 2255
	return 0;
}

2256 2257 2258
static int ath9k_config_interface(struct ieee80211_hw *hw,
				  struct ieee80211_vif *vif,
				  struct ieee80211_if_conf *conf)
2259
{
2260 2261
	struct ath_softc *sc = hw->priv;
	struct ath_hal *ah = sc->sc_ah;
S
Sujith 已提交
2262
	struct ath_vap *avp = (void *)vif->drv_priv;
2263 2264
	u32 rfilt = 0;
	int error, i;
2265

2266 2267
	/* TODO: Need to decide which hw opmode to use for multi-interface
	 * cases */
2268
	if (vif->type == NL80211_IFTYPE_AP &&
2269 2270
	    ah->ah_opmode != NL80211_IFTYPE_AP) {
		ah->ah_opmode = NL80211_IFTYPE_STATION;
2271 2272 2273 2274 2275
		ath9k_hw_setopmode(ah);
		ath9k_hw_write_associd(ah, sc->sc_myaddr, 0);
		/* Request full reset to get hw opmode changed properly */
		sc->sc_flags |= SC_OP_FULL_RESET;
	}
2276

2277 2278 2279
	if ((conf->changed & IEEE80211_IFCC_BSSID) &&
	    !is_zero_ether_addr(conf->bssid)) {
		switch (vif->type) {
2280 2281
		case NL80211_IFTYPE_STATION:
		case NL80211_IFTYPE_ADHOC:
2282 2283 2284 2285 2286
			/* Set BSSID */
			memcpy(sc->sc_curbssid, conf->bssid, ETH_ALEN);
			sc->sc_curaid = 0;
			ath9k_hw_write_associd(sc->sc_ah, sc->sc_curbssid,
					       sc->sc_curaid);
2287

2288 2289
			/* Set aggregation protection mode parameters */
			sc->sc_config.ath_aggr_prot = 0;
2290

2291
			DPRINTF(sc, ATH_DBG_CONFIG,
S
Sujith 已提交
2292 2293
				"RX filter 0x%x bssid %pM aid 0x%x\n",
				rfilt, sc->sc_curbssid, sc->sc_curaid);
2294

2295 2296
			/* need to reconfigure the beacon */
			sc->sc_flags &= ~SC_OP_BEACONS ;
2297

2298 2299 2300 2301 2302
			break;
		default:
			break;
		}
	}
2303

2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
	if ((vif->type == NL80211_IFTYPE_ADHOC) ||
	    (vif->type == NL80211_IFTYPE_AP)) {
		if ((conf->changed & IEEE80211_IFCC_BEACON) ||
		    (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
		     conf->enable_beacon)) {
			/*
			 * Allocate and setup the beacon frame.
			 *
			 * Stop any previous beacon DMA.  This may be
			 * necessary, for example, when an ibss merge
			 * causes reconfiguration; we may be called
			 * with beacon transmission active.
			 */
			ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
2318

2319 2320 2321
			error = ath_beacon_alloc(sc, 0);
			if (error != 0)
				return error;
2322

2323 2324
			ath_beacon_sync(sc, 0);
		}
2325
	}
2326

2327
	/* Check for WLAN_CAPABILITY_PRIVACY ? */
2328
	if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
2329 2330 2331 2332 2333 2334
		for (i = 0; i < IEEE80211_WEP_NKID; i++)
			if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
				ath9k_hw_keysetmac(sc->sc_ah,
						   (u16)i,
						   sc->sc_curbssid);
	}
2335

2336
	/* Only legacy IBSS for now */
2337
	if (vif->type == NL80211_IFTYPE_ADHOC)
2338
		ath_update_chainmask(sc, 0);
2339

2340 2341
	return 0;
}
2342

2343 2344 2345 2346 2347 2348 2349
#define SUPPORTED_FILTERS			\
	(FIF_PROMISC_IN_BSS |			\
	FIF_ALLMULTI |				\
	FIF_CONTROL |				\
	FIF_OTHER_BSS |				\
	FIF_BCN_PRBRESP_PROMISC |		\
	FIF_FCSFAIL)
2350

2351 2352 2353 2354 2355 2356 2357 2358 2359
/* FIXME: sc->sc_full_reset ? */
static void ath9k_configure_filter(struct ieee80211_hw *hw,
				   unsigned int changed_flags,
				   unsigned int *total_flags,
				   int mc_count,
				   struct dev_mc_list *mclist)
{
	struct ath_softc *sc = hw->priv;
	u32 rfilt;
2360

2361 2362
	changed_flags &= SUPPORTED_FILTERS;
	*total_flags &= SUPPORTED_FILTERS;
2363

S
Sujith 已提交
2364
	sc->rx.rxfilter = *total_flags;
2365 2366
	rfilt = ath_calcrxfilter(sc);
	ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2367

2368 2369 2370 2371
	if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
		if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
			ath9k_hw_write_associd(sc->sc_ah, ath_bcast_mac, 0);
	}
2372

S
Sujith 已提交
2373
	DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
2374
}
2375

2376 2377 2378
static void ath9k_sta_notify(struct ieee80211_hw *hw,
			     struct ieee80211_vif *vif,
			     enum sta_notify_cmd cmd,
2379
			     struct ieee80211_sta *sta)
2380 2381
{
	struct ath_softc *sc = hw->priv;
2382

2383 2384
	switch (cmd) {
	case STA_NOTIFY_ADD:
S
Sujith 已提交
2385
		ath_node_attach(sc, sta);
2386 2387
		break;
	case STA_NOTIFY_REMOVE:
S
Sujith 已提交
2388
		ath_node_detach(sc, sta);
2389 2390 2391 2392
		break;
	default:
		break;
	}
2393 2394
}

2395 2396 2397
static int ath9k_conf_tx(struct ieee80211_hw *hw,
			 u16 queue,
			 const struct ieee80211_tx_queue_params *params)
2398
{
2399 2400 2401
	struct ath_softc *sc = hw->priv;
	struct ath9k_tx_queue_info qi;
	int ret = 0, qnum;
2402

2403 2404
	if (queue >= WME_NUM_AC)
		return 0;
2405

2406 2407 2408 2409 2410
	qi.tqi_aifs = params->aifs;
	qi.tqi_cwmin = params->cw_min;
	qi.tqi_cwmax = params->cw_max;
	qi.tqi_burstTime = params->txop;
	qnum = ath_get_hal_qnum(queue, sc);
2411

2412
	DPRINTF(sc, ATH_DBG_CONFIG,
S
Sujith 已提交
2413
		"Configure tx [queue/halq] [%d/%d],  "
2414
		"aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
S
Sujith 已提交
2415 2416
		queue, qnum, params->aifs, params->cw_min,
		params->cw_max, params->txop);
2417

2418 2419
	ret = ath_txq_update(sc, qnum, &qi);
	if (ret)
S
Sujith 已提交
2420
		DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
2421

2422 2423
	return ret;
}
2424

2425 2426
static int ath9k_set_key(struct ieee80211_hw *hw,
			 enum set_key_cmd cmd,
2427 2428
			 struct ieee80211_vif *vif,
			 struct ieee80211_sta *sta,
2429 2430 2431 2432
			 struct ieee80211_key_conf *key)
{
	struct ath_softc *sc = hw->priv;
	int ret = 0;
2433

2434
	ath9k_ps_wakeup(sc);
S
Sujith 已提交
2435
	DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
2436

2437 2438
	switch (cmd) {
	case SET_KEY:
2439
		ret = ath_key_config(sc, sta, key);
2440 2441
		if (ret >= 0) {
			key->hw_key_idx = ret;
2442 2443 2444 2445
			/* push IV and Michael MIC generation to stack */
			key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
			if (key->alg == ALG_TKIP)
				key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
2446 2447
			if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
				key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
2448
			ret = 0;
2449 2450 2451 2452 2453 2454 2455 2456
		}
		break;
	case DISABLE_KEY:
		ath_key_delete(sc, key);
		break;
	default:
		ret = -EINVAL;
	}
2457

2458
	ath9k_ps_restore(sc);
2459 2460
	return ret;
}
2461

2462 2463 2464 2465 2466 2467
static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
				   struct ieee80211_vif *vif,
				   struct ieee80211_bss_conf *bss_conf,
				   u32 changed)
{
	struct ath_softc *sc = hw->priv;
2468

2469
	if (changed & BSS_CHANGED_ERP_PREAMBLE) {
S
Sujith 已提交
2470
		DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
2471 2472 2473 2474 2475 2476
			bss_conf->use_short_preamble);
		if (bss_conf->use_short_preamble)
			sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
		else
			sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
	}
2477

2478
	if (changed & BSS_CHANGED_ERP_CTS_PROT) {
S
Sujith 已提交
2479
		DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
2480 2481 2482 2483 2484 2485 2486
			bss_conf->use_cts_prot);
		if (bss_conf->use_cts_prot &&
		    hw->conf.channel->band != IEEE80211_BAND_5GHZ)
			sc->sc_flags |= SC_OP_PROTECT_ENABLE;
		else
			sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
	}
2487

2488
	if (changed & BSS_CHANGED_ASSOC) {
S
Sujith 已提交
2489
		DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
2490
			bss_conf->assoc);
S
Sujith 已提交
2491
		ath9k_bss_assoc_info(sc, vif, bss_conf);
2492 2493
	}
}
2494

2495 2496 2497 2498 2499
static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
{
	u64 tsf;
	struct ath_softc *sc = hw->priv;
	struct ath_hal *ah = sc->sc_ah;
2500

2501
	tsf = ath9k_hw_gettsf64(ah);
2502

2503 2504
	return tsf;
}
2505

2506 2507 2508 2509 2510 2511 2512 2513
static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
{
	struct ath_softc *sc = hw->priv;
	struct ath_hal *ah = sc->sc_ah;

	ath9k_hw_settsf64(ah, tsf);
}

2514 2515 2516 2517
static void ath9k_reset_tsf(struct ieee80211_hw *hw)
{
	struct ath_softc *sc = hw->priv;
	struct ath_hal *ah = sc->sc_ah;
2518

2519 2520
	ath9k_hw_reset_tsf(ah);
}
2521

2522 2523
static int ath9k_ampdu_action(struct ieee80211_hw *hw,
		       enum ieee80211_ampdu_mlme_action action,
2524 2525
		       struct ieee80211_sta *sta,
		       u16 tid, u16 *ssn)
2526 2527 2528
{
	struct ath_softc *sc = hw->priv;
	int ret = 0;
2529

2530 2531
	switch (action) {
	case IEEE80211_AMPDU_RX_START:
2532 2533
		if (!(sc->sc_flags & SC_OP_RXAGGR))
			ret = -ENOTSUPP;
2534 2535 2536 2537
		break;
	case IEEE80211_AMPDU_RX_STOP:
		break;
	case IEEE80211_AMPDU_TX_START:
S
Sujith 已提交
2538
		ret = ath_tx_aggr_start(sc, sta, tid, ssn);
2539 2540
		if (ret < 0)
			DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2541
				"Unable to start TX aggregation\n");
2542
		else
2543
			ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
2544 2545
		break;
	case IEEE80211_AMPDU_TX_STOP:
S
Sujith 已提交
2546
		ret = ath_tx_aggr_stop(sc, sta, tid);
2547 2548
		if (ret < 0)
			DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
2549
				"Unable to stop TX aggregation\n");
2550

2551
		ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
2552
		break;
2553 2554 2555
	case IEEE80211_AMPDU_TX_RESUME:
		ath_tx_aggr_resume(sc, sta, tid);
		break;
2556
	default:
S
Sujith 已提交
2557
		DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
2558 2559 2560
	}

	return ret;
2561 2562
}

2563
struct ieee80211_ops ath9k_ops = {
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576
	.tx 		    = ath9k_tx,
	.start 		    = ath9k_start,
	.stop 		    = ath9k_stop,
	.add_interface 	    = ath9k_add_interface,
	.remove_interface   = ath9k_remove_interface,
	.config 	    = ath9k_config,
	.config_interface   = ath9k_config_interface,
	.configure_filter   = ath9k_configure_filter,
	.sta_notify         = ath9k_sta_notify,
	.conf_tx 	    = ath9k_conf_tx,
	.bss_info_changed   = ath9k_bss_info_changed,
	.set_key            = ath9k_set_key,
	.get_tsf 	    = ath9k_get_tsf,
2577
	.set_tsf 	    = ath9k_set_tsf,
2578
	.reset_tsf 	    = ath9k_reset_tsf,
2579
	.ampdu_action       = ath9k_ampdu_action,
2580 2581
};

2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" }
};

static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2608
const char *
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
ath_mac_bb_name(u32 mac_bb_version)
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 */
2625
const char *
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
ath_rf_name(u16 rf_version)
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}

2639
static int __init ath9k_init(void)
2640
{
2641 2642 2643 2644 2645 2646
	int error;

	/* Register rate control algorithm */
	error = ath_rate_control_register();
	if (error != 0) {
		printk(KERN_ERR
2647 2648
			"ath9k: Unable to register rate control "
			"algorithm: %d\n",
2649
			error);
2650
		goto err_out;
2651 2652
	}

2653 2654
	error = ath_pci_init();
	if (error < 0) {
2655
		printk(KERN_ERR
2656
			"ath9k: No PCI devices found, driver not installed.\n");
2657 2658
		error = -ENODEV;
		goto err_rate_unregister;
2659 2660
	}

2661 2662 2663 2664 2665 2666
	error = ath_ahb_init();
	if (error < 0) {
		error = -ENODEV;
		goto err_pci_exit;
	}

2667
	return 0;
2668

2669 2670 2671
 err_pci_exit:
	ath_pci_exit();

2672 2673 2674 2675
 err_rate_unregister:
	ath_rate_control_unregister();
 err_out:
	return error;
2676
}
2677
module_init(ath9k_init);
2678

2679
static void __exit ath9k_exit(void)
2680
{
2681
	ath_ahb_exit();
2682
	ath_pci_exit();
2683
	ath_rate_control_unregister();
S
Sujith 已提交
2684
	printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
2685
}
2686
module_exit(ath9k_exit);