amdgpu_object.c 25.1 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
#include <linux/slab.h>
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
36
#include <drm/drm_cache.h>
A
Alex Deucher 已提交
37 38 39
#include "amdgpu.h"
#include "amdgpu_trace.h"

40 41 42 43 44
static bool amdgpu_need_backup(struct amdgpu_device *adev)
{
	if (adev->flags & AMD_IS_APU)
		return false;

45 46 47 48 49
	if (amdgpu_gpu_recovery == 0 ||
	    (amdgpu_gpu_recovery == -1  && !amdgpu_sriov_vf(adev)))
		return false;

	return true;
50 51
}

A
Alex Deucher 已提交
52 53
static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
{
54
	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
55
	struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
A
Alex Deucher 已提交
56

57
	amdgpu_bo_kunmap(bo);
A
Alex Deucher 已提交
58

59 60
	if (bo->gem_base.import_attach)
		drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
A
Alex Deucher 已提交
61
	drm_gem_object_release(&bo->gem_base);
62
	amdgpu_bo_unref(&bo->parent);
63
	if (!list_empty(&bo->shadow_list)) {
64
		mutex_lock(&adev->shadow_list_lock);
65
		list_del_init(&bo->shadow_list);
66
		mutex_unlock(&adev->shadow_list_lock);
67
	}
A
Alex Deucher 已提交
68 69 70 71 72 73 74 75 76 77 78
	kfree(bo->metadata);
	kfree(bo);
}

bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &amdgpu_ttm_bo_destroy)
		return true;
	return false;
}

79
void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
A
Alex Deucher 已提交
80
{
81 82 83 84
	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
	struct ttm_placement *placement = &abo->placement;
	struct ttm_place *places = abo->placements;
	u64 flags = abo->flags;
85
	u32 c = 0;
86

A
Alex Deucher 已提交
87
	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
88 89 90
		unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;

		places[c].fpfn = 0;
91
		places[c].lpfn = 0;
92
		places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
93
			TTM_PL_FLAG_VRAM;
94

95 96 97 98
		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
			places[c].lpfn = visible_pfn;
		else
			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
99 100 101

		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
102
		c++;
A
Alex Deucher 已提交
103 104 105
	}

	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
106
		places[c].fpfn = 0;
107 108 109 110
		if (flags & AMDGPU_GEM_CREATE_SHADOW)
			places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
		else
			places[c].lpfn = 0;
111 112 113 114 115 116 117
		places[c].flags = TTM_PL_FLAG_TT;
		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
			places[c].flags |= TTM_PL_FLAG_WC |
				TTM_PL_FLAG_UNCACHED;
		else
			places[c].flags |= TTM_PL_FLAG_CACHED;
		c++;
A
Alex Deucher 已提交
118 119 120
	}

	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
121 122 123 124 125 126 127 128 129
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_SYSTEM;
		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
			places[c].flags |= TTM_PL_FLAG_WC |
				TTM_PL_FLAG_UNCACHED;
		else
			places[c].flags |= TTM_PL_FLAG_CACHED;
		c++;
A
Alex Deucher 已提交
130 131 132
	}

	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
133 134 135 136
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
		c++;
A
Alex Deucher 已提交
137
	}
138

A
Alex Deucher 已提交
139
	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
140 141 142 143
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
		c++;
A
Alex Deucher 已提交
144
	}
145

A
Alex Deucher 已提交
146
	if (domain & AMDGPU_GEM_DOMAIN_OA) {
147 148 149 150
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
		c++;
A
Alex Deucher 已提交
151 152 153
	}

	if (!c) {
154 155 156 157
		places[c].fpfn = 0;
		places[c].lpfn = 0;
		places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
		c++;
A
Alex Deucher 已提交
158
	}
159

160
	placement->num_placement = c;
161
	placement->placement = places;
A
Alex Deucher 已提交
162

163 164
	placement->num_busy_placement = c;
	placement->busy_placement = places;
A
Alex Deucher 已提交
165 166
}

167
/**
168
 * amdgpu_bo_create_reserved - create reserved BO for kernel use
169 170 171 172 173 174 175 176 177
 *
 * @adev: amdgpu device object
 * @size: size for the new BO
 * @align: alignment for the new BO
 * @domain: where to place it
 * @bo_ptr: resulting BO
 * @gpu_addr: GPU addr of the pinned BO
 * @cpu_addr: optional CPU address mapping
 *
178 179
 * Allocates and pins a BO for kernel internal use, and returns it still
 * reserved.
180 181 182
 *
 * Returns 0 on success, negative error code otherwise.
 */
183 184 185 186
int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
			      unsigned long size, int align,
			      u32 domain, struct amdgpu_bo **bo_ptr,
			      u64 *gpu_addr, void **cpu_addr)
187
{
188
	bool free = false;
189 190
	int r;

191 192 193 194
	if (!*bo_ptr) {
		r = amdgpu_bo_create(adev, size, align, true, domain,
				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
195
				     NULL, NULL, 0, bo_ptr);
196 197 198 199 200 201
		if (r) {
			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
				r);
			return r;
		}
		free = true;
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
	}

	r = amdgpu_bo_reserve(*bo_ptr, false);
	if (r) {
		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
		goto error_free;
	}

	r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
	if (r) {
		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
		goto error_unreserve;
	}

	if (cpu_addr) {
		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
		if (r) {
			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
			goto error_unreserve;
		}
	}

	return 0;

error_unreserve:
	amdgpu_bo_unreserve(*bo_ptr);

error_free:
230 231
	if (free)
		amdgpu_bo_unref(bo_ptr);
232 233 234 235

	return r;
}

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
/**
 * amdgpu_bo_create_kernel - create BO for kernel use
 *
 * @adev: amdgpu device object
 * @size: size for the new BO
 * @align: alignment for the new BO
 * @domain: where to place it
 * @bo_ptr: resulting BO
 * @gpu_addr: GPU addr of the pinned BO
 * @cpu_addr: optional CPU address mapping
 *
 * Allocates and pins a BO for kernel internal use.
 *
 * Returns 0 on success, negative error code otherwise.
 */
int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
			    unsigned long size, int align,
			    u32 domain, struct amdgpu_bo **bo_ptr,
			    u64 *gpu_addr, void **cpu_addr)
{
	int r;

	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
				      gpu_addr, cpu_addr);

	if (r)
		return r;

	amdgpu_bo_unreserve(*bo_ptr);

	return 0;
}

269 270 271 272 273 274 275 276 277 278 279 280 281
/**
 * amdgpu_bo_free_kernel - free BO for kernel use
 *
 * @bo: amdgpu BO to free
 *
 * unmaps and unpin a BO for kernel internal use.
 */
void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
			   void **cpu_addr)
{
	if (*bo == NULL)
		return;

282
	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
		if (cpu_addr)
			amdgpu_bo_kunmap(*bo);

		amdgpu_bo_unpin(*bo);
		amdgpu_bo_unreserve(*bo);
	}
	amdgpu_bo_unref(bo);

	if (gpu_addr)
		*gpu_addr = 0;

	if (cpu_addr)
		*cpu_addr = NULL;
}

298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
/* Validate bo size is bit bigger then the request domain */
static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
					  unsigned long size, u32 domain)
{
	struct ttm_mem_type_manager *man = NULL;

	/*
	 * If GTT is part of requested domains the check must succeed to
	 * allow fall back to GTT
	 */
	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
		man = &adev->mman.bdev.man[TTM_PL_TT];

		if (size < (man->size << PAGE_SHIFT))
			return true;
		else
			goto fail;
	}

	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
		man = &adev->mman.bdev.man[TTM_PL_VRAM];

		if (size < (man->size << PAGE_SHIFT))
			return true;
		else
			goto fail;
	}


	/* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
	return true;

fail:
331 332
	DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
		  man->size << PAGE_SHIFT);
333 334 335
	return false;
}

336 337 338 339 340 341 342
static int amdgpu_bo_do_create(struct amdgpu_device *adev,
			       unsigned long size, int byte_align,
			       bool kernel, u32 domain, u64 flags,
			       struct sg_table *sg,
			       struct reservation_object *resv,
			       uint64_t init_value,
			       struct amdgpu_bo **bo_ptr)
A
Alex Deucher 已提交
343
{
344 345 346 347 348 349
	struct ttm_operation_ctx ctx = {
		.interruptible = !kernel,
		.no_wait_gpu = false,
		.allow_reserved_eviction = true,
		.resv = resv
	};
A
Alex Deucher 已提交
350 351 352 353 354 355 356 357 358
	struct amdgpu_bo *bo;
	enum ttm_bo_type type;
	unsigned long page_align;
	size_t acc_size;
	int r;

	page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
	size = ALIGN(size, PAGE_SIZE);

359 360 361
	if (!amdgpu_bo_validate_size(adev, size, domain))
		return -ENOMEM;

A
Alex Deucher 已提交
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else if (sg) {
		type = ttm_bo_type_sg;
	} else {
		type = ttm_bo_type_device;
	}
	*bo_ptr = NULL;

	acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
				       sizeof(struct amdgpu_bo));

	bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
	if (bo == NULL)
		return -ENOMEM;
	r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
	if (unlikely(r)) {
		kfree(bo);
		return r;
	}
382
	INIT_LIST_HEAD(&bo->shadow_list);
A
Alex Deucher 已提交
383
	INIT_LIST_HEAD(&bo->va);
K
Kent Russell 已提交
384
	bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
385 386 387 388 389
					 AMDGPU_GEM_DOMAIN_GTT |
					 AMDGPU_GEM_DOMAIN_CPU |
					 AMDGPU_GEM_DOMAIN_GDS |
					 AMDGPU_GEM_DOMAIN_GWS |
					 AMDGPU_GEM_DOMAIN_OA);
K
Kent Russell 已提交
390
	bo->allowed_domains = bo->preferred_domains;
391 392
	if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
A
Alex Deucher 已提交
393 394

	bo->flags = flags;
395

396 397 398 399 400 401 402 403 404 405 406
#ifdef CONFIG_X86_32
	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
	 */
	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
	/* Don't try to enable write-combining when it can't work, or things
	 * may be slow
	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
	 */

407
#ifndef CONFIG_COMPILE_TEST
408 409
#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
	 thanks to write-combining
410
#endif
411 412 413 414 415 416

	if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
			      "better performance thanks to write-combining\n");
	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
#else
417 418 419 420 421
	/* For architectures that don't support WC memory,
	 * mask out the WC flag from the BO
	 */
	if (!drm_arch_can_wc_memory())
		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
422
#endif
423

424 425
	bo->tbo.bdev = &adev->mman.bdev;
	amdgpu_ttm_placement_from_domain(bo, domain);
426

427
	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
428
				 &bo->placement, page_align, &ctx, NULL,
429
				 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
430 431 432
	if (unlikely(r != 0))
		return r;

433 434 435
	if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
	    bo->tbo.mem.mem_type == TTM_PL_VRAM &&
	    bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
436 437
		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
					     ctx.bytes_moved);
438
	else
439
		amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
440

441
	if (kernel)
442
		bo->tbo.priority = 1;
443

444 445
	if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
	    bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
446
		struct dma_fence *fence;
447

448
		r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
449 450 451
		if (unlikely(r))
			goto fail_unreserve;

452
		amdgpu_bo_fence(bo, fence, false);
453 454 455
		dma_fence_put(bo->tbo.moving);
		bo->tbo.moving = dma_fence_get(fence);
		dma_fence_put(fence);
456
	}
457
	if (!resv)
458
		amdgpu_bo_unreserve(bo);
A
Alex Deucher 已提交
459 460 461 462
	*bo_ptr = bo;

	trace_amdgpu_bo_create(bo);

463 464 465 466
	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
	if (type == ttm_bo_type_device)
		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;

A
Alex Deucher 已提交
467
	return 0;
468 469

fail_unreserve:
470 471
	if (!resv)
		ww_mutex_unlock(&bo->tbo.resv->lock);
472 473
	amdgpu_bo_unref(&bo);
	return r;
A
Alex Deucher 已提交
474 475
}

476 477 478 479 480 481 482 483 484
static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
				   unsigned long size, int byte_align,
				   struct amdgpu_bo *bo)
{
	int r;

	if (bo->shadow)
		return 0;

485 486 487 488 489 490
	r = amdgpu_bo_do_create(adev, size, byte_align, true,
				AMDGPU_GEM_DOMAIN_GTT,
				AMDGPU_GEM_CREATE_CPU_GTT_USWC |
				AMDGPU_GEM_CREATE_SHADOW,
				NULL, bo->tbo.resv, 0,
				&bo->shadow);
491
	if (!r) {
492
		bo->shadow->parent = amdgpu_bo_ref(bo);
493 494 495 496
		mutex_lock(&adev->shadow_list_lock);
		list_add_tail(&bo->shadow_list, &adev->shadow_list);
		mutex_unlock(&adev->shadow_list_lock);
	}
497 498 499 500

	return r;
}

501 502 503
/* init_value will only take effect when flags contains
 * AMDGPU_GEM_CREATE_VRAM_CLEARED.
 */
504 505 506
int amdgpu_bo_create(struct amdgpu_device *adev,
		     unsigned long size, int byte_align,
		     bool kernel, u32 domain, u64 flags,
507 508
		     struct sg_table *sg,
		     struct reservation_object *resv,
509
		     uint64_t init_value,
510
		     struct amdgpu_bo **bo_ptr)
511
{
512
	uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
513
	int r;
514

515 516
	r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
				parent_flags, sg, resv, init_value, bo_ptr);
517 518 519
	if (r)
		return r;

520 521 522 523
	if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
		if (!resv)
			WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
							NULL));
524

525
		r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
526 527

		if (!resv)
528
			reservation_object_unlock((*bo_ptr)->tbo.resv);
529

530 531 532 533 534
		if (r)
			amdgpu_bo_unref(bo_ptr);
	}

	return r;
535 536
}

537 538 539 540
int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
			       struct amdgpu_ring *ring,
			       struct amdgpu_bo *bo,
			       struct reservation_object *resv,
541
			       struct dma_fence **fence,
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
			       bool direct)

{
	struct amdgpu_bo *shadow = bo->shadow;
	uint64_t bo_addr, shadow_addr;
	int r;

	if (!shadow)
		return -EINVAL;

	bo_addr = amdgpu_bo_gpu_offset(bo);
	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		goto err;

	r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
			       amdgpu_bo_size(bo), resv, fence,
561
			       direct, false);
562 563 564 565 566 567 568
	if (!r)
		amdgpu_bo_fence(bo, *fence, true);

err:
	return r;
}

569 570
int amdgpu_bo_validate(struct amdgpu_bo *bo)
{
571
	struct ttm_operation_ctx ctx = { false, false };
572 573 574 575 576 577
	uint32_t domain;
	int r;

	if (bo->pin_count)
		return 0;

K
Kent Russell 已提交
578
	domain = bo->preferred_domains;
579 580 581

retry:
	amdgpu_ttm_placement_from_domain(bo, domain);
582
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
583 584 585 586 587 588 589 590
	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
		domain = bo->allowed_domains;
		goto retry;
	}

	return r;
}

591 592 593 594
int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
				  struct amdgpu_ring *ring,
				  struct amdgpu_bo *bo,
				  struct reservation_object *resv,
595
				  struct dma_fence **fence,
596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
				  bool direct)

{
	struct amdgpu_bo *shadow = bo->shadow;
	uint64_t bo_addr, shadow_addr;
	int r;

	if (!shadow)
		return -EINVAL;

	bo_addr = amdgpu_bo_gpu_offset(bo);
	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		goto err;

	r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
			       amdgpu_bo_size(bo), resv, fence,
615
			       direct, false);
616 617 618 619 620 621 622
	if (!r)
		amdgpu_bo_fence(bo, *fence, true);

err:
	return r;
}

A
Alex Deucher 已提交
623 624
int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
{
625
	void *kptr;
626
	long r;
A
Alex Deucher 已提交
627

628 629 630
	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
		return -EPERM;

631 632 633 634
	kptr = amdgpu_bo_kptr(bo);
	if (kptr) {
		if (ptr)
			*ptr = kptr;
A
Alex Deucher 已提交
635 636
		return 0;
	}
637 638 639 640 641 642

	r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
						MAX_SCHEDULE_TIMEOUT);
	if (r < 0)
		return r;

A
Alex Deucher 已提交
643
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
644
	if (r)
A
Alex Deucher 已提交
645
		return r;
646 647

	if (ptr)
648
		*ptr = amdgpu_bo_kptr(bo);
649

A
Alex Deucher 已提交
650 651 652
	return 0;
}

653 654 655 656 657 658 659
void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
{
	bool is_iomem;

	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
}

A
Alex Deucher 已提交
660 661
void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
{
662 663
	if (bo->kmap.bo)
		ttm_bo_kunmap(&bo->kmap);
A
Alex Deucher 已提交
664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
}

struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
{
	if (bo == NULL)
		return NULL;

	ttm_bo_reference(&bo->tbo);
	return bo;
}

void amdgpu_bo_unref(struct amdgpu_bo **bo)
{
	struct ttm_buffer_object *tbo;

	if ((*bo) == NULL)
		return;

	tbo = &((*bo)->tbo);
	ttm_bo_unref(&tbo);
	if (tbo == NULL)
		*bo = NULL;
}

688 689
int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
			     u64 min_offset, u64 max_offset,
A
Alex Deucher 已提交
690 691
			     u64 *gpu_addr)
{
692
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
693
	struct ttm_operation_ctx ctx = { false, false };
A
Alex Deucher 已提交
694 695
	int r, i;

696
	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
A
Alex Deucher 已提交
697 698
		return -EPERM;

699 700 701
	if (WARN_ON_ONCE(min_offset > max_offset))
		return -EINVAL;

702 703 704 705
	/* A shared bo cannot be migrated to VRAM */
	if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
		return -EINVAL;

A
Alex Deucher 已提交
706
	if (bo->pin_count) {
707 708
		uint32_t mem_type = bo->tbo.mem.mem_type;

709
		if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
710 711
			return -EINVAL;

A
Alex Deucher 已提交
712 713 714 715 716
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = amdgpu_bo_gpu_offset(bo);

		if (max_offset != 0) {
717
			u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
A
Alex Deucher 已提交
718 719 720 721 722 723
			WARN_ON_ONCE(max_offset <
				     (amdgpu_bo_gpu_offset(bo) - domain_start));
		}

		return 0;
	}
724 725

	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
726 727 728
	/* force to pin into visible video ram */
	if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
		bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
A
Alex Deucher 已提交
729 730
	amdgpu_ttm_placement_from_domain(bo, domain);
	for (i = 0; i < bo->placement.num_placement; i++) {
731 732 733 734 735
		unsigned fpfn, lpfn;

		fpfn = min_offset >> PAGE_SHIFT;
		lpfn = max_offset >> PAGE_SHIFT;

736 737
		if (fpfn > bo->placements[i].fpfn)
			bo->placements[i].fpfn = fpfn;
738 739
		if (!bo->placements[i].lpfn ||
		    (lpfn && lpfn < bo->placements[i].lpfn))
740
			bo->placements[i].lpfn = lpfn;
A
Alex Deucher 已提交
741 742 743
		bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
	}

744
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
745
	if (unlikely(r)) {
746
		dev_err(adev->dev, "%p pin failed\n", bo);
747 748 749
		goto error;
	}

750
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
751 752 753 754 755
	if (unlikely(r)) {
		dev_err(adev->dev, "%p bind failed\n", bo);
		goto error;
	}

756
	bo->pin_count = 1;
757
	if (gpu_addr != NULL)
758
		*gpu_addr = amdgpu_bo_gpu_offset(bo);
759 760

	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
761
	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
762
		adev->vram_pin_size += amdgpu_bo_size(bo);
763
		if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
764
			adev->invisible_pin_size += amdgpu_bo_size(bo);
765
	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
766
		adev->gart_pin_size += amdgpu_bo_size(bo);
A
Alex Deucher 已提交
767
	}
768 769

error:
A
Alex Deucher 已提交
770 771 772 773 774
	return r;
}

int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
{
775
	return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
A
Alex Deucher 已提交
776 777 778 779
}

int amdgpu_bo_unpin(struct amdgpu_bo *bo)
{
780
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
781
	struct ttm_operation_ctx ctx = { false, false };
A
Alex Deucher 已提交
782 783 784
	int r, i;

	if (!bo->pin_count) {
785
		dev_warn(adev->dev, "%p unpin not necessary\n", bo);
A
Alex Deucher 已提交
786 787 788 789 790 791 792 793 794
		return 0;
	}
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
	for (i = 0; i < bo->placement.num_placement; i++) {
		bo->placements[i].lpfn = 0;
		bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
	}
795
	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
796
	if (unlikely(r)) {
797
		dev_err(adev->dev, "%p validate failed for unpin\n", bo);
798
		goto error;
A
Alex Deucher 已提交
799
	}
800 801

	if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
802
		adev->vram_pin_size -= amdgpu_bo_size(bo);
803
		if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
804
			adev->invisible_pin_size -= amdgpu_bo_size(bo);
805
	} else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
806
		adev->gart_pin_size -= amdgpu_bo_size(bo);
807 808 809
	}

error:
A
Alex Deucher 已提交
810 811 812 813 814 815
	return r;
}

int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
{
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
816
	if (0 && (adev->flags & AMD_IS_APU)) {
A
Alex Deucher 已提交
817 818 819 820 821 822
		/* Useless to evict on IGP chips */
		return 0;
	}
	return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
}

823 824 825 826 827 828 829 830 831 832 833
static const char *amdgpu_vram_names[] = {
	"UNKNOWN",
	"GDDR1",
	"DDR2",
	"GDDR3",
	"GDDR4",
	"GDDR5",
	"HBM",
	"DDR3"
};

A
Alex Deucher 已提交
834 835
int amdgpu_bo_init(struct amdgpu_device *adev)
{
836 837 838 839
	/* reserve PAT memory space to WC for VRAM */
	arch_io_reserve_memtype_wc(adev->mc.aper_base,
				   adev->mc.aper_size);

A
Alex Deucher 已提交
840 841 842 843
	/* Add an MTRR for the VRAM */
	adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
					      adev->mc.aper_size);
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
844 845
		 adev->mc.mc_vram_size >> 20,
		 (unsigned long long)adev->mc.aper_size >> 20);
846 847
	DRM_INFO("RAM width %dbits %s\n",
		 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
A
Alex Deucher 已提交
848 849 850 851 852 853 854
	return amdgpu_ttm_init(adev);
}

void amdgpu_bo_fini(struct amdgpu_device *adev)
{
	amdgpu_ttm_fini(adev);
	arch_phys_wc_del(adev->mc.vram_mtrr);
855
	arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
A
Alex Deucher 已提交
856 857 858 859 860 861 862 863 864 865
}

int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
			     struct vm_area_struct *vma)
{
	return ttm_fbdev_mmap(vma, &bo->tbo);
}

int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
{
866 867 868 869
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);

	if (adev->family <= AMDGPU_FAMILY_CZ &&
	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
A
Alex Deucher 已提交
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
		return -EINVAL;

	bo->tiling_flags = tiling_flags;
	return 0;
}

void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
{
	lockdep_assert_held(&bo->tbo.resv->lock.base);

	if (tiling_flags)
		*tiling_flags = bo->tiling_flags;
}

int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
			    uint32_t metadata_size, uint64_t flags)
{
	void *buffer;

	if (!metadata_size) {
		if (bo->metadata_size) {
			kfree(bo->metadata);
892
			bo->metadata = NULL;
A
Alex Deucher 已提交
893 894 895 896 897 898 899 900
			bo->metadata_size = 0;
		}
		return 0;
	}

	if (metadata == NULL)
		return -EINVAL;

901
	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
A
Alex Deucher 已提交
902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
	if (buffer == NULL)
		return -ENOMEM;

	kfree(bo->metadata);
	bo->metadata_flags = flags;
	bo->metadata = buffer;
	bo->metadata_size = metadata_size;

	return 0;
}

int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
			   size_t buffer_size, uint32_t *metadata_size,
			   uint64_t *flags)
{
	if (!buffer && !metadata_size)
		return -EINVAL;

	if (buffer) {
		if (buffer_size < bo->metadata_size)
			return -EINVAL;

		if (bo->metadata_size)
			memcpy(buffer, bo->metadata, bo->metadata_size);
	}

	if (metadata_size)
		*metadata_size = bo->metadata_size;
	if (flags)
		*flags = bo->metadata_flags;

	return 0;
}

void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
937
			   bool evict,
A
Alex Deucher 已提交
938 939
			   struct ttm_mem_reg *new_mem)
{
940
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
941
	struct amdgpu_bo *abo;
942
	struct ttm_mem_reg *old_mem = &bo->mem;
A
Alex Deucher 已提交
943 944 945 946

	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
		return;

947
	abo = ttm_to_amdgpu_bo(bo);
948
	amdgpu_vm_bo_invalidate(adev, abo, evict);
A
Alex Deucher 已提交
949

950 951
	amdgpu_bo_kunmap(abo);

952 953 954 955
	/* remember the eviction */
	if (evict)
		atomic64_inc(&adev->num_evictions);

A
Alex Deucher 已提交
956 957 958 959 960
	/* update statistics */
	if (!new_mem)
		return;

	/* move_notify is called before move happens */
961
	trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
A
Alex Deucher 已提交
962 963 964 965
}

int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
{
966
	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
967
	struct ttm_operation_ctx ctx = { false, false };
968
	struct amdgpu_bo *abo;
969 970
	unsigned long offset, size;
	int r;
A
Alex Deucher 已提交
971 972 973

	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
		return 0;
974

975
	abo = ttm_to_amdgpu_bo(bo);
976 977 978 979

	/* Remember that this BO was accessed by the CPU */
	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;

980 981 982 983 984
	if (bo->mem.mem_type != TTM_PL_VRAM)
		return 0;

	size = bo->mem.num_pages << PAGE_SHIFT;
	offset = bo->mem.start << PAGE_SHIFT;
985
	if ((offset + size) <= adev->mc.visible_vram_size)
986 987
		return 0;

988 989 990 991
	/* Can't move a pinned BO to visible VRAM */
	if (abo->pin_count > 0)
		return -EINVAL;

992
	/* hurrah the memory is not visible ! */
993
	atomic64_inc(&adev->num_vram_cpu_page_faults);
994 995 996 997 998 999 1000
	amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
					 AMDGPU_GEM_DOMAIN_GTT);

	/* Avoid costly evictions; only set GTT as a busy placement */
	abo->placement.num_busy_placement = 1;
	abo->placement.busy_placement = &abo->placements[1];

1001
	r = ttm_bo_validate(bo, &abo->placement, &ctx);
1002
	if (unlikely(r != 0))
1003 1004 1005 1006
		return r;

	offset = bo->mem.start << PAGE_SHIFT;
	/* this should never happen */
1007 1008
	if (bo->mem.mem_type == TTM_PL_VRAM &&
	    (offset + size) > adev->mc.visible_vram_size)
1009 1010
		return -EINVAL;

A
Alex Deucher 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
	return 0;
}

/**
 * amdgpu_bo_fence - add fence to buffer object
 *
 * @bo: buffer object in question
 * @fence: fence to add
 * @shared: true if fence should be added shared
 *
 */
1022
void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
A
Alex Deucher 已提交
1023 1024 1025 1026 1027
		     bool shared)
{
	struct reservation_object *resv = bo->tbo.resv;

	if (shared)
1028
		reservation_object_add_shared_fence(resv, fence);
A
Alex Deucher 已提交
1029
	else
1030
		reservation_object_add_excl_fence(resv, fence);
A
Alex Deucher 已提交
1031
}
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

/**
 * amdgpu_bo_gpu_offset - return GPU offset of bo
 * @bo:	amdgpu object for which we query the offset
 *
 * Returns current GPU offset of the object.
 *
 * Note: object should either be pinned or reserved when calling this
 * function, it might be useful to add check for this for debugging.
 */
u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
{
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
1045
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1046
		     !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
1047 1048
	WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
		     !bo->pin_count);
1049
	WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
1050 1051
	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1052 1053 1054

	return bo->tbo.offset;
}