intel-agp.c 71.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * Intel AGPGART routines.
 */

#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
8
#include <linux/kernel.h>
L
Linus Torvalds 已提交
9 10 11 12
#include <linux/pagemap.h>
#include <linux/agp_backend.h>
#include "agp.h"

13 14
#define PCI_DEVICE_ID_INTEL_E7221_HB	0x2588
#define PCI_DEVICE_ID_INTEL_E7221_IG	0x258a
15 16
#define PCI_DEVICE_ID_INTEL_82946GZ_HB      0x2970
#define PCI_DEVICE_ID_INTEL_82946GZ_IG      0x2972
17 18
#define PCI_DEVICE_ID_INTEL_82G35_HB     0x2980
#define PCI_DEVICE_ID_INTEL_82G35_IG     0x2982
19 20 21 22
#define PCI_DEVICE_ID_INTEL_82965Q_HB       0x2990
#define PCI_DEVICE_ID_INTEL_82965Q_IG       0x2992
#define PCI_DEVICE_ID_INTEL_82965G_HB       0x29A0
#define PCI_DEVICE_ID_INTEL_82965G_IG       0x29A2
23 24
#define PCI_DEVICE_ID_INTEL_82965GM_HB      0x2A00
#define PCI_DEVICE_ID_INTEL_82965GM_IG      0x2A02
Z
Zhenyu Wang 已提交
25
#define PCI_DEVICE_ID_INTEL_82965GME_HB     0x2A10
26
#define PCI_DEVICE_ID_INTEL_82965GME_IG     0x2A12
Z
Zhenyu Wang 已提交
27
#define PCI_DEVICE_ID_INTEL_82945GME_HB     0x27AC
28
#define PCI_DEVICE_ID_INTEL_82945GME_IG     0x27AE
29 30 31 32
#define PCI_DEVICE_ID_INTEL_IGDGM_HB        0xA010
#define PCI_DEVICE_ID_INTEL_IGDGM_IG        0xA011
#define PCI_DEVICE_ID_INTEL_IGDG_HB         0xA000
#define PCI_DEVICE_ID_INTEL_IGDG_IG         0xA001
33 34 35 36 37 38
#define PCI_DEVICE_ID_INTEL_G33_HB          0x29C0
#define PCI_DEVICE_ID_INTEL_G33_IG          0x29C2
#define PCI_DEVICE_ID_INTEL_Q35_HB          0x29B0
#define PCI_DEVICE_ID_INTEL_Q35_IG          0x29B2
#define PCI_DEVICE_ID_INTEL_Q33_HB          0x29D0
#define PCI_DEVICE_ID_INTEL_Q33_IG          0x29D2
39 40
#define PCI_DEVICE_ID_INTEL_GM45_HB         0x2A40
#define PCI_DEVICE_ID_INTEL_GM45_IG         0x2A42
41 42 43 44 45 46
#define PCI_DEVICE_ID_INTEL_IGD_E_HB        0x2E00
#define PCI_DEVICE_ID_INTEL_IGD_E_IG        0x2E02
#define PCI_DEVICE_ID_INTEL_Q45_HB          0x2E10
#define PCI_DEVICE_ID_INTEL_Q45_IG          0x2E12
#define PCI_DEVICE_ID_INTEL_G45_HB          0x2E20
#define PCI_DEVICE_ID_INTEL_G45_IG          0x2E22
47 48
#define PCI_DEVICE_ID_INTEL_G41_HB          0x2E30
#define PCI_DEVICE_ID_INTEL_G41_IG          0x2E32
49 50 51 52
#define PCI_DEVICE_ID_INTEL_IGDNG_D_HB	    0x0040
#define PCI_DEVICE_ID_INTEL_IGDNG_D_IG	    0x0042
#define PCI_DEVICE_ID_INTEL_IGDNG_M_HB	    0x0044
#define PCI_DEVICE_ID_INTEL_IGDNG_M_IG	    0x0046
53

54 55 56 57 58 59 60 61
/* cover 915 and 945 variants */
#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)

62
#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
63 64 65 66
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
67
		 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
68

69 70
#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
71 72 73 74 75 76
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)

#define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
77

78 79
#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
80
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
81
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
82 83 84
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
		agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
85

86 87 88
extern int agp_memory_reserved;


L
Linus Torvalds 已提交
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
/* Intel 815 register */
#define INTEL_815_APCONT	0x51
#define INTEL_815_ATTBASE_MASK	~0x1FFFFFFF

/* Intel i820 registers */
#define INTEL_I820_RDCR		0x51
#define INTEL_I820_ERRSTS	0xc8

/* Intel i840 registers */
#define INTEL_I840_MCHCFG	0x50
#define INTEL_I840_ERRSTS	0xc8

/* Intel i850 registers */
#define INTEL_I850_MCHCFG	0x50
#define INTEL_I850_ERRSTS	0xc8

/* intel 915G registers */
#define I915_GMADDR	0x18
#define I915_MMADDR	0x10
#define I915_PTEADDR	0x1C
#define I915_GMCH_GMS_STOLEN_48M	(0x6 << 4)
#define I915_GMCH_GMS_STOLEN_64M	(0x7 << 4)
111 112 113 114 115 116 117
#define G33_GMCH_GMS_STOLEN_128M	(0x8 << 4)
#define G33_GMCH_GMS_STOLEN_256M	(0x9 << 4)
#define INTEL_GMCH_GMS_STOLEN_96M	(0xa << 4)
#define INTEL_GMCH_GMS_STOLEN_160M	(0xb << 4)
#define INTEL_GMCH_GMS_STOLEN_224M	(0xc << 4)
#define INTEL_GMCH_GMS_STOLEN_352M	(0xd << 4)

118
#define I915_IFPADDR    0x60
L
Linus Torvalds 已提交
119

120 121
/* Intel 965G registers */
#define I965_MSAC 0x62
122
#define I965_IFPADDR    0x70
L
Linus Torvalds 已提交
123 124 125 126 127 128 129 130 131 132

/* Intel 7505 registers */
#define INTEL_I7505_APSIZE	0x74
#define INTEL_I7505_NCAPID	0x60
#define INTEL_I7505_NISTAT	0x6c
#define INTEL_I7505_ATTBASE	0x78
#define INTEL_I7505_ERRSTS	0x42
#define INTEL_I7505_AGPCTRL	0x70
#define INTEL_I7505_MCHCFG	0x50

D
Dave Jones 已提交
133
static const struct aper_size_info_fixed intel_i810_sizes[] =
L
Linus Torvalds 已提交
134 135 136 137 138 139 140 141
{
	{64, 16384, 4},
	/* The 32M mode still requires a 64k gatt */
	{32, 8192, 4}
};

#define AGP_DCACHE_MEMORY	1
#define AGP_PHYS_MEMORY		2
142
#define INTEL_AGP_CACHED_MEMORY 3
L
Linus Torvalds 已提交
143 144 145 146 147

static struct gatt_mask intel_i810_masks[] =
{
	{.mask = I810_PTE_VALID, .type = 0},
	{.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
148 149 150
	{.mask = I810_PTE_VALID, .type = 0},
	{.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
	 .type = INTEL_AGP_CACHED_MEMORY}
L
Linus Torvalds 已提交
151 152
};

153 154 155 156
static struct _intel_private {
	struct pci_dev *pcidev;	/* device one */
	u8 __iomem *registers;
	u32 __iomem *gtt;		/* I915G */
L
Linus Torvalds 已提交
157
	int num_dcache_entries;
158 159 160 161 162 163
	/* gtt_entries is the number of gtt entries that are already mapped
	 * to stolen memory.  Stolen memory is larger than the memory mapped
	 * through gtt_entries, as it includes some reserved space for the BIOS
	 * popup and for the GTT.
	 */
	int gtt_entries;			/* i830+ */
164 165 166 167 168
	union {
		void __iomem *i9xx_flush_page;
		void *i8xx_flush_page;
	};
	struct page *i8xx_page;
169
	struct resource ifp_resource;
170
	int resource_valid;
171
} intel_private;
L
Linus Torvalds 已提交
172 173 174 175 176 177 178 179 180 181

static int intel_i810_fetch_size(void)
{
	u32 smram_miscc;
	struct aper_size_info_fixed *values;

	pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
	values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);

	if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
182
		dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
L
Linus Torvalds 已提交
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207
		return 0;
	}
	if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
		agp_bridge->previous_size =
			agp_bridge->current_size = (void *) (values + 1);
		agp_bridge->aperture_size_idx = 1;
		return values[1].size;
	} else {
		agp_bridge->previous_size =
			agp_bridge->current_size = (void *) (values);
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	}

	return 0;
}

static int intel_i810_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

208 209
	if (!intel_private.registers) {
		pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
210 211
		temp &= 0xfff80000;

212 213
		intel_private.registers = ioremap(temp, 128 * 4096);
		if (!intel_private.registers) {
214 215
			dev_err(&intel_private.pcidev->dev,
				"can't remap memory\n");
216 217
			return -ENOMEM;
		}
L
Linus Torvalds 已提交
218 219
	}

220
	if ((readl(intel_private.registers+I810_DRAM_CTL)
L
Linus Torvalds 已提交
221 222
		& I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
		/* This will need to be dynamically assigned */
223 224
		dev_info(&intel_private.pcidev->dev,
			 "detected 4MB dedicated video ram\n");
225
		intel_private.num_dcache_entries = 1024;
L
Linus Torvalds 已提交
226
	}
227
	pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
L
Linus Torvalds 已提交
228
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
229 230
	writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
231 232 233

	if (agp_bridge->driver->needs_scratch_page) {
		for (i = 0; i < current_size->num_entries; i++) {
234
			writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
235
		}
236
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));	/* PCI posting. */
L
Linus Torvalds 已提交
237 238 239 240 241 242 243
	}
	global_cache_flush();
	return 0;
}

static void intel_i810_cleanup(void)
{
244 245 246
	writel(0, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers);	/* PCI Posting. */
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
}

static void intel_i810_tlbflush(struct agp_memory *mem)
{
	return;
}

static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
{
	return;
}

/* Exists to support ARGB cursors */
static void *i8xx_alloc_pages(void)
{
262
	struct page *page;
L
Linus Torvalds 已提交
263

264
	page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
L
Linus Torvalds 已提交
265 266 267
	if (page == NULL)
		return NULL;

268 269
	if (set_pages_uc(page, 4) < 0) {
		set_pages_wb(page, 4);
J
Jan Beulich 已提交
270
		__free_pages(page, 2);
L
Linus Torvalds 已提交
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
		return NULL;
	}
	get_page(page);
	atomic_inc(&agp_bridge->current_memory_agp);
	return page_address(page);
}

static void i8xx_destroy_pages(void *addr)
{
	struct page *page;

	if (addr == NULL)
		return;

	page = virt_to_page(addr);
286
	set_pages_wb(page, 4);
L
Linus Torvalds 已提交
287
	put_page(page);
J
Jan Beulich 已提交
288
	__free_pages(page, 2);
L
Linus Torvalds 已提交
289 290 291
	atomic_dec(&agp_bridge->current_memory_agp);
}

292 293 294 295 296 297 298 299 300 301 302
static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
					int type)
{
	if (type < AGP_USER_TYPES)
		return type;
	else if (type == AGP_USER_CACHED_MEMORY)
		return INTEL_AGP_CACHED_MEMORY;
	else
		return 0;
}

L
Linus Torvalds 已提交
303 304 305 306 307
static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
	int i, j, num_entries;
	void *temp;
308 309
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
310

311
	if (mem->page_count == 0)
312
		goto out;
313

L
Linus Torvalds 已提交
314 315 316
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

317
	if ((pg_start + mem->page_count) > num_entries)
318
		goto out_err;
319

L
Linus Torvalds 已提交
320

321 322 323 324
	for (j = pg_start; j < (pg_start + mem->page_count); j++) {
		if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
			ret = -EBUSY;
			goto out_err;
L
Linus Torvalds 已提交
325 326 327
		}
	}

328 329
	if (type != mem->type)
		goto out_err;
330

331 332 333 334 335 336 337 338
	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);

	switch (mask_type) {
	case AGP_DCACHE_MEMORY:
		if (!mem->is_flushed)
			global_cache_flush();
		for (i = pg_start; i < (pg_start + mem->page_count); i++) {
			writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
339
			       intel_private.registers+I810_PTE_BASE+(i*4));
340
		}
341
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
342 343 344 345 346 347 348 349 350
		break;
	case AGP_PHYS_MEMORY:
	case AGP_NORMAL_MEMORY:
		if (!mem->is_flushed)
			global_cache_flush();
		for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
			writel(agp_bridge->driver->mask_memory(agp_bridge,
							       mem->memory[i],
							       mask_type),
351
			       intel_private.registers+I810_PTE_BASE+(j*4));
352
		}
353
		readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
354 355 356
		break;
	default:
		goto out_err;
L
Linus Torvalds 已提交
357 358 359
	}

	agp_bridge->driver->tlb_flush(mem);
360 361 362
out:
	ret = 0;
out_err:
D
Dave Airlie 已提交
363
	mem->is_flushed = true;
364
	return ret;
L
Linus Torvalds 已提交
365 366 367 368 369 370 371
}

static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
				int type)
{
	int i;

372 373 374
	if (mem->page_count == 0)
		return 0;

L
Linus Torvalds 已提交
375
	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
376
		writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
377
	}
378
	readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
L
Linus Torvalds 已提交
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

/*
 * The i810/i830 requires a physical address to program its mouse
 * pointer into hardware.
 * However the Xserver still writes to it through the agp aperture.
 */
static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
{
	struct agp_memory *new;
	void *addr;

	switch (pg_count) {
	case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
		break;
	case 4:
		/* kludge to get 4 physical pages for ARGB cursor */
		addr = i8xx_alloc_pages();
		break;
	default:
		return NULL;
	}

	if (addr == NULL)
		return NULL;

	new = agp_create_memory(pg_count);
	if (new == NULL)
		return NULL;

K
Keir Fraser 已提交
412
	new->memory[0] = virt_to_gart(addr);
L
Linus Torvalds 已提交
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
	if (pg_count == 4) {
		/* kludge to get 4 physical pages for ARGB cursor */
		new->memory[1] = new->memory[0] + PAGE_SIZE;
		new->memory[2] = new->memory[1] + PAGE_SIZE;
		new->memory[3] = new->memory[2] + PAGE_SIZE;
	}
	new->page_count = pg_count;
	new->num_scratch_pages = pg_count;
	new->type = AGP_PHYS_MEMORY;
	new->physical = new->memory[0];
	return new;
}

static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
{
	struct agp_memory *new;

	if (type == AGP_DCACHE_MEMORY) {
431
		if (pg_count != intel_private.num_dcache_entries)
L
Linus Torvalds 已提交
432 433 434 435 436 437 438 439 440
			return NULL;

		new = agp_create_memory(1);
		if (new == NULL)
			return NULL;

		new->type = AGP_DCACHE_MEMORY;
		new->page_count = pg_count;
		new->num_scratch_pages = 0;
441
		agp_free_page_array(new);
L
Linus Torvalds 已提交
442 443 444 445 446 447 448 449 450 451
		return new;
	}
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	return NULL;
}

static void intel_i810_free_by_type(struct agp_memory *curr)
{
	agp_free_key(curr->key);
452
	if (curr->type == AGP_PHYS_MEMORY) {
L
Linus Torvalds 已提交
453
		if (curr->page_count == 4)
K
Keir Fraser 已提交
454
			i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
A
Alan Hourihane 已提交
455
		else {
456 457 458
			void *va = gart_to_virt(curr->memory[0]);

			agp_bridge->driver->agp_destroy_page(va,
459
							     AGP_PAGE_DESTROY_UNMAP);
460
			agp_bridge->driver->agp_destroy_page(va,
461
							     AGP_PAGE_DESTROY_FREE);
A
Alan Hourihane 已提交
462
		}
463
		agp_free_page_array(curr);
L
Linus Torvalds 已提交
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
	}
	kfree(curr);
}

static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
	unsigned long addr, int type)
{
	/* Type checking must be done elsewhere */
	return addr | bridge->driver->masks[type].mask;
}

static struct aper_size_info_fixed intel_i830_sizes[] =
{
	{128, 32768, 5},
	/* The 64M mode still requires a 128k gatt */
	{64, 16384, 5},
	{256, 65536, 6},
481
	{512, 131072, 7},
L
Linus Torvalds 已提交
482 483 484 485 486 487 488 489 490
};

static void intel_i830_init_gtt_entries(void)
{
	u16 gmch_ctrl;
	int gtt_entries;
	u8 rdct;
	int local = 0;
	static const int ddt[4] = { 0, 16, 32, 64 };
491
	int size; /* reserved space (in kb) at the top of stolen memory */
L
Linus Torvalds 已提交
492

493
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
494

495 496
	if (IS_I965) {
		u32 pgetbl_ctl;
497
		pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512

		/* The 965 has a field telling us the size of the GTT,
		 * which may be larger than what is necessary to map the
		 * aperture.
		 */
		switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
		case I965_PGETBL_SIZE_128KB:
			size = 128;
			break;
		case I965_PGETBL_SIZE_256KB:
			size = 256;
			break;
		case I965_PGETBL_SIZE_512KB:
			size = 512;
			break;
Z
Zhenyu Wang 已提交
513 514 515 516 517 518 519 520 521
		case I965_PGETBL_SIZE_1MB:
			size = 1024;
			break;
		case I965_PGETBL_SIZE_2MB:
			size = 2048;
			break;
		case I965_PGETBL_SIZE_1_5MB:
			size = 1024 + 512;
			break;
522
		default:
523 524
			dev_info(&intel_private.pcidev->dev,
				 "unknown page table size, assuming 512KB\n");
525 526 527
			size = 512;
		}
		size += 4; /* add in BIOS popup space */
528
	} else if (IS_G33 && !IS_IGD) {
529 530 531 532 533 534 535 536 537
	/* G33's GTT size defined in gmch_ctrl */
		switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
		case G33_PGETBL_SIZE_1M:
			size = 1024;
			break;
		case G33_PGETBL_SIZE_2M:
			size = 2048;
			break;
		default:
538 539
			dev_info(&agp_bridge->dev->dev,
				 "unknown page table size 0x%x, assuming 512KB\n",
540 541 542 543
				(gmch_ctrl & G33_PGETBL_SIZE_MASK));
			size = 512;
		}
		size += 4;
544
	} else if (IS_G4X || IS_IGD) {
545
		/* On 4 series hardware, GTT stolen is separate from graphics
546 547 548 549
		 * stolen, ignore it in stolen gtt entries counting.  However,
		 * 4KB of the stolen memory doesn't get mapped to the GTT.
		 */
		size = 4;
550 551 552 553 554 555
	} else {
		/* On previous hardware, the GTT size was just what was
		 * required to map the aperture.
		 */
		size = agp_bridge->driver->fetch_size() + 4;
	}
L
Linus Torvalds 已提交
556 557 558 559 560 561 562 563 564 565 566 567 568 569

	if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
	    agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
		switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
		case I830_GMCH_GMS_STOLEN_512:
			gtt_entries = KB(512) - KB(size);
			break;
		case I830_GMCH_GMS_STOLEN_1024:
			gtt_entries = MB(1) - KB(size);
			break;
		case I830_GMCH_GMS_STOLEN_8192:
			gtt_entries = MB(8) - KB(size);
			break;
		case I830_GMCH_GMS_LOCAL:
570
			rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
L
Linus Torvalds 已提交
571 572 573 574 575 576 577 578 579
			gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
					MB(ddt[I830_RDRAM_DDT(rdct)]);
			local = 1;
			break;
		default:
			gtt_entries = 0;
			break;
		}
	} else {
580
		switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
L
Linus Torvalds 已提交
581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
		case I855_GMCH_GMS_STOLEN_1M:
			gtt_entries = MB(1) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_4M:
			gtt_entries = MB(4) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_8M:
			gtt_entries = MB(8) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_16M:
			gtt_entries = MB(16) - KB(size);
			break;
		case I855_GMCH_GMS_STOLEN_32M:
			gtt_entries = MB(32) - KB(size);
			break;
		case I915_GMCH_GMS_STOLEN_48M:
			/* Check it's really I915G */
598
			if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
L
Linus Torvalds 已提交
599 600 601 602 603 604
				gtt_entries = MB(48) - KB(size);
			else
				gtt_entries = 0;
			break;
		case I915_GMCH_GMS_STOLEN_64M:
			/* Check it's really I915G */
605
			if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
L
Linus Torvalds 已提交
606 607 608
				gtt_entries = MB(64) - KB(size);
			else
				gtt_entries = 0;
609 610
			break;
		case G33_GMCH_GMS_STOLEN_128M:
611
			if (IS_G33 || IS_I965 || IS_G4X)
612 613 614 615 616
				gtt_entries = MB(128) - KB(size);
			else
				gtt_entries = 0;
			break;
		case G33_GMCH_GMS_STOLEN_256M:
617
			if (IS_G33 || IS_I965 || IS_G4X)
618 619 620 621
				gtt_entries = MB(256) - KB(size);
			else
				gtt_entries = 0;
			break;
622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
		case INTEL_GMCH_GMS_STOLEN_96M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(96) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_160M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(160) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_224M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(224) - KB(size);
			else
				gtt_entries = 0;
			break;
		case INTEL_GMCH_GMS_STOLEN_352M:
			if (IS_I965 || IS_G4X)
				gtt_entries = MB(352) - KB(size);
			else
				gtt_entries = 0;
			break;
L
Linus Torvalds 已提交
646 647 648 649 650
		default:
			gtt_entries = 0;
			break;
		}
	}
651
	if (gtt_entries > 0) {
652
		dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
L
Linus Torvalds 已提交
653
		       gtt_entries / KB(1), local ? "local" : "stolen");
654 655
		gtt_entries /= KB(4);
	} else {
656 657
		dev_info(&agp_bridge->dev->dev,
		       "no pre-allocated video memory detected\n");
658 659
		gtt_entries = 0;
	}
L
Linus Torvalds 已提交
660

661
	intel_private.gtt_entries = gtt_entries;
L
Linus Torvalds 已提交
662 663
}

664 665 666 667 668 669 670
static void intel_i830_fini_flush(void)
{
	kunmap(intel_private.i8xx_page);
	intel_private.i8xx_flush_page = NULL;
	unmap_page_from_agp(intel_private.i8xx_page);

	__free_page(intel_private.i8xx_page);
671
	intel_private.i8xx_page = NULL;
672 673 674 675
}

static void intel_i830_setup_flush(void)
{
676 677 678
	/* return if we've already set the flush mechanism up */
	if (intel_private.i8xx_page)
		return;
679 680

	intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
681
	if (!intel_private.i8xx_page)
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
		return;

	/* make page uncached */
	map_page_into_agp(intel_private.i8xx_page);

	intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
	if (!intel_private.i8xx_flush_page)
		intel_i830_fini_flush();
}

static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
{
	unsigned int *pg = intel_private.i8xx_flush_page;
	int i;

697
	for (i = 0; i < 256; i += 2)
698
		*(pg + i) = i;
699

700 701 702
	wmb();
}

L
Linus Torvalds 已提交
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
/* The intel i830 automatically initializes the agp aperture during POST.
 * Use the memory already set aside for in the GTT.
 */
static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
{
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp;

	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;

718
	pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
L
Linus Torvalds 已提交
719 720
	temp &= 0xfff80000;

721
	intel_private.registers = ioremap(temp, 128 * 4096);
722
	if (!intel_private.registers)
L
Linus Torvalds 已提交
723 724
		return -ENOMEM;

725
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
L
Linus Torvalds 已提交
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
	global_cache_flush();	/* FIXME: ?? */

	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();

	agp_bridge->gatt_table = NULL;

	agp_bridge->gatt_bus_addr = temp;

	return 0;
}

/* Return the gatt table to a sane state. Use the top of stolen
 * memory for the GTT.
 */
static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
{
	return 0;
}

static int intel_i830_fetch_size(void)
{
	u16 gmch_ctrl;
	struct aper_size_info_fixed *values;

	values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);

	if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
	    agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
		/* 855GM/852GM/865G has 128MB aperture size */
		agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	}

761
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784

	if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
		agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
		agp_bridge->aperture_size_idx = 0;
		return values[0].size;
	} else {
		agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
		agp_bridge->aperture_size_idx = 1;
		return values[1].size;
	}

	return 0;
}

static int intel_i830_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	u16 gmch_ctrl;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

785
	pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
L
Linus Torvalds 已提交
786 787
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

788
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
789
	gmch_ctrl |= I830_GMCH_ENABLED;
790
	pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
L
Linus Torvalds 已提交
791

792 793
	writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
794 795

	if (agp_bridge->driver->needs_scratch_page) {
796 797
		for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
			writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
798
		}
799
		readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));	/* PCI Posting. */
L
Linus Torvalds 已提交
800 801 802
	}

	global_cache_flush();
803 804

	intel_i830_setup_flush();
L
Linus Torvalds 已提交
805 806 807 808 809
	return 0;
}

static void intel_i830_cleanup(void)
{
810
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
811 812
}

813 814
static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
815
{
816
	int i, j, num_entries;
L
Linus Torvalds 已提交
817
	void *temp;
818 819
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
820

821
	if (mem->page_count == 0)
822
		goto out;
823

L
Linus Torvalds 已提交
824 825 826
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

827
	if (pg_start < intel_private.gtt_entries) {
828 829 830
		dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
			   "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
			   pg_start, intel_private.gtt_entries);
L
Linus Torvalds 已提交
831

832 833
		dev_info(&intel_private.pcidev->dev,
			 "trying to insert into local/stolen memory\n");
834
		goto out_err;
L
Linus Torvalds 已提交
835 836 837
	}

	if ((pg_start + mem->page_count) > num_entries)
838
		goto out_err;
L
Linus Torvalds 已提交
839 840 841 842 843

	/* The i830 can't check the GTT for entries since its read only,
	 * depend on the caller to make the correct offset decisions.
	 */

844 845 846 847
	if (type != mem->type)
		goto out_err;

	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
L
Linus Torvalds 已提交
848

849 850 851 852 853
	if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
	    mask_type != INTEL_AGP_CACHED_MEMORY)
		goto out_err;

	if (!mem->is_flushed)
854
		global_cache_flush();
L
Linus Torvalds 已提交
855 856 857

	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
		writel(agp_bridge->driver->mask_memory(agp_bridge,
858
						       mem->memory[i], mask_type),
859
		       intel_private.registers+I810_PTE_BASE+(j*4));
L
Linus Torvalds 已提交
860
	}
861
	readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
L
Linus Torvalds 已提交
862
	agp_bridge->driver->tlb_flush(mem);
863 864 865 866

out:
	ret = 0;
out_err:
D
Dave Airlie 已提交
867
	mem->is_flushed = true;
868
	return ret;
L
Linus Torvalds 已提交
869 870
}

871 872
static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
873 874 875
{
	int i;

876 877
	if (mem->page_count == 0)
		return 0;
L
Linus Torvalds 已提交
878

879
	if (pg_start < intel_private.gtt_entries) {
880 881
		dev_info(&intel_private.pcidev->dev,
			 "trying to disable local/stolen memory\n");
L
Linus Torvalds 已提交
882 883 884 885
		return -EINVAL;
	}

	for (i = pg_start; i < (mem->page_count + pg_start); i++) {
886
		writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
L
Linus Torvalds 已提交
887
	}
888
	readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
L
Linus Torvalds 已提交
889 890 891 892 893

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

894
static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
L
Linus Torvalds 已提交
895 896 897 898 899 900 901
{
	if (type == AGP_PHYS_MEMORY)
		return alloc_agpphysmem_i8xx(pg_count, type);
	/* always return NULL for other allocation types for now */
	return NULL;
}

902 903 904 905 906 907 908
static int intel_alloc_chipset_flush_resource(void)
{
	int ret;
	ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
				     PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
				     pcibios_align_resource, agp_bridge->dev);

909
	return ret;
910 911 912 913 914 915 916 917 918 919
}

static void intel_i915_setup_chipset_flush(void)
{
	int ret;
	u32 temp;

	pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
	if (!(temp & 0x1)) {
		intel_alloc_chipset_flush_resource();
920
		intel_private.resource_valid = 1;
921 922 923 924
		pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
	} else {
		temp &= ~1;

925
		intel_private.resource_valid = 1;
926 927 928
		intel_private.ifp_resource.start = temp;
		intel_private.ifp_resource.end = temp + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
929 930 931
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
	}
}

static void intel_i965_g33_setup_chipset_flush(void)
{
	u32 temp_hi, temp_lo;
	int ret;

	pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
	pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);

	if (!(temp_lo & 0x1)) {

		intel_alloc_chipset_flush_resource();

947
		intel_private.resource_valid = 1;
A
Andrew Morton 已提交
948 949
		pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
			upper_32_bits(intel_private.ifp_resource.start));
950 951 952
		pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
	} else {
		u64 l64;
953

954 955 956
		temp_lo &= ~0x1;
		l64 = ((u64)temp_hi << 32) | temp_lo;

957
		intel_private.resource_valid = 1;
958 959 960
		intel_private.ifp_resource.start = l64;
		intel_private.ifp_resource.end = l64 + PAGE_SIZE;
		ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
961 962 963
		/* some BIOSes reserve this area in a pnp some don't */
		if (ret)
			intel_private.resource_valid = 0;
964 965 966
	}
}

967 968
static void intel_i9xx_setup_flush(void)
{
969 970 971
	/* return if already configured */
	if (intel_private.ifp_resource.start)
		return;
972

973
	/* setup a resource for this object */
974 975 976 977
	intel_private.ifp_resource.name = "Intel Flush Page";
	intel_private.ifp_resource.flags = IORESOURCE_MEM;

	/* Setup chipset flush for 915 */
978
	if (IS_I965 || IS_G33 || IS_G4X) {
979 980 981 982 983 984 985 986
		intel_i965_g33_setup_chipset_flush();
	} else {
		intel_i915_setup_chipset_flush();
	}

	if (intel_private.ifp_resource.start) {
		intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
		if (!intel_private.i9xx_flush_page)
987
			dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
988 989 990
	}
}

L
Linus Torvalds 已提交
991 992 993 994 995 996 997 998 999
static int intel_i915_configure(void)
{
	struct aper_size_info_fixed *current_size;
	u32 temp;
	u16 gmch_ctrl;
	int i;

	current_size = A_SIZE_FIX(agp_bridge->current_size);

1000
	pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
L
Linus Torvalds 已提交
1001 1002 1003

	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

1004
	pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
L
Linus Torvalds 已提交
1005
	gmch_ctrl |= I830_GMCH_ENABLED;
1006
	pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
L
Linus Torvalds 已提交
1007

1008 1009
	writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
	readl(intel_private.registers+I810_PGETBL_CTL);	/* PCI Posting. */
L
Linus Torvalds 已提交
1010 1011

	if (agp_bridge->driver->needs_scratch_page) {
1012 1013
		for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
			writel(agp_bridge->scratch_page, intel_private.gtt+i);
L
Linus Torvalds 已提交
1014
		}
1015
		readl(intel_private.gtt+i-1);	/* PCI Posting. */
L
Linus Torvalds 已提交
1016 1017 1018
	}

	global_cache_flush();
1019

1020
	intel_i9xx_setup_flush();
1021

L
Linus Torvalds 已提交
1022 1023 1024 1025 1026
	return 0;
}

static void intel_i915_cleanup(void)
{
1027 1028
	if (intel_private.i9xx_flush_page)
		iounmap(intel_private.i9xx_flush_page);
1029 1030 1031 1032
	if (intel_private.resource_valid)
		release_resource(&intel_private.ifp_resource);
	intel_private.ifp_resource.start = 0;
	intel_private.resource_valid = 0;
1033 1034
	iounmap(intel_private.gtt);
	iounmap(intel_private.registers);
L
Linus Torvalds 已提交
1035 1036
}

1037 1038
static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
{
1039 1040
	if (intel_private.i9xx_flush_page)
		writel(1, intel_private.i9xx_flush_page);
1041 1042
}

1043 1044
static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
1045
{
1046
	int i, j, num_entries;
L
Linus Torvalds 已提交
1047
	void *temp;
1048 1049
	int ret = -EINVAL;
	int mask_type;
L
Linus Torvalds 已提交
1050

1051
	if (mem->page_count == 0)
1052
		goto out;
1053

L
Linus Torvalds 已提交
1054 1055 1056
	temp = agp_bridge->current_size;
	num_entries = A_SIZE_FIX(temp)->num_entries;

1057
	if (pg_start < intel_private.gtt_entries) {
1058 1059 1060
		dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
			   "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
			   pg_start, intel_private.gtt_entries);
L
Linus Torvalds 已提交
1061

1062 1063
		dev_info(&intel_private.pcidev->dev,
			 "trying to insert into local/stolen memory\n");
1064
		goto out_err;
L
Linus Torvalds 已提交
1065 1066 1067
	}

	if ((pg_start + mem->page_count) > num_entries)
1068
		goto out_err;
L
Linus Torvalds 已提交
1069

1070
	/* The i915 can't check the GTT for entries since its read only,
L
Linus Torvalds 已提交
1071 1072 1073
	 * depend on the caller to make the correct offset decisions.
	 */

1074 1075 1076 1077
	if (type != mem->type)
		goto out_err;

	mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
L
Linus Torvalds 已提交
1078

1079 1080 1081 1082 1083
	if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
	    mask_type != INTEL_AGP_CACHED_MEMORY)
		goto out_err;

	if (!mem->is_flushed)
1084
		global_cache_flush();
L
Linus Torvalds 已提交
1085 1086 1087

	for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
		writel(agp_bridge->driver->mask_memory(agp_bridge,
1088
			mem->memory[i], mask_type), intel_private.gtt+j);
L
Linus Torvalds 已提交
1089 1090
	}

1091
	readl(intel_private.gtt+j-1);
L
Linus Torvalds 已提交
1092
	agp_bridge->driver->tlb_flush(mem);
1093 1094 1095 1096

 out:
	ret = 0;
 out_err:
D
Dave Airlie 已提交
1097
	mem->is_flushed = true;
1098
	return ret;
L
Linus Torvalds 已提交
1099 1100
}

1101 1102
static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
				     int type)
L
Linus Torvalds 已提交
1103 1104 1105
{
	int i;

1106 1107
	if (mem->page_count == 0)
		return 0;
L
Linus Torvalds 已提交
1108

1109
	if (pg_start < intel_private.gtt_entries) {
1110 1111
		dev_info(&intel_private.pcidev->dev,
			 "trying to disable local/stolen memory\n");
L
Linus Torvalds 已提交
1112 1113 1114
		return -EINVAL;
	}

1115
	for (i = pg_start; i < (mem->page_count + pg_start); i++)
1116
		writel(agp_bridge->scratch_page, intel_private.gtt+i);
1117

1118
	readl(intel_private.gtt+i-1);
L
Linus Torvalds 已提交
1119 1120 1121 1122 1123

	agp_bridge->driver->tlb_flush(mem);
	return 0;
}

1124 1125 1126 1127 1128
/* Return the aperture size by just checking the resource length.  The effect
 * described in the spec of the MSAC registers is just changing of the
 * resource size.
 */
static int intel_i9xx_fetch_size(void)
L
Linus Torvalds 已提交
1129
{
1130
	int num_sizes = ARRAY_SIZE(intel_i830_sizes);
1131 1132
	int aper_size; /* size in megabytes */
	int i;
L
Linus Torvalds 已提交
1133

1134
	aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
L
Linus Torvalds 已提交
1135

1136 1137 1138 1139 1140 1141 1142
	for (i = 0; i < num_sizes; i++) {
		if (aper_size == intel_i830_sizes[i].size) {
			agp_bridge->current_size = intel_i830_sizes + i;
			agp_bridge->previous_size = agp_bridge->current_size;
			return aper_size;
		}
	}
L
Linus Torvalds 已提交
1143

1144
	return 0;
L
Linus Torvalds 已提交
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
}

/* The intel i915 automatically initializes the agp aperture during POST.
 * Use the memory already set aside for in the GTT.
 */
static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
{
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp, temp2;
Z
Zhenyu Wang 已提交
1156
	int gtt_map_size = 256 * 1024;
L
Linus Torvalds 已提交
1157 1158 1159 1160 1161 1162

	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;

1163
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1164
	pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
L
Linus Torvalds 已提交
1165

Z
Zhenyu Wang 已提交
1166 1167 1168
	if (IS_G33)
	    gtt_map_size = 1024 * 1024; /* 1M on G33 */
	intel_private.gtt = ioremap(temp2, gtt_map_size);
1169
	if (!intel_private.gtt)
L
Linus Torvalds 已提交
1170 1171 1172 1173
		return -ENOMEM;

	temp &= 0xfff80000;

1174
	intel_private.registers = ioremap(temp, 128 * 4096);
S
Scott Thompson 已提交
1175 1176
	if (!intel_private.registers) {
		iounmap(intel_private.gtt);
L
Linus Torvalds 已提交
1177
		return -ENOMEM;
S
Scott Thompson 已提交
1178
	}
L
Linus Torvalds 已提交
1179

1180
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
L
Linus Torvalds 已提交
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
	global_cache_flush();	/* FIXME: ? */

	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();

	agp_bridge->gatt_table = NULL;

	agp_bridge->gatt_bus_addr = temp;

	return 0;
}
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211

/*
 * The i965 supports 36-bit physical addresses, but to keep
 * the format of the GTT the same, the bits that don't fit
 * in a 32-bit word are shifted down to bits 4..7.
 *
 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
 * is always zero on 32-bit architectures, so no need to make
 * this conditional.
 */
static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
	unsigned long addr, int type)
{
	/* Shift high bits down */
	addr |= (addr >> 28) & 0xf0;

	/* Type checking must be done elsewhere */
	return addr | bridge->driver->masks[type].mask;
}

1212 1213 1214
static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
{
	switch (agp_bridge->dev->device) {
1215
	case PCI_DEVICE_ID_INTEL_GM45_HB:
1216 1217 1218
	case PCI_DEVICE_ID_INTEL_IGD_E_HB:
	case PCI_DEVICE_ID_INTEL_Q45_HB:
	case PCI_DEVICE_ID_INTEL_G45_HB:
1219
	case PCI_DEVICE_ID_INTEL_G41_HB:
1220 1221
	case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
	case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
1222 1223 1224 1225 1226 1227 1228
		*gtt_offset = *gtt_size = MB(2);
		break;
	default:
		*gtt_offset = *gtt_size = KB(512);
	}
}

1229
/* The intel i965 automatically initializes the agp aperture during POST.
1230 1231
 * Use the memory already set aside for in the GTT.
 */
1232 1233
static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
{
1234 1235 1236 1237 1238
	int page_order;
	struct aper_size_info_fixed *size;
	int num_entries;
	u32 temp;
	int gtt_offset, gtt_size;
1239

1240 1241 1242 1243
	size = agp_bridge->current_size;
	page_order = size->page_order;
	num_entries = size->num_entries;
	agp_bridge->gatt_table_real = NULL;
1244

1245
	pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
1246

1247
	temp &= 0xfff00000;
1248

1249
	intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Z
Zhenyu Wang 已提交
1250

1251
	intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
1252

1253 1254
	if (!intel_private.gtt)
		return -ENOMEM;
1255

1256 1257
	intel_private.registers = ioremap(temp, 128 * 4096);
	if (!intel_private.registers) {
S
Scott Thompson 已提交
1258 1259 1260
		iounmap(intel_private.gtt);
		return -ENOMEM;
	}
1261

1262 1263
	temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
	global_cache_flush();   /* FIXME: ? */
1264

1265 1266
	/* we have to call this as early as possible after the MMIO base address is known */
	intel_i830_init_gtt_entries();
1267

1268
	agp_bridge->gatt_table = NULL;
1269

1270
	agp_bridge->gatt_bus_addr = temp;
1271

1272
	return 0;
1273 1274
}

L
Linus Torvalds 已提交
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414

static int intel_fetch_size(void)
{
	int i;
	u16 temp;
	struct aper_size_info_16 *values;

	pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
	values = A_SIZE_16(agp_bridge->driver->aperture_sizes);

	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
		if (temp == values[i].size_value) {
			agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
			agp_bridge->aperture_size_idx = i;
			return values[i].size;
		}
	}

	return 0;
}

static int __intel_8xx_fetch_size(u8 temp)
{
	int i;
	struct aper_size_info_8 *values;

	values = A_SIZE_8(agp_bridge->driver->aperture_sizes);

	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
		if (temp == values[i].size_value) {
			agp_bridge->previous_size =
				agp_bridge->current_size = (void *) (values + i);
			agp_bridge->aperture_size_idx = i;
			return values[i].size;
		}
	}
	return 0;
}

static int intel_8xx_fetch_size(void)
{
	u8 temp;

	pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
	return __intel_8xx_fetch_size(temp);
}

static int intel_815_fetch_size(void)
{
	u8 temp;

	/* Intel 815 chipsets have a _weird_ APSIZE register with only
	 * one non-reserved bit, so mask the others out ... */
	pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
	temp &= (1 << 3);

	return __intel_8xx_fetch_size(temp);
}

static void intel_tlbflush(struct agp_memory *mem)
{
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
}


static void intel_8xx_tlbflush(struct agp_memory *mem)
{
	u32 temp;
	pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
	pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
}


static void intel_cleanup(void)
{
	u16 temp;
	struct aper_size_info_16 *previous_size;

	previous_size = A_SIZE_16(agp_bridge->previous_size);
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
	pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
}


static void intel_8xx_cleanup(void)
{
	u16 temp;
	struct aper_size_info_8 *previous_size;

	previous_size = A_SIZE_8(agp_bridge->previous_size);
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
}


static int intel_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_16 *current_size;

	current_size = A_SIZE_16(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);

	/* paccfg/nbxcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
			(temp2 & ~(1 << 10)) | (1 << 9));
	/* clear any possible error conditions */
	pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
	return 0;
}

static int intel_815_configure(void)
{
	u32 temp, addr;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	/* attbase - aperture base */
	/* the Intel 815 chipset spec. says that bits 29-31 in the
	* ATTBASE register are reserved -> try not to write them */
	if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
1415
		dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
L
Linus Torvalds 已提交
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
		return -EINVAL;
	}

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
			current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
	addr &= INTEL_815_ATTBASE_MASK;
	addr |= agp_bridge->gatt_bus_addr;
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* apcont */
	pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));

	/* clear any possible error conditions */
	/* Oddness : this chipset seems to have no ERRSTS register ! */
	return 0;
}

static void intel_820_tlbflush(struct agp_memory *mem)
{
	return;
}

static void intel_820_cleanup(void)
{
	u8 temp;
	struct aper_size_info_8 *previous_size;

	previous_size = A_SIZE_8(agp_bridge->previous_size);
	pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
	pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
			temp & ~(1 << 1));
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
			previous_size->size_value);
}


static int intel_820_configure(void)
{
	u32 temp;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* global enable aperture access */
	/* This flag is not accessed through MCHCFG register as in */
	/* i850 chipset. */
	pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
	return 0;
}

static int intel_840_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
	/* clear any possible error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
	return 0;
}

static int intel_845_configure(void)
{
	u32 temp;
	u8 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

1536 1537 1538 1539 1540 1541 1542 1543 1544
	if (agp_bridge->apbase_config != 0) {
		pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
				       agp_bridge->apbase_config);
	} else {
		/* address to map to */
		pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
		agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
		agp_bridge->apbase_config = temp;
	}
L
Linus Torvalds 已提交
1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* agpm */
	pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
	pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
	/* clear any possible error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
1557 1558

	intel_i830_setup_flush();
L
Linus Torvalds 已提交
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
	return 0;
}

static int intel_850_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
	return 0;
}

static int intel_860_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mcgcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
	return 0;
}

static int intel_830mp_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* gmch */
	pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
	/* clear any possible AGP-related error conditions */
	pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
	return 0;
}

static int intel_7505_configure(void)
{
	u32 temp;
	u16 temp2;
	struct aper_size_info_8 *current_size;

	current_size = A_SIZE_8(agp_bridge->current_size);

	/* aperture size */
	pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);

	/* address to map to */
	pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
	agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);

	/* attbase - aperture base */
	pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);

	/* agpctrl */
	pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);

	/* mchcfg */
	pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
	pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));

	return 0;
}

/* Setup function */
D
Dave Jones 已提交
1678
static const struct gatt_mask intel_generic_masks[] =
L
Linus Torvalds 已提交
1679 1680 1681 1682
{
	{.mask = 0x00000017, .type = 0}
};

D
Dave Jones 已提交
1683
static const struct aper_size_info_8 intel_815_sizes[2] =
L
Linus Torvalds 已提交
1684 1685 1686 1687 1688
{
	{64, 16384, 4, 0},
	{32, 8192, 3, 8},
};

D
Dave Jones 已提交
1689
static const struct aper_size_info_8 intel_8xx_sizes[7] =
L
Linus Torvalds 已提交
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56},
	{16, 4096, 2, 60},
	{8, 2048, 1, 62},
	{4, 1024, 0, 63}
};

D
Dave Jones 已提交
1700
static const struct aper_size_info_16 intel_generic_sizes[7] =
L
Linus Torvalds 已提交
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56},
	{16, 4096, 2, 60},
	{8, 2048, 1, 62},
	{4, 1024, 0, 63}
};

D
Dave Jones 已提交
1711
static const struct aper_size_info_8 intel_830mp_sizes[4] =
L
Linus Torvalds 已提交
1712 1713 1714 1715 1716 1717 1718
{
	{256, 65536, 6, 0},
	{128, 32768, 5, 32},
	{64, 16384, 4, 48},
	{32, 8192, 3, 56}
};

D
Dave Jones 已提交
1719
static const struct agp_bridge_driver intel_generic_driver = {
L
Linus Torvalds 已提交
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_generic_sizes,
	.size_type		= U16_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_configure,
	.fetch_size		= intel_fetch_size,
	.cleanup		= intel_cleanup,
	.tlb_flush		= intel_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1739
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1740
	.agp_destroy_page	= agp_generic_destroy_page,
1741
	.agp_destroy_pages      = agp_generic_destroy_pages,
1742
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1743 1744
};

D
Dave Jones 已提交
1745
static const struct agp_bridge_driver intel_810_driver = {
L
Linus Torvalds 已提交
1746 1747 1748 1749
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i810_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 2,
J
Joe Perches 已提交
1750
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
	.configure		= intel_i810_configure,
	.fetch_size		= intel_i810_fetch_size,
	.cleanup		= intel_i810_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= intel_i810_insert_entries,
	.remove_memory		= intel_i810_remove_entries,
	.alloc_by_type		= intel_i810_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1766
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1767
	.agp_destroy_page	= agp_generic_destroy_page,
1768
	.agp_destroy_pages      = agp_generic_destroy_pages,
1769
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1770 1771
};

D
Dave Jones 已提交
1772
static const struct agp_bridge_driver intel_815_driver = {
L
Linus Torvalds 已提交
1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_815_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 2,
	.configure		= intel_815_configure,
	.fetch_size		= intel_815_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1792
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1793
	.agp_destroy_page	= agp_generic_destroy_page,
1794
	.agp_destroy_pages      = agp_generic_destroy_pages,
1795
	.agp_type_to_mask_type	= agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1796 1797
};

D
Dave Jones 已提交
1798
static const struct agp_bridge_driver intel_830_driver = {
L
Linus Torvalds 已提交
1799 1800 1801
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
1802
	.num_aperture_sizes	= 4,
J
Joe Perches 已提交
1803
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818
	.configure		= intel_i830_configure,
	.fetch_size		= intel_i830_fetch_size,
	.cleanup		= intel_i830_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i830_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i830_insert_entries,
	.remove_memory		= intel_i830_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1819
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1820
	.agp_destroy_page	= agp_generic_destroy_page,
1821
	.agp_destroy_pages      = agp_generic_destroy_pages,
1822
	.agp_type_to_mask_type  = intel_i830_type_to_mask_type,
1823
	.chipset_flush		= intel_i830_chipset_flush,
L
Linus Torvalds 已提交
1824 1825
};

D
Dave Jones 已提交
1826
static const struct agp_bridge_driver intel_820_driver = {
L
Linus Torvalds 已提交
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_820_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_820_cleanup,
	.tlb_flush		= intel_820_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1846
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1847
	.agp_destroy_page	= agp_generic_destroy_page,
1848
	.agp_destroy_pages      = agp_generic_destroy_pages,
1849
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1850 1851
};

D
Dave Jones 已提交
1852
static const struct agp_bridge_driver intel_830mp_driver = {
L
Linus Torvalds 已提交
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_830mp_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 4,
	.configure		= intel_830mp_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1872
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1873
	.agp_destroy_page	= agp_generic_destroy_page,
1874
	.agp_destroy_pages      = agp_generic_destroy_pages,
1875
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1876 1877
};

D
Dave Jones 已提交
1878
static const struct agp_bridge_driver intel_840_driver = {
L
Linus Torvalds 已提交
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_840_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1898
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1899
	.agp_destroy_page	= agp_generic_destroy_page,
1900
	.agp_destroy_pages      = agp_generic_destroy_pages,
1901
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1902 1903
};

D
Dave Jones 已提交
1904
static const struct agp_bridge_driver intel_845_driver = {
L
Linus Torvalds 已提交
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_845_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1924
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1925
	.agp_destroy_page	= agp_generic_destroy_page,
1926
	.agp_destroy_pages      = agp_generic_destroy_pages,
1927
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
1928
	.chipset_flush		= intel_i830_chipset_flush,
L
Linus Torvalds 已提交
1929 1930
};

D
Dave Jones 已提交
1931
static const struct agp_bridge_driver intel_850_driver = {
L
Linus Torvalds 已提交
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_850_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1951
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1952
	.agp_destroy_page	= agp_generic_destroy_page,
1953
	.agp_destroy_pages      = agp_generic_destroy_pages,
1954
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1955 1956
};

D
Dave Jones 已提交
1957
static const struct agp_bridge_driver intel_860_driver = {
L
Linus Torvalds 已提交
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_860_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
1977
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
1978
	.agp_destroy_page	= agp_generic_destroy_page,
1979
	.agp_destroy_pages      = agp_generic_destroy_pages,
1980
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
1981 1982
};

D
Dave Jones 已提交
1983
static const struct agp_bridge_driver intel_915_driver = {
L
Linus Torvalds 已提交
1984 1985 1986
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
1987
	.num_aperture_sizes	= 4,
J
Joe Perches 已提交
1988
	.needs_scratch_page	= true,
L
Linus Torvalds 已提交
1989
	.configure		= intel_i915_configure,
1990
	.fetch_size		= intel_i9xx_fetch_size,
L
Linus Torvalds 已提交
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i810_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i915_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2004
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2005
	.agp_destroy_page	= agp_generic_destroy_page,
2006
	.agp_destroy_pages      = agp_generic_destroy_pages,
2007
	.agp_type_to_mask_type  = intel_i830_type_to_mask_type,
2008
	.chipset_flush		= intel_i915_chipset_flush,
L
Linus Torvalds 已提交
2009 2010
};

D
Dave Jones 已提交
2011
static const struct agp_bridge_driver intel_i965_driver = {
2012 2013 2014 2015 2016
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 4,
	.needs_scratch_page	= true,
2017 2018
	.configure		= intel_i915_configure,
	.fetch_size		= intel_i9xx_fetch_size,
2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i965_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i965_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2032
	.agp_alloc_pages        = agp_generic_alloc_pages,
2033
	.agp_destroy_page	= agp_generic_destroy_page,
2034
	.agp_destroy_pages      = agp_generic_destroy_pages,
2035
	.agp_type_to_mask_type	= intel_i830_type_to_mask_type,
2036
	.chipset_flush		= intel_i915_chipset_flush,
2037
};
L
Linus Torvalds 已提交
2038

D
Dave Jones 已提交
2039
static const struct agp_bridge_driver intel_7505_driver = {
L
Linus Torvalds 已提交
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_8xx_sizes,
	.size_type		= U8_APER_SIZE,
	.num_aperture_sizes	= 7,
	.configure		= intel_7505_configure,
	.fetch_size		= intel_8xx_fetch_size,
	.cleanup		= intel_8xx_cleanup,
	.tlb_flush		= intel_8xx_tlbflush,
	.mask_memory		= agp_generic_mask_memory,
	.masks			= intel_generic_masks,
	.agp_enable		= agp_generic_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= agp_generic_create_gatt_table,
	.free_gatt_table	= agp_generic_free_gatt_table,
	.insert_memory		= agp_generic_insert_memory,
	.remove_memory		= agp_generic_remove_memory,
	.alloc_by_type		= agp_generic_alloc_by_type,
	.free_by_type		= agp_generic_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2059
	.agp_alloc_pages        = agp_generic_alloc_pages,
L
Linus Torvalds 已提交
2060
	.agp_destroy_page	= agp_generic_destroy_page,
2061
	.agp_destroy_pages      = agp_generic_destroy_pages,
2062
	.agp_type_to_mask_type  = agp_generic_type_to_mask_type,
L
Linus Torvalds 已提交
2063 2064
};

2065
static const struct agp_bridge_driver intel_g33_driver = {
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	.owner			= THIS_MODULE,
	.aperture_sizes		= intel_i830_sizes,
	.size_type		= FIXED_APER_SIZE,
	.num_aperture_sizes	= 4,
	.needs_scratch_page	= true,
	.configure		= intel_i915_configure,
	.fetch_size		= intel_i9xx_fetch_size,
	.cleanup		= intel_i915_cleanup,
	.tlb_flush		= intel_i810_tlbflush,
	.mask_memory		= intel_i965_mask_memory,
	.masks			= intel_i810_masks,
	.agp_enable		= intel_i810_agp_enable,
	.cache_flush		= global_cache_flush,
	.create_gatt_table	= intel_i915_create_gatt_table,
	.free_gatt_table	= intel_i830_free_gatt_table,
	.insert_memory		= intel_i915_insert_entries,
	.remove_memory		= intel_i915_remove_entries,
	.alloc_by_type		= intel_i830_alloc_by_type,
	.free_by_type		= intel_i810_free_by_type,
	.agp_alloc_page		= agp_generic_alloc_page,
S
Shaohua Li 已提交
2086
	.agp_alloc_pages        = agp_generic_alloc_pages,
2087
	.agp_destroy_page	= agp_generic_destroy_page,
2088
	.agp_destroy_pages      = agp_generic_destroy_pages,
2089
	.agp_type_to_mask_type	= intel_i830_type_to_mask_type,
2090
	.chipset_flush		= intel_i915_chipset_flush,
2091
};
L
Linus Torvalds 已提交
2092

2093
static int find_gmch(u16 device)
L
Linus Torvalds 已提交
2094
{
2095
	struct pci_dev *gmch_device;
L
Linus Torvalds 已提交
2096

2097 2098 2099
	gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
	if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
		gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
2100
					     device, gmch_device);
L
Linus Torvalds 已提交
2101 2102
	}

2103
	if (!gmch_device)
L
Linus Torvalds 已提交
2104 2105
		return 0;

2106
	intel_private.pcidev = gmch_device;
L
Linus Torvalds 已提交
2107 2108 2109
	return 1;
}

2110 2111 2112 2113 2114 2115 2116
/* Table to describe Intel GMCH and AGP/PCIE GART drivers.  At least one of
 * driver and gmch_driver must be non-null, and find_gmch will determine
 * which one should be used if a gmch_chip_id is present.
 */
static const struct intel_driver_description {
	unsigned int chip_id;
	unsigned int gmch_chip_id;
2117
	unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
2118 2119 2120 2121
	char *name;
	const struct agp_bridge_driver *driver;
	const struct agp_bridge_driver *gmch_driver;
} intel_agp_chipsets[] = {
2122 2123 2124 2125
	{ PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
2126
		NULL, &intel_810_driver },
2127
	{ PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
2128
		NULL, &intel_810_driver },
2129
	{ PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
2130
		NULL, &intel_810_driver },
2131 2132 2133 2134 2135
	{ PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
		&intel_815_driver, &intel_810_driver },
	{ PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
2136
		&intel_830mp_driver, &intel_830_driver },
2137 2138 2139
	{ PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
2140
		&intel_845_driver, &intel_830_driver },
2141
	{ PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
S
Stefan Husemann 已提交
2142 2143
	{ PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
		&intel_845_driver, &intel_830_driver },
2144 2145
	{ PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
2146
		&intel_845_driver, &intel_830_driver },
2147 2148
	{ PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
2149
		&intel_845_driver, &intel_830_driver },
2150
	{ PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
2151 2152
	{ PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
		NULL, &intel_915_driver },
2153
	{ PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
2154
		NULL, &intel_915_driver },
2155
	{ PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
2156
		NULL, &intel_915_driver },
2157
	{ PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
2158
		NULL, &intel_915_driver },
Z
Zhenyu Wang 已提交
2159
	{ PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
2160
		NULL, &intel_915_driver },
Z
Zhenyu Wang 已提交
2161
	{ PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
2162
		NULL, &intel_915_driver },
2163
	{ PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
2164
		NULL, &intel_i965_driver },
2165
	{ PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
2166
		NULL, &intel_i965_driver },
2167
	{ PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
2168
		NULL, &intel_i965_driver },
2169
	{ PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
2170
		NULL, &intel_i965_driver },
Z
Zhenyu Wang 已提交
2171
	{ PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
2172
		NULL, &intel_i965_driver },
Z
Zhenyu Wang 已提交
2173
	{ PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
2174
		NULL, &intel_i965_driver },
2175 2176 2177
	{ PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
	{ PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
2178
		NULL, &intel_g33_driver },
2179
	{ PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
2180
		NULL, &intel_g33_driver },
2181
	{ PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
2182
		NULL, &intel_g33_driver },
2183 2184 2185 2186
	{ PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
		NULL, &intel_g33_driver },
	{ PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
		NULL, &intel_g33_driver },
2187
	{ PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
2188
	    "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
2189 2190 2191 2192 2193 2194
	{ PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
	    "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
	    "Q45/Q43", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
	    "G45/G43", NULL, &intel_i965_driver },
2195 2196
	{ PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
	    "G41", NULL, &intel_i965_driver },
2197 2198 2199 2200
	{ PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
	    "IGDNG/D", NULL, &intel_i965_driver },
	{ PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
	    "IGDNG/M", NULL, &intel_i965_driver },
2201
	{ 0, 0, 0, NULL, NULL, NULL }
2202 2203
};

L
Linus Torvalds 已提交
2204 2205 2206 2207 2208 2209
static int __devinit agp_intel_probe(struct pci_dev *pdev,
				     const struct pci_device_id *ent)
{
	struct agp_bridge_data *bridge;
	u8 cap_ptr = 0;
	struct resource *r;
2210
	int i;
L
Linus Torvalds 已提交
2211 2212 2213 2214 2215 2216 2217

	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);

	bridge = agp_alloc_bridge();
	if (!bridge)
		return -ENOMEM;

2218 2219 2220 2221
	for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
		/* In case that multiple models of gfx chip may
		   stand on same host bridge type, this can be
		   sure we detect the right IGD. */
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
		if (pdev->device == intel_agp_chipsets[i].chip_id) {
			if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
				find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
				bridge->driver =
					intel_agp_chipsets[i].gmch_driver;
				break;
			} else if (intel_agp_chipsets[i].multi_gmch_chip) {
				continue;
			} else {
				bridge->driver = intel_agp_chipsets[i].driver;
				break;
			}
		}
2235 2236 2237
	}

	if (intel_agp_chipsets[i].name == NULL) {
L
Linus Torvalds 已提交
2238
		if (cap_ptr)
2239 2240
			dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
				 pdev->vendor, pdev->device);
2241 2242 2243 2244 2245
		agp_put_bridge(bridge);
		return -ENODEV;
	}

	if (bridge->driver == NULL) {
2246 2247
		/* bridge has no AGP and no IGD detected */
		if (cap_ptr)
2248 2249
			dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
				 intel_agp_chipsets[i].gmch_chip_id);
L
Linus Torvalds 已提交
2250 2251
		agp_put_bridge(bridge);
		return -ENODEV;
2252
	}
L
Linus Torvalds 已提交
2253 2254 2255

	bridge->dev = pdev;
	bridge->capndx = cap_ptr;
2256
	bridge->dev_private_data = &intel_private;
L
Linus Torvalds 已提交
2257

2258
	dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
L
Linus Torvalds 已提交
2259 2260 2261 2262 2263 2264 2265 2266

	/*
	* The following fixes the case where the BIOS has "forgotten" to
	* provide an address range for the GART.
	* 20030610 - hamish@zot.org
	*/
	r = &pdev->resource[0];
	if (!r->start && r->end) {
2267
		if (pci_assign_resource(pdev, 0)) {
2268
			dev_err(&pdev->dev, "can't assign resource 0\n");
L
Linus Torvalds 已提交
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
			agp_put_bridge(bridge);
			return -ENODEV;
		}
	}

	/*
	* If the device has not been properly setup, the following will catch
	* the problem and should stop the system from crashing.
	* 20030610 - hamish@zot.org
	*/
	if (pci_enable_device(pdev)) {
2280
		dev_err(&pdev->dev, "can't enable PCI device\n");
L
Linus Torvalds 已提交
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
		agp_put_bridge(bridge);
		return -ENODEV;
	}

	/* Fill in the mode register */
	if (cap_ptr) {
		pci_read_config_dword(pdev,
				bridge->capndx+PCI_AGP_STATUS,
				&bridge->mode);
	}

	pci_set_drvdata(pdev, bridge);
	return agp_add_bridge(bridge);
}

static void __devexit agp_intel_remove(struct pci_dev *pdev)
{
	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);

	agp_remove_bridge(bridge);

2302 2303
	if (intel_private.pcidev)
		pci_dev_put(intel_private.pcidev);
L
Linus Torvalds 已提交
2304 2305 2306 2307

	agp_put_bridge(bridge);
}

2308
#ifdef CONFIG_PM
L
Linus Torvalds 已提交
2309 2310 2311
static int agp_intel_resume(struct pci_dev *pdev)
{
	struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
K
Keith Packard 已提交
2312
	int ret_val;
L
Linus Torvalds 已提交
2313 2314 2315

	pci_restore_state(pdev);

2316 2317 2318 2319
	/* We should restore our graphics device's config space,
	 * as host bridge (00:00) resumes before graphics device (02:00),
	 * then our access to its pci space can work right.
	 */
2320 2321
	if (intel_private.pcidev)
		pci_restore_state(intel_private.pcidev);
2322

L
Linus Torvalds 已提交
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	if (bridge->driver == &intel_generic_driver)
		intel_configure();
	else if (bridge->driver == &intel_850_driver)
		intel_850_configure();
	else if (bridge->driver == &intel_845_driver)
		intel_845_configure();
	else if (bridge->driver == &intel_830mp_driver)
		intel_830mp_configure();
	else if (bridge->driver == &intel_915_driver)
		intel_i915_configure();
	else if (bridge->driver == &intel_830_driver)
		intel_i830_configure();
	else if (bridge->driver == &intel_810_driver)
		intel_i810_configure();
2337 2338
	else if (bridge->driver == &intel_i965_driver)
		intel_i915_configure();
L
Linus Torvalds 已提交
2339

K
Keith Packard 已提交
2340 2341 2342 2343
	ret_val = agp_rebind_memory();
	if (ret_val != 0)
		return ret_val;

L
Linus Torvalds 已提交
2344 2345
	return 0;
}
2346
#endif
L
Linus Torvalds 已提交
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371

static struct pci_device_id agp_intel_pci_table[] = {
#define ID(x)						\
	{						\
	.class		= (PCI_CLASS_BRIDGE_HOST << 8),	\
	.class_mask	= ~0,				\
	.vendor		= PCI_VENDOR_ID_INTEL,		\
	.device		= x,				\
	.subvendor	= PCI_ANY_ID,			\
	.subdevice	= PCI_ANY_ID,			\
	}
	ID(PCI_DEVICE_ID_INTEL_82443LX_0),
	ID(PCI_DEVICE_ID_INTEL_82443BX_0),
	ID(PCI_DEVICE_ID_INTEL_82443GX_0),
	ID(PCI_DEVICE_ID_INTEL_82810_MC1),
	ID(PCI_DEVICE_ID_INTEL_82810_MC3),
	ID(PCI_DEVICE_ID_INTEL_82810E_MC),
	ID(PCI_DEVICE_ID_INTEL_82815_MC),
	ID(PCI_DEVICE_ID_INTEL_82820_HB),
	ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
	ID(PCI_DEVICE_ID_INTEL_82830_HB),
	ID(PCI_DEVICE_ID_INTEL_82840_HB),
	ID(PCI_DEVICE_ID_INTEL_82845_HB),
	ID(PCI_DEVICE_ID_INTEL_82845G_HB),
	ID(PCI_DEVICE_ID_INTEL_82850_HB),
S
Stefan Husemann 已提交
2372
	ID(PCI_DEVICE_ID_INTEL_82854_HB),
L
Linus Torvalds 已提交
2373 2374 2375 2376 2377 2378 2379
	ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
	ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
	ID(PCI_DEVICE_ID_INTEL_82860_HB),
	ID(PCI_DEVICE_ID_INTEL_82865_HB),
	ID(PCI_DEVICE_ID_INTEL_82875_HB),
	ID(PCI_DEVICE_ID_INTEL_7505_0),
	ID(PCI_DEVICE_ID_INTEL_7205_0),
2380
	ID(PCI_DEVICE_ID_INTEL_E7221_HB),
L
Linus Torvalds 已提交
2381 2382
	ID(PCI_DEVICE_ID_INTEL_82915G_HB),
	ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
A
Alan Hourihane 已提交
2383
	ID(PCI_DEVICE_ID_INTEL_82945G_HB),
2384
	ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Z
Zhenyu Wang 已提交
2385
	ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
2386 2387
	ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
	ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
2388
	ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
2389
	ID(PCI_DEVICE_ID_INTEL_82G35_HB),
2390 2391
	ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
	ID(PCI_DEVICE_ID_INTEL_82965G_HB),
2392
	ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Z
Zhenyu Wang 已提交
2393
	ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
2394 2395 2396
	ID(PCI_DEVICE_ID_INTEL_G33_HB),
	ID(PCI_DEVICE_ID_INTEL_Q35_HB),
	ID(PCI_DEVICE_ID_INTEL_Q33_HB),
2397
	ID(PCI_DEVICE_ID_INTEL_GM45_HB),
2398 2399 2400
	ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
	ID(PCI_DEVICE_ID_INTEL_Q45_HB),
	ID(PCI_DEVICE_ID_INTEL_G45_HB),
2401
	ID(PCI_DEVICE_ID_INTEL_G41_HB),
2402 2403
	ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
	ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
L
Linus Torvalds 已提交
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
	{ }
};

MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);

static struct pci_driver agp_intel_pci_driver = {
	.name		= "agpgart-intel",
	.id_table	= agp_intel_pci_table,
	.probe		= agp_intel_probe,
	.remove		= __devexit_p(agp_intel_remove),
2414
#ifdef CONFIG_PM
L
Linus Torvalds 已提交
2415
	.resume		= agp_intel_resume,
2416
#endif
L
Linus Torvalds 已提交
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
};

static int __init agp_intel_init(void)
{
	if (agp_off)
		return -EINVAL;
	return pci_register_driver(&agp_intel_pci_driver);
}

static void __exit agp_intel_cleanup(void)
{
	pci_unregister_driver(&agp_intel_pci_driver);
}

module_init(agp_intel_init);
module_exit(agp_intel_cleanup);

D
Dave Jones 已提交
2434
MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
L
Linus Torvalds 已提交
2435
MODULE_LICENSE("GPL and additional rights");