i915_gpu_error.c 41.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright (c) 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *    Mika Kuoppala <mika.kuoppala@intel.com>
 *
 */

#include <generated/utsrelease.h>
#include "i915_drv.h"

33
static const char *engine_str(int engine)
34
{
35
	switch (engine) {
36 37 38 39
	case RCS: return "render";
	case VCS: return "bsd";
	case BCS: return "blt";
	case VECS: return "vebox";
40
	case VCS2: return "bsd2";
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	default: return "";
	}
}

static const char *pin_flag(int pinned)
{
	if (pinned > 0)
		return " P";
	else if (pinned < 0)
		return " p";
	else
		return "";
}

static const char *tiling_flag(int tiling)
{
	switch (tiling) {
	default:
	case I915_TILING_NONE: return "";
	case I915_TILING_X: return " X";
	case I915_TILING_Y: return " Y";
	}
}

static const char *dirty_flag(int dirty)
{
	return dirty ? " dirty" : "";
}

static const char *purgeable_flag(int purgeable)
{
	return purgeable ? " purgeable" : "";
}

static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
{

	if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
		e->err = -ENOSPC;
		return false;
	}

	if (e->bytes == e->size - 1 || e->err)
		return false;

	return true;
}

static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
			      unsigned len)
{
	if (e->pos + len <= e->start) {
		e->pos += len;
		return false;
	}

	/* First vsnprintf needs to fit in its entirety for memmove */
	if (len >= e->size) {
		e->err = -EIO;
		return false;
	}

	return true;
}

static void __i915_error_advance(struct drm_i915_error_state_buf *e,
				 unsigned len)
{
	/* If this is first printf in this window, adjust it so that
	 * start position matches start of the buffer
	 */

	if (e->pos < e->start) {
		const size_t off = e->start - e->pos;

		/* Should not happen but be paranoid */
		if (off > len || e->bytes) {
			e->err = -EIO;
			return;
		}

		memmove(e->buf, e->buf + off, len - off);
		e->bytes = len - off;
		e->pos = e->start;
		return;
	}

	e->bytes += len;
	e->pos += len;
}

static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
			       const char *f, va_list args)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
142 143 144
		va_list tmp;

		va_copy(tmp, args);
145 146 147 148
		len = vsnprintf(NULL, 0, f, tmp);
		va_end(tmp);

		if (!__i915_error_seek(e, len))
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
			return;
	}

	len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;

	__i915_error_advance(e, len);
}

static void i915_error_puts(struct drm_i915_error_state_buf *e,
			    const char *str)
{
	unsigned len;

	if (!__i915_error_ok(e))
		return;

	len = strlen(str);

	/* Seek the first printf which is hits start position */
	if (e->pos < e->start) {
		if (!__i915_error_seek(e, len))
			return;
	}

	if (len >= e->size - e->bytes)
		len = e->size - e->bytes - 1;
	memcpy(e->buf + e->bytes, str, len);

	__i915_error_advance(e, len);
}

#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
#define err_puts(e, s) i915_error_puts(e, s)

static void print_error_buffers(struct drm_i915_error_state_buf *m,
				const char *name,
				struct drm_i915_error_buffer *err,
				int count)
{
190 191
	int i;

192
	err_printf(m, "  %s [%d]:\n", name, count);
193 194

	while (count--) {
195 196 197
		err_printf(m, "    %08x_%08x %8u %02x %02x [ ",
			   upper_32_bits(err->gtt_offset),
			   lower_32_bits(err->gtt_offset),
198 199
			   err->size,
			   err->read_domains,
200
			   err->write_domain);
201
		for (i = 0; i < I915_NUM_ENGINES; i++)
202 203 204
			err_printf(m, "%02x ", err->rseqno[i]);

		err_printf(m, "] %02x", err->wseqno);
205 206 207 208
		err_puts(m, pin_flag(err->pinned));
		err_puts(m, tiling_flag(err->tiling));
		err_puts(m, dirty_flag(err->dirty));
		err_puts(m, purgeable_flag(err->purgeable));
209
		err_puts(m, err->userptr ? " userptr" : "");
210 211
		err_puts(m, err->engine != -1 ? " " : "");
		err_puts(m, engine_str(err->engine));
212
		err_puts(m, i915_cache_level_str(m->i915, err->cache_level));
213 214 215 216 217 218 219 220 221 222 223

		if (err->name)
			err_printf(m, " (name: %d)", err->name);
		if (err->fence_reg != I915_FENCE_REG_NONE)
			err_printf(m, " (fence: %d)", err->fence_reg);

		err_puts(m, "\n");
		err++;
	}
}

224
static const char *hangcheck_action_to_str(enum intel_engine_hangcheck_action a)
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
{
	switch (a) {
	case HANGCHECK_IDLE:
		return "idle";
	case HANGCHECK_WAIT:
		return "wait";
	case HANGCHECK_ACTIVE:
		return "active";
	case HANGCHECK_KICK:
		return "kick";
	case HANGCHECK_HUNG:
		return "hung";
	}

	return "unknown";
}

242 243
static void error_print_engine(struct drm_i915_error_state_buf *m,
			       struct drm_i915_error_engine *ee)
244
{
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	err_printf(m, "%s command stream:\n", engine_str(ee->engine_id));
	err_printf(m, "  START: 0x%08x\n", ee->start);
	err_printf(m, "  HEAD:  0x%08x\n", ee->head);
	err_printf(m, "  TAIL:  0x%08x\n", ee->tail);
	err_printf(m, "  CTL:   0x%08x\n", ee->ctl);
	err_printf(m, "  HWS:   0x%08x\n", ee->hws);
	err_printf(m, "  ACTHD: 0x%08x %08x\n",
		   (u32)(ee->acthd>>32), (u32)ee->acthd);
	err_printf(m, "  IPEIR: 0x%08x\n", ee->ipeir);
	err_printf(m, "  IPEHR: 0x%08x\n", ee->ipehr);
	err_printf(m, "  INSTDONE: 0x%08x\n", ee->instdone);
	if (INTEL_GEN(m->i915) >= 4) {
		err_printf(m, "  BBADDR: 0x%08x %08x\n",
			   (u32)(ee->bbaddr>>32), (u32)ee->bbaddr);
		err_printf(m, "  BB_STATE: 0x%08x\n", ee->bbstate);
		err_printf(m, "  INSTPS: 0x%08x\n", ee->instps);
261
	}
262 263 264 265 266 267
	err_printf(m, "  INSTPM: 0x%08x\n", ee->instpm);
	err_printf(m, "  FADDR: 0x%08x %08x\n", upper_32_bits(ee->faddr),
		   lower_32_bits(ee->faddr));
	if (INTEL_GEN(m->i915) >= 6) {
		err_printf(m, "  RC PSMI: 0x%08x\n", ee->rc_psmi);
		err_printf(m, "  FAULT_REG: 0x%08x\n", ee->fault_reg);
268
		err_printf(m, "  SYNC_0: 0x%08x [last synced 0x%08x]\n",
269 270
			   ee->semaphore_mboxes[0],
			   ee->semaphore_seqno[0]);
271
		err_printf(m, "  SYNC_1: 0x%08x [last synced 0x%08x]\n",
272 273 274
			   ee->semaphore_mboxes[1],
			   ee->semaphore_seqno[1]);
		if (HAS_VEBOX(m->i915)) {
275
			err_printf(m, "  SYNC_2: 0x%08x [last synced 0x%08x]\n",
276 277
				   ee->semaphore_mboxes[2],
				   ee->semaphore_seqno[2]);
278
		}
279
	}
280 281
	if (USES_PPGTT(m->i915)) {
		err_printf(m, "  GFX_MODE: 0x%08x\n", ee->vm_info.gfx_mode);
282

283
		if (INTEL_GEN(m->i915) >= 8) {
284 285 286
			int i;
			for (i = 0; i < 4; i++)
				err_printf(m, "  PDP%d: 0x%016llx\n",
287
					   i, ee->vm_info.pdp[i]);
288 289
		} else {
			err_printf(m, "  PP_DIR_BASE: 0x%08x\n",
290
				   ee->vm_info.pp_dir_base);
291 292
		}
	}
293 294 295 296 297
	err_printf(m, "  seqno: 0x%08x\n", ee->seqno);
	err_printf(m, "  last_seqno: 0x%08x\n", ee->last_seqno);
	err_printf(m, "  waiting: %s\n", yesno(ee->waiting));
	err_printf(m, "  ring->head: 0x%08x\n", ee->cpu_ring_head);
	err_printf(m, "  ring->tail: 0x%08x\n", ee->cpu_ring_tail);
298
	err_printf(m, "  hangcheck: %s [%d]\n",
299 300
		   hangcheck_action_to_str(ee->hangcheck_action),
		   ee->hangcheck_score);
301 302 303 304 305 306 307 308 309 310 311
}

void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
{
	va_list args;

	va_start(args, f);
	i915_error_vprintf(e, f, args);
	va_end(args);
}

312 313 314 315 316 317 318 319 320 321 322 323 324 325
static void print_error_obj(struct drm_i915_error_state_buf *m,
			    struct drm_i915_error_object *obj)
{
	int page, offset, elt;

	for (page = offset = 0; page < obj->page_count; page++) {
		for (elt = 0; elt < PAGE_SIZE/4; elt++) {
			err_printf(m, "%08x :  %08x\n", offset,
				   obj->pages[page][elt]);
			offset += 4;
		}
	}
}

326 327 328 329
int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
			    const struct i915_error_state_file_priv *error_priv)
{
	struct drm_device *dev = error_priv->dev;
330
	struct drm_i915_private *dev_priv = to_i915(dev);
331
	struct drm_i915_error_state *error = error_priv->error;
332
	struct drm_i915_error_object *obj;
333 334
	int i, j, offset, elt;
	int max_hangcheck_score;
335 336 337 338 339 340

	if (!error) {
		err_printf(m, "no error state collected\n");
		goto out;
	}

341
	err_printf(m, "%s\n", error->error_msg);
342 343 344
	err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
		   error->time.tv_usec);
	err_printf(m, "Kernel: " UTS_RELEASE "\n");
345
	max_hangcheck_score = 0;
346 347 348
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].hangcheck_score > max_hangcheck_score)
			max_hangcheck_score = error->engine[i].hangcheck_score;
349
	}
350 351 352
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].hangcheck_score == max_hangcheck_score &&
		    error->engine[i].pid != -1) {
353
			err_printf(m, "Active process (on ring %s): %s [%d]\n",
354 355 356
				   engine_str(i),
				   error->engine[i].comm,
				   error->engine[i].pid);
357 358
		}
	}
359
	err_printf(m, "Reset count: %u\n", error->reset_count);
360
	err_printf(m, "Suspend count: %u\n", error->suspend_count);
361
	err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
362 363 364 365
	err_printf(m, "PCI Revision: 0x%02x\n", dev->pdev->revision);
	err_printf(m, "PCI Subsystem: %04x:%04x\n",
		   dev->pdev->subsystem_vendor,
		   dev->pdev->subsystem_device);
366
	err_printf(m, "IOMMU enabled?: %d\n", error->iommu);
367 368 369 370 371 372 373 374 375 376 377

	if (HAS_CSR(dev)) {
		struct intel_csr *csr = &dev_priv->csr;

		err_printf(m, "DMC loaded: %s\n",
			   yesno(csr->dmc_payload != NULL));
		err_printf(m, "DMC fw version: %d.%d\n",
			   CSR_VERSION_MAJOR(csr->version),
			   CSR_VERSION_MINOR(csr->version));
	}

378 379
	err_printf(m, "EIR: 0x%08x\n", error->eir);
	err_printf(m, "IER: 0x%08x\n", error->ier);
380 381 382 383 384 385
	if (INTEL_INFO(dev)->gen >= 8) {
		for (i = 0; i < 4; i++)
			err_printf(m, "GTIER gt %d: 0x%08x\n", i,
				   error->gtier[i]);
	} else if (HAS_PCH_SPLIT(dev) || IS_VALLEYVIEW(dev))
		err_printf(m, "GTIER: 0x%08x\n", error->gtier[0]);
386 387 388 389
	err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
	err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
	err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
	err_printf(m, "CCID: 0x%08x\n", error->ccid);
390
	err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
391 392 393 394 395 396 397 398 399 400

	for (i = 0; i < dev_priv->num_fence_regs; i++)
		err_printf(m, "  fence[%d] = %08llx\n", i, error->fence[i]);

	for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
		err_printf(m, "  INSTDONE_%d: 0x%08x\n", i,
			   error->extra_instdone[i]);

	if (INTEL_INFO(dev)->gen >= 6) {
		err_printf(m, "ERROR: 0x%08x\n", error->error);
401 402 403 404 405

		if (INTEL_INFO(dev)->gen >= 8)
			err_printf(m, "FAULT_TLB_DATA: 0x%08x 0x%08x\n",
				   error->fault_data1, error->fault_data0);

406 407 408
		err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
	}

409
	if (IS_GEN7(dev))
410 411
		err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);

412 413 414 415
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		if (error->engine[i].engine_id != -1)
			error_print_engine(m, &error->engine[i]);
	}
416

417 418 419
	for (i = 0; i < error->vm_count; i++) {
		err_printf(m, "vm[%d]\n", i);

420
		print_error_buffers(m, "Active",
421 422
				    error->active_bo[i],
				    error->active_bo_count[i]);
423 424

		print_error_buffers(m, "Pinned",
425 426 427
				    error->pinned_bo[i],
				    error->pinned_bo_count[i]);
	}
428

429 430 431 432
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

		obj = ee->batchbuffer;
433
		if (obj) {
434
			err_puts(m, dev_priv->engine[i].name);
435
			if (ee->pid != -1)
436
				err_printf(m, " (submitted by %s [%d])",
437 438
					   ee->comm,
					   ee->pid);
439 440 441
			err_printf(m, " --- gtt_offset = 0x%08x %08x\n",
				   upper_32_bits(obj->gtt_offset),
				   lower_32_bits(obj->gtt_offset));
442 443 444
			print_error_obj(m, obj);
		}

445
		obj = ee->wa_batchbuffer;
446 447
		if (obj) {
			err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
448
				   dev_priv->engine[i].name,
449
				   lower_32_bits(obj->gtt_offset));
450
			print_error_obj(m, obj);
451 452
		}

453
		if (ee->num_requests) {
454
			err_printf(m, "%s --- %d requests\n",
455
				   dev_priv->engine[i].name,
456 457
				   ee->num_requests);
			for (j = 0; j < ee->num_requests; j++) {
458
				err_printf(m, "  seqno 0x%08x, emitted %ld, tail 0x%08x\n",
459 460 461
					   ee->requests[j].seqno,
					   ee->requests[j].jiffies,
					   ee->requests[j].tail);
462 463 464
			}
		}

465
		if (ee->num_waiters) {
466 467
			err_printf(m, "%s --- %d waiters\n",
				   dev_priv->engine[i].name,
468 469
				   ee->num_waiters);
			for (j = 0; j < ee->num_waiters; j++) {
470
				err_printf(m, " seqno 0x%08x for %s [%d]\n",
471 472 473
					   ee->waiters[j].seqno,
					   ee->waiters[j].comm,
					   ee->waiters[j].pid);
474 475 476
			}
		}

477
		if ((obj = ee->ringbuffer)) {
478
			err_printf(m, "%s --- ringbuffer = 0x%08x\n",
479
				   dev_priv->engine[i].name,
480
				   lower_32_bits(obj->gtt_offset));
481
			print_error_obj(m, obj);
482 483
		}

484
		if ((obj = ee->hws_page)) {
485 486 487 488 489 490 491
			u64 hws_offset = obj->gtt_offset;
			u32 *hws_page = &obj->pages[0][0];

			if (i915.enable_execlists) {
				hws_offset += LRC_PPHWSP_PN * PAGE_SIZE;
				hws_page = &obj->pages[LRC_PPHWSP_PN][0];
			}
492
			err_printf(m, "%s --- HW Status = 0x%08llx\n",
493
				   dev_priv->engine[i].name, hws_offset);
494 495 496 497
			offset = 0;
			for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
				err_printf(m, "[%04x] %08x %08x %08x %08x\n",
					   offset,
498 499 500 501
					   hws_page[elt],
					   hws_page[elt+1],
					   hws_page[elt+2],
					   hws_page[elt+3]);
502
				offset += 16;
503 504 505
			}
		}

506
		obj = ee->wa_ctx;
507 508 509
		if (obj) {
			u64 wa_ctx_offset = obj->gtt_offset;
			u32 *wa_ctx_page = &obj->pages[0][0];
510
			struct intel_engine_cs *engine = &dev_priv->engine[RCS];
511 512
			u32 wa_ctx_size = (engine->wa_ctx.indirect_ctx.size +
					   engine->wa_ctx.per_ctx.size);
513 514

			err_printf(m, "%s --- WA ctx batch buffer = 0x%08llx\n",
515
				   dev_priv->engine[i].name, wa_ctx_offset);
516 517 518 519 520 521 522 523 524 525 526 527
			offset = 0;
			for (elt = 0; elt < wa_ctx_size; elt += 4) {
				err_printf(m, "[%04x] %08x %08x %08x %08x\n",
					   offset,
					   wa_ctx_page[elt + 0],
					   wa_ctx_page[elt + 1],
					   wa_ctx_page[elt + 2],
					   wa_ctx_page[elt + 3]);
				offset += 16;
			}
		}

528
		if ((obj = ee->ctx)) {
529
			err_printf(m, "%s --- HW Context = 0x%08x\n",
530
				   dev_priv->engine[i].name,
531
				   lower_32_bits(obj->gtt_offset));
532
			print_error_obj(m, obj);
533 534 535
		}
	}

536
	if ((obj = error->semaphore_obj)) {
537 538
		err_printf(m, "Semaphore page = 0x%08x\n",
			   lower_32_bits(obj->gtt_offset));
539 540 541 542 543 544 545 546 547 548
		for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
			err_printf(m, "[%04x] %08x %08x %08x %08x\n",
				   elt * 4,
				   obj->pages[0][elt],
				   obj->pages[0][elt+1],
				   obj->pages[0][elt+2],
				   obj->pages[0][elt+3]);
		}
	}

549 550 551 552 553 554 555 556 557 558 559 560 561 562
	if (error->overlay)
		intel_overlay_print_error_state(m, error->overlay);

	if (error->display)
		intel_display_print_error_state(m, dev, error->display);

out:
	if (m->bytes == 0 && m->err)
		return m->err;

	return 0;
}

int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
563
			      struct drm_i915_private *i915,
564 565 566
			      size_t count, loff_t pos)
{
	memset(ebuf, 0, sizeof(*ebuf));
567
	ebuf->i915 = i915;
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612

	/* We need to have enough room to store any i915_error_state printf
	 * so that we can move it to start position.
	 */
	ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
	ebuf->buf = kmalloc(ebuf->size,
				GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);

	if (ebuf->buf == NULL) {
		ebuf->size = PAGE_SIZE;
		ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
	}

	if (ebuf->buf == NULL) {
		ebuf->size = 128;
		ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
	}

	if (ebuf->buf == NULL)
		return -ENOMEM;

	ebuf->start = pos;

	return 0;
}

static void i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void i915_error_state_free(struct kref *error_ref)
{
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
	int i;

613 614 615 616 617 618 619 620 621 622 623 624
	for (i = 0; i < ARRAY_SIZE(error->engine); i++) {
		struct drm_i915_error_engine *ee = &error->engine[i];

		i915_error_object_free(ee->batchbuffer);
		i915_error_object_free(ee->wa_batchbuffer);
		i915_error_object_free(ee->ringbuffer);
		i915_error_object_free(ee->hws_page);
		i915_error_object_free(ee->ctx);
		i915_error_object_free(ee->wa_ctx);

		kfree(ee->requests);
		kfree(ee->waiters);
625 626
	}

627
	i915_error_object_free(error->semaphore_obj);
628 629 630 631

	for (i = 0; i < error->vm_count; i++)
		kfree(error->active_bo[i]);

632
	kfree(error->active_bo);
633 634 635
	kfree(error->active_bo_count);
	kfree(error->pinned_bo);
	kfree(error->pinned_bo_count);
636 637 638 639 640 641
	kfree(error->overlay);
	kfree(error->display);
	kfree(error);
}

static struct drm_i915_error_object *
642 643 644
i915_error_object_create(struct drm_i915_private *dev_priv,
			 struct drm_i915_gem_object *src,
			 struct i915_address_space *vm)
645
{
646
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
647
	struct drm_i915_error_object *dst;
648
	struct i915_vma *vma = NULL;
649
	int num_pages;
650 651
	bool use_ggtt;
	int i = 0;
652
	u64 reloc_offset;
653 654 655 656

	if (src == NULL || src->pages == NULL)
		return NULL;

657 658
	num_pages = src->base.size >> PAGE_SHIFT;

659 660 661 662
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
	if (dst == NULL)
		return NULL;

663 664 665 666
	if (i915_gem_obj_bound(src, vm))
		dst->gtt_offset = i915_gem_obj_offset(src, vm);
	else
		dst->gtt_offset = -1;
667 668

	reloc_offset = dst->gtt_offset;
669 670
	if (i915_is_ggtt(vm))
		vma = i915_gem_obj_to_ggtt(src);
671
	use_ggtt = (src->cache_level == I915_CACHE_NONE &&
672
		   vma && (vma->flags & I915_VMA_GLOBAL_BIND) &&
673
		   reloc_offset + num_pages * PAGE_SIZE <= ggtt->mappable_end);
674 675 676 677 678

	/* Cannot access stolen address directly, try to use the aperture */
	if (src->stolen) {
		use_ggtt = true;

679
		if (!(vma && vma->flags & I915_VMA_GLOBAL_BIND))
680 681 682
			goto unwind;

		reloc_offset = i915_gem_obj_ggtt_offset(src);
683
		if (reloc_offset + num_pages * PAGE_SIZE > ggtt->mappable_end)
684 685 686 687
			goto unwind;
	}

	/* Cannot access snooped pages through the aperture */
688 689
	if (use_ggtt && src->cache_level != I915_CACHE_NONE &&
	    !HAS_LLC(dev_priv))
690 691 692 693
		goto unwind;

	dst->page_count = num_pages;
	while (num_pages--) {
694 695 696 697 698 699 700 701
		unsigned long flags;
		void *d;

		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
		if (d == NULL)
			goto unwind;

		local_irq_save(flags);
702
		if (use_ggtt) {
703 704 705 706 707 708 709
			void __iomem *s;

			/* Simply ignore tiling or any overlapping fence.
			 * It's part of the error state, and this hopefully
			 * captures what the GPU read.
			 */

710
			s = io_mapping_map_atomic_wc(ggtt->mappable,
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
						     reloc_offset);
			memcpy_fromio(d, s, PAGE_SIZE);
			io_mapping_unmap_atomic(s);
		} else {
			struct page *page;
			void *s;

			page = i915_gem_object_get_page(src, i);

			drm_clflush_pages(&page, 1);

			s = kmap_atomic(page);
			memcpy(d, s, PAGE_SIZE);
			kunmap_atomic(s);

			drm_clflush_pages(&page, 1);
		}
		local_irq_restore(flags);

730
		dst->pages[i++] = d;
731 732 733 734 735 736 737 738 739 740 741
		reloc_offset += PAGE_SIZE;
	}

	return dst;

unwind:
	while (i--)
		kfree(dst->pages[i]);
	kfree(dst);
	return NULL;
}
742
#define i915_error_ggtt_object_create(dev_priv, src) \
743
	i915_error_object_create((dev_priv), (src), &(dev_priv)->ggtt.base)
744

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
/* The error capture is special as tries to run underneath the normal
 * locking rules - so we use the raw version of the i915_gem_active lookup.
 */
static inline uint32_t
__active_get_seqno(struct i915_gem_active *active)
{
	return i915_gem_request_get_seqno(__i915_gem_active_peek(active));
}

static inline int
__active_get_engine_id(struct i915_gem_active *active)
{
	struct intel_engine_cs *engine;

	engine = i915_gem_request_get_engine(__i915_gem_active_peek(active));
	return engine ? engine->id : -1;
}

763
static void capture_bo(struct drm_i915_error_buffer *err,
764
		       struct i915_vma *vma)
765
{
766
	struct drm_i915_gem_object *obj = vma->obj;
767
	int i;
768

769 770
	err->size = obj->base.size;
	err->name = obj->base.name;
771

772
	for (i = 0; i < I915_NUM_ENGINES; i++)
773 774 775 776
		err->rseqno[i] = __active_get_seqno(&obj->last_read[i]);
	err->wseqno = __active_get_seqno(&obj->last_write);
	err->engine = __active_get_engine_id(&obj->last_write);

777
	err->gtt_offset = vma->node.start;
778 779 780 781
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
	err->fence_reg = obj->fence_reg;
	err->pinned = 0;
B
Ben Widawsky 已提交
782
	if (i915_gem_obj_is_pinned(obj))
783 784 785 786
		err->pinned = 1;
	err->tiling = obj->tiling_mode;
	err->dirty = obj->dirty;
	err->purgeable = obj->madv != I915_MADV_WILLNEED;
787
	err->userptr = obj->userptr.mm != NULL;
788 789 790 791 792 793
	err->cache_level = obj->cache_level;
}

static u32 capture_active_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
{
B
Ben Widawsky 已提交
794
	struct i915_vma *vma;
795 796
	int i = 0;

797
	list_for_each_entry(vma, head, vm_link) {
798
		capture_bo(err++, vma);
799 800 801 802 803 804 805 806
		if (++i == count)
			break;
	}

	return i;
}

static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
807 808
			     int count, struct list_head *head,
			     struct i915_address_space *vm)
809 810
{
	struct drm_i915_gem_object *obj;
811 812
	struct drm_i915_error_buffer * const first = err;
	struct drm_i915_error_buffer * const last = err + count;
813 814

	list_for_each_entry(obj, head, global_list) {
815
		struct i915_vma *vma;
816

817
		if (err == last)
818
			break;
819

820
		list_for_each_entry(vma, &obj->vma_list, obj_link)
821
			if (vma->vm == vm && i915_vma_is_pinned(vma))
822
				capture_bo(err++, vma);
823 824
	}

825
	return err - first;
826 827
}

828 829 830 831 832 833 834 835 836 837
/* Generate a semi-unique error code. The code is not meant to have meaning, The
 * code's only purpose is to try to prevent false duplicated bug reports by
 * grossly estimating a GPU error state.
 *
 * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
 * the hang if we could strip the GTT offset information from it.
 *
 * It's only a small step better than a random number in its current form.
 */
static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
838
					 struct drm_i915_error_state *error,
839
					 int *engine_id)
840 841 842 843 844 845 846 847 848
{
	uint32_t error_code = 0;
	int i;

	/* IPEHR would be an ideal way to detect errors, as it's the gross
	 * measure of "the command that hung." However, has some very common
	 * synchronization commands which almost always appear in the case
	 * strictly a client bug. Use instdone to differentiate those some.
	 */
849
	for (i = 0; i < I915_NUM_ENGINES; i++) {
850 851 852
		if (error->engine[i].hangcheck_action == HANGCHECK_HUNG) {
			if (engine_id)
				*engine_id = i;
853

854
			return error->engine[i].ipehr ^ error->engine[i].instdone;
855 856
		}
	}
857 858 859 860

	return error_code;
}

861
static void i915_gem_record_fences(struct drm_i915_private *dev_priv,
862 863 864 865
				   struct drm_i915_error_state *error)
{
	int i;

866
	if (IS_GEN3(dev_priv) || IS_GEN2(dev_priv)) {
867
		for (i = 0; i < dev_priv->num_fence_regs; i++)
868
			error->fence[i] = I915_READ(FENCE_REG(i));
869
	} else if (IS_GEN5(dev_priv) || IS_GEN4(dev_priv)) {
870 871
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_LO(i));
872
	} else if (INTEL_GEN(dev_priv) >= 6) {
873 874 875
		for (i = 0; i < dev_priv->num_fence_regs; i++)
			error->fence[i] = I915_READ64(FENCE_REG_GEN6_LO(i));
	}
876 877
}

878

879
static void gen8_record_semaphore_state(struct drm_i915_error_state *error,
880
					struct intel_engine_cs *engine,
881
					struct drm_i915_error_engine *ee)
882
{
883
	struct drm_i915_private *dev_priv = engine->i915;
884
	struct intel_engine_cs *to;
885
	enum intel_engine_id id;
886 887

	if (!error->semaphore_obj)
888
		return;
889

890
	for_each_engine_id(to, dev_priv, id) {
891 892 893
		int idx;
		u16 signal_offset;
		u32 *tmp;
894

895
		if (engine == to)
896 897
			continue;

898 899
		signal_offset =
			(GEN8_SIGNAL_OFFSET(engine, id) & (PAGE_SIZE - 1)) / 4;
900
		tmp = error->semaphore_obj->pages[0];
901
		idx = intel_engine_sync_index(engine, to);
902

903 904
		ee->semaphore_mboxes[idx] = tmp[signal_offset];
		ee->semaphore_seqno[idx] = engine->semaphore.sync_seqno[idx];
905 906 907
	}
}

908 909
static void gen6_record_semaphore_state(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
910
{
911 912 913 914 915 916
	struct drm_i915_private *dev_priv = engine->i915;

	ee->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(engine->mmio_base));
	ee->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(engine->mmio_base));
	ee->semaphore_seqno[0] = engine->semaphore.sync_seqno[0];
	ee->semaphore_seqno[1] = engine->semaphore.sync_seqno[1];
917

918
	if (HAS_VEBOX(dev_priv)) {
919
		ee->semaphore_mboxes[2] =
920
			I915_READ(RING_SYNC_2(engine->mmio_base));
921
		ee->semaphore_seqno[2] = engine->semaphore.sync_seqno[2];
922 923 924
	}
}

925 926
static void error_record_engine_waiters(struct intel_engine_cs *engine,
					struct drm_i915_error_engine *ee)
927 928 929 930 931 932
{
	struct intel_breadcrumbs *b = &engine->breadcrumbs;
	struct drm_i915_error_waiter *waiter;
	struct rb_node *rb;
	int count;

933 934
	ee->num_waiters = 0;
	ee->waiters = NULL;
935 936 937 938 939 940 941 942 943 944 945 946 947 948 949

	spin_lock(&b->lock);
	count = 0;
	for (rb = rb_first(&b->waiters); rb != NULL; rb = rb_next(rb))
		count++;
	spin_unlock(&b->lock);

	waiter = NULL;
	if (count)
		waiter = kmalloc_array(count,
				       sizeof(struct drm_i915_error_waiter),
				       GFP_ATOMIC);
	if (!waiter)
		return;

950
	ee->waiters = waiter;
951 952 953 954 955 956 957 958 959 960

	spin_lock(&b->lock);
	for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
		struct intel_wait *w = container_of(rb, typeof(*w), node);

		strcpy(waiter->comm, w->tsk->comm);
		waiter->pid = w->tsk->pid;
		waiter->seqno = w->seqno;
		waiter++;

961
		if (++ee->num_waiters == count)
962 963 964 965 966
			break;
	}
	spin_unlock(&b->lock);
}

967 968 969
static void error_record_engine_registers(struct drm_i915_error_state *error,
					  struct intel_engine_cs *engine,
					  struct drm_i915_error_engine *ee)
970
{
971 972
	struct drm_i915_private *dev_priv = engine->i915;

973
	if (INTEL_GEN(dev_priv) >= 6) {
974 975
		ee->rc_psmi = I915_READ(RING_PSMI_CTL(engine->mmio_base));
		ee->fault_reg = I915_READ(RING_FAULT_REG(engine));
976
		if (INTEL_GEN(dev_priv) >= 8)
977
			gen8_record_semaphore_state(error, engine, ee);
978
		else
979
			gen6_record_semaphore_state(engine, ee);
980 981
	}

982
	if (INTEL_GEN(dev_priv) >= 4) {
983 984 985 986 987 988
		ee->faddr = I915_READ(RING_DMA_FADD(engine->mmio_base));
		ee->ipeir = I915_READ(RING_IPEIR(engine->mmio_base));
		ee->ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
		ee->instdone = I915_READ(RING_INSTDONE(engine->mmio_base));
		ee->instps = I915_READ(RING_INSTPS(engine->mmio_base));
		ee->bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
989
		if (INTEL_GEN(dev_priv) >= 8) {
990 991
			ee->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(engine->mmio_base)) << 32;
			ee->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(engine->mmio_base)) << 32;
992
		}
993
		ee->bbstate = I915_READ(RING_BBSTATE(engine->mmio_base));
994
	} else {
995 996 997 998
		ee->faddr = I915_READ(DMA_FADD_I8XX);
		ee->ipeir = I915_READ(IPEIR);
		ee->ipehr = I915_READ(IPEHR);
		ee->instdone = I915_READ(GEN2_INSTDONE);
999 1000
	}

1001 1002
	ee->waiting = intel_engine_has_waiter(engine);
	ee->instpm = I915_READ(RING_INSTPM(engine->mmio_base));
1003
	ee->acthd = intel_engine_get_active_head(engine);
1004 1005 1006 1007 1008 1009
	ee->seqno = intel_engine_get_seqno(engine);
	ee->last_seqno = engine->last_submitted_seqno;
	ee->start = I915_READ_START(engine);
	ee->head = I915_READ_HEAD(engine);
	ee->tail = I915_READ_TAIL(engine);
	ee->ctl = I915_READ_CTL(engine);
1010

1011
	if (I915_NEED_GFX_HWS(dev_priv)) {
1012
		i915_reg_t mmio;
1013

1014
		if (IS_GEN7(dev_priv)) {
1015
			switch (engine->id) {
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
			default:
			case RCS:
				mmio = RENDER_HWS_PGA_GEN7;
				break;
			case BCS:
				mmio = BLT_HWS_PGA_GEN7;
				break;
			case VCS:
				mmio = BSD_HWS_PGA_GEN7;
				break;
			case VECS:
				mmio = VEBOX_HWS_PGA_GEN7;
				break;
			}
1030
		} else if (IS_GEN6(engine->i915)) {
1031
			mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
1032 1033
		} else {
			/* XXX: gen8 returns to sanity */
1034
			mmio = RING_HWS_PGA(engine->mmio_base);
1035 1036
		}

1037
		ee->hws = I915_READ(mmio);
1038 1039
	}

1040 1041
	ee->hangcheck_score = engine->hangcheck.score;
	ee->hangcheck_action = engine->hangcheck.action;
1042

1043
	if (USES_PPGTT(dev_priv)) {
1044 1045
		int i;

1046
		ee->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(engine));
1047

1048
		if (IS_GEN6(dev_priv))
1049
			ee->vm_info.pp_dir_base =
1050
				I915_READ(RING_PP_DIR_BASE_READ(engine));
1051
		else if (IS_GEN7(dev_priv))
1052
			ee->vm_info.pp_dir_base =
1053
				I915_READ(RING_PP_DIR_BASE(engine));
1054
		else if (INTEL_GEN(dev_priv) >= 8)
1055
			for (i = 0; i < 4; i++) {
1056
				ee->vm_info.pdp[i] =
1057
					I915_READ(GEN8_RING_PDP_UDW(engine, i));
1058 1059
				ee->vm_info.pdp[i] <<= 32;
				ee->vm_info.pdp[i] |=
1060
					I915_READ(GEN8_RING_PDP_LDW(engine, i));
1061 1062
			}
	}
1063 1064 1065
}


1066
static void i915_gem_record_active_context(struct intel_engine_cs *engine,
1067
					   struct drm_i915_error_state *error,
1068
					   struct drm_i915_error_engine *ee)
1069
{
1070
	struct drm_i915_private *dev_priv = engine->i915;
1071 1072 1073
	struct drm_i915_gem_object *obj;

	/* Currently render ring is the only HW context user */
1074
	if (engine->id != RCS || !error->ccid)
1075 1076 1077
		return;

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1078 1079 1080
		if (!i915_gem_obj_ggtt_bound(obj))
			continue;

1081
		if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
1082
			ee->ctx = i915_error_ggtt_object_create(dev_priv, obj);
1083 1084 1085 1086 1087
			break;
		}
	}
}

1088
static void i915_gem_record_rings(struct drm_i915_private *dev_priv,
1089 1090
				  struct drm_i915_error_state *error)
{
1091
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1092 1093 1094
	struct drm_i915_gem_request *request;
	int i, count;

1095 1096 1097 1098 1099 1100
	if (dev_priv->semaphore_obj) {
		error->semaphore_obj =
			i915_error_ggtt_object_create(dev_priv,
						      dev_priv->semaphore_obj);
	}

1101
	for (i = 0; i < I915_NUM_ENGINES; i++) {
1102
		struct intel_engine_cs *engine = &dev_priv->engine[i];
1103
		struct drm_i915_error_engine *ee = &error->engine[i];
1104

1105 1106
		ee->pid = -1;
		ee->engine_id = -1;
1107

1108
		if (!intel_engine_initialized(engine))
1109 1110
			continue;

1111
		ee->engine_id = i;
1112

1113 1114
		error_record_engine_registers(error, engine, ee);
		error_record_engine_waiters(engine, ee);
1115

1116
		request = i915_gem_find_active_request(engine);
1117
		if (request) {
1118
			struct i915_address_space *vm;
1119
			struct intel_ring *ring;
1120

1121 1122
			vm = request->ctx->ppgtt ?
				&request->ctx->ppgtt->base : &ggtt->base;
1123

1124 1125 1126 1127
			/* We need to copy these to an anonymous buffer
			 * as the simplest method to avoid being overwritten
			 * by userspace.
			 */
1128
			ee->batchbuffer =
1129 1130
				i915_error_object_create(dev_priv,
							 request->batch_obj,
1131
							 vm);
1132

1133
			if (HAS_BROKEN_CS_TLB(dev_priv))
1134
				ee->wa_batchbuffer =
1135
					i915_error_ggtt_object_create(dev_priv,
1136
								      engine->scratch.obj);
1137

1138
			if (request->pid) {
1139 1140 1141
				struct task_struct *task;

				rcu_read_lock();
1142
				task = pid_task(request->pid, PIDTYPE_PID);
1143
				if (task) {
1144 1145
					strcpy(ee->comm, task->comm);
					ee->pid = task->pid;
1146 1147 1148
				}
				rcu_read_unlock();
			}
1149

1150 1151 1152
			error->simulated |=
				request->ctx->flags & CONTEXT_NO_ERROR_CAPTURE;

1153 1154 1155
			ring = request->ring;
			ee->cpu_ring_head = ring->head;
			ee->cpu_ring_tail = ring->tail;
1156
			ee->ringbuffer =
1157
				i915_error_ggtt_object_create(dev_priv,
1158
							      ring->obj);
1159
		}
1160

1161
		ee->hws_page =
1162 1163
			i915_error_ggtt_object_create(dev_priv,
						      engine->status_page.obj);
1164

1165 1166
		ee->wa_ctx = i915_error_ggtt_object_create(dev_priv,
							   engine->wa_ctx.obj);
1167

1168
		i915_gem_record_active_context(engine, error, ee);
1169 1170

		count = 0;
1171
		list_for_each_entry(request, &engine->request_list, link)
1172 1173
			count++;

1174 1175 1176 1177 1178
		ee->num_requests = count;
		ee->requests =
			kcalloc(count, sizeof(*ee->requests), GFP_ATOMIC);
		if (!ee->requests) {
			ee->num_requests = 0;
1179 1180 1181 1182
			continue;
		}

		count = 0;
1183
		list_for_each_entry(request, &engine->request_list, link) {
1184 1185
			struct drm_i915_error_request *erq;

1186
			if (count >= ee->num_requests) {
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
				/*
				 * If the ring request list was changed in
				 * between the point where the error request
				 * list was created and dimensioned and this
				 * point then just exit early to avoid crashes.
				 *
				 * We don't need to communicate that the
				 * request list changed state during error
				 * state capture and that the error state is
				 * slightly incorrect as a consequence since we
				 * are typically only interested in the request
				 * list state at the point of error state
				 * capture, not in any changes happening during
				 * the capture.
				 */
				break;
			}

1205
			erq = &ee->requests[count++];
1206
			erq->seqno = request->fence.seqno;
1207
			erq->jiffies = request->emitted_jiffies;
1208
			erq->tail = request->postfix;
1209 1210 1211 1212
		}
	}
}

1213 1214 1215 1216 1217 1218 1219
/* FIXME: Since pin count/bound list is global, we duplicate what we capture per
 * VM.
 */
static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
				struct drm_i915_error_state *error,
				struct i915_address_space *vm,
				const int ndx)
1220
{
1221
	struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
1222
	struct drm_i915_gem_object *obj;
1223
	struct i915_vma *vma;
1224 1225 1226
	int i;

	i = 0;
1227
	list_for_each_entry(vma, &vm->active_list, vm_link)
1228
		i++;
1229
	error->active_bo_count[ndx] = i;
1230 1231

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1232
		list_for_each_entry(vma, &obj->vma_list, obj_link)
1233
			if (vma->vm == vm && i915_vma_is_pinned(vma))
1234 1235
				i++;
	}
1236
	error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
1237 1238

	if (i) {
D
Daniel Vetter 已提交
1239
		active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
1240 1241
		if (active_bo)
			pinned_bo = active_bo + error->active_bo_count[ndx];
1242 1243
	}

1244 1245 1246 1247
	if (active_bo)
		error->active_bo_count[ndx] =
			capture_active_bo(active_bo,
					  error->active_bo_count[ndx],
1248
					  &vm->active_list);
1249

1250 1251 1252 1253
	if (pinned_bo)
		error->pinned_bo_count[ndx] =
			capture_pinned_bo(pinned_bo,
					  error->pinned_bo_count[ndx],
1254
					  &dev_priv->mm.bound_list, vm);
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	error->active_bo[ndx] = active_bo;
	error->pinned_bo[ndx] = pinned_bo;
}

static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
				     struct drm_i915_error_state *error)
{
	struct i915_address_space *vm;
	int cnt = 0, i = 0;

	list_for_each_entry(vm, &dev_priv->vm_list, global_link)
		cnt++;

	error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
	error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
	error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
					 GFP_ATOMIC);
	error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
					 GFP_ATOMIC);

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	if (error->active_bo == NULL ||
	    error->pinned_bo == NULL ||
	    error->active_bo_count == NULL ||
	    error->pinned_bo_count == NULL) {
		kfree(error->active_bo);
		kfree(error->active_bo_count);
		kfree(error->pinned_bo);
		kfree(error->pinned_bo_count);

		error->active_bo = NULL;
		error->active_bo_count = NULL;
		error->pinned_bo = NULL;
		error->pinned_bo_count = NULL;
	} else {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link)
			i915_gem_capture_vm(dev_priv, error, vm, i++);

		error->vm_count = cnt;
	}
1294 1295
}

1296 1297 1298
/* Capture all registers which don't fit into another category. */
static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
				   struct drm_i915_error_state *error)
1299
{
1300
	struct drm_device *dev = &dev_priv->drm;
1301
	int i;
1302

1303 1304 1305 1306 1307 1308 1309
	/* General organization
	 * 1. Registers specific to a single generation
	 * 2. Registers which belong to multiple generations
	 * 3. Feature specific registers.
	 * 4. Everything else
	 * Please try to follow the order.
	 */
1310

1311 1312
	/* 1: Registers specific to a single generation */
	if (IS_VALLEYVIEW(dev)) {
1313
		error->gtier[0] = I915_READ(GTIER);
1314
		error->ier = I915_READ(VLV_IER);
1315
		error->forcewake = I915_READ_FW(FORCEWAKE_VLV);
1316
	}
1317

1318 1319
	if (IS_GEN7(dev))
		error->err_int = I915_READ(GEN7_ERR_INT);
1320

1321 1322 1323 1324 1325
	if (INTEL_INFO(dev)->gen >= 8) {
		error->fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		error->fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
	}

1326
	if (IS_GEN6(dev)) {
1327
		error->forcewake = I915_READ_FW(FORCEWAKE);
1328 1329 1330
		error->gab_ctl = I915_READ(GAB_CTL);
		error->gfx_mode = I915_READ(GFX_MODE);
	}
1331

1332 1333
	/* 2: Registers which belong to multiple generations */
	if (INTEL_INFO(dev)->gen >= 7)
1334
		error->forcewake = I915_READ_FW(FORCEWAKE_MT);
1335 1336

	if (INTEL_INFO(dev)->gen >= 6) {
1337
		error->derrmr = I915_READ(DERRMR);
1338 1339 1340 1341
		error->error = I915_READ(ERROR_GEN6);
		error->done_reg = I915_READ(DONE_REG);
	}

1342
	/* 3: Feature specific registers */
1343 1344 1345 1346 1347 1348
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		error->gam_ecochk = I915_READ(GAM_ECOCHK);
		error->gac_eco = I915_READ(GAC_ECO_BITS);
	}

	/* 4: Everything else */
1349 1350 1351
	if (HAS_HW_CONTEXTS(dev))
		error->ccid = I915_READ(CCID);

1352 1353 1354 1355 1356
	if (INTEL_INFO(dev)->gen >= 8) {
		error->ier = I915_READ(GEN8_DE_MISC_IER);
		for (i = 0; i < 4; i++)
			error->gtier[i] = I915_READ(GEN8_GT_IER(i));
	} else if (HAS_PCH_SPLIT(dev)) {
1357
		error->ier = I915_READ(DEIER);
1358
		error->gtier[0] = I915_READ(GTIER);
1359 1360 1361 1362
	} else if (IS_GEN2(dev)) {
		error->ier = I915_READ16(IER);
	} else if (!IS_VALLEYVIEW(dev)) {
		error->ier = I915_READ(IER);
1363 1364 1365
	}
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1366

1367
	i915_get_extra_instdone(dev_priv, error->extra_instdone);
1368 1369
}

1370
static void i915_error_capture_msg(struct drm_i915_private *dev_priv,
1371
				   struct drm_i915_error_state *error,
1372
				   u32 engine_mask,
1373
				   const char *error_msg)
1374 1375
{
	u32 ecode;
1376
	int engine_id = -1, len;
1377

1378
	ecode = i915_error_generate_code(dev_priv, error, &engine_id);
1379

1380
	len = scnprintf(error->error_msg, sizeof(error->error_msg),
1381
			"GPU HANG: ecode %d:%d:0x%08x",
1382
			INTEL_GEN(dev_priv), engine_id, ecode);
1383

1384
	if (engine_id != -1 && error->engine[engine_id].pid != -1)
1385 1386 1387
		len += scnprintf(error->error_msg + len,
				 sizeof(error->error_msg) - len,
				 ", in %s [%d]",
1388 1389
				 error->engine[engine_id].comm,
				 error->engine[engine_id].pid);
1390 1391 1392 1393

	scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
		  ", reason: %s, action: %s",
		  error_msg,
1394
		  engine_mask ? "reset" : "continue");
1395 1396
}

1397 1398 1399
static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
				   struct drm_i915_error_state *error)
{
1400 1401 1402 1403
	error->iommu = -1;
#ifdef CONFIG_INTEL_IOMMU
	error->iommu = intel_iommu_gfx_mapped;
#endif
1404
	error->reset_count = i915_reset_count(&dev_priv->gpu_error);
1405
	error->suspend_count = dev_priv->suspend_count;
1406 1407
}

1408 1409 1410 1411 1412 1413 1414 1415 1416
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1417 1418
void i915_capture_error_state(struct drm_i915_private *dev_priv,
			      u32 engine_mask,
1419
			      const char *error_msg)
1420
{
1421
	static bool warned;
1422 1423 1424
	struct drm_i915_error_state *error;
	unsigned long flags;

1425 1426 1427
	if (READ_ONCE(dev_priv->gpu_error.first_error))
		return;

1428 1429 1430 1431 1432 1433 1434
	/* Account for pipe specific data like PIPE*STAT */
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
	}

1435 1436
	kref_init(&error->ref);

1437
	i915_capture_gen_state(dev_priv, error);
1438 1439
	i915_capture_reg_state(dev_priv, error);
	i915_gem_capture_buffers(dev_priv, error);
1440 1441
	i915_gem_record_fences(dev_priv, error);
	i915_gem_record_rings(dev_priv, error);
1442

1443 1444
	do_gettimeofday(&error->time);

1445 1446
	error->overlay = intel_overlay_capture_error_state(dev_priv);
	error->display = intel_display_capture_error_state(dev_priv);
1447

1448
	i915_error_capture_msg(dev_priv, error, engine_mask, error_msg);
1449 1450
	DRM_INFO("%s\n", error->error_msg);

1451 1452 1453 1454 1455 1456 1457
	if (!error->simulated) {
		spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
		if (!dev_priv->gpu_error.first_error) {
			dev_priv->gpu_error.first_error = error;
			error = NULL;
		}
		spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1458 1459
	}

1460
	if (error) {
1461
		i915_error_state_free(&error->ref);
1462 1463 1464 1465 1466 1467 1468 1469
		return;
	}

	if (!warned) {
		DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
		DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
		DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
		DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
1470 1471
		DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
			 dev_priv->drm.primary->index);
1472 1473
		warned = true;
	}
1474 1475 1476 1477 1478
}

void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv)
{
1479
	struct drm_i915_private *dev_priv = to_i915(dev);
1480

1481
	spin_lock_irq(&dev_priv->gpu_error.lock);
1482 1483 1484
	error_priv->error = dev_priv->gpu_error.first_error;
	if (error_priv->error)
		kref_get(&error_priv->error->ref);
1485
	spin_unlock_irq(&dev_priv->gpu_error.lock);
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496

}

void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
{
	if (error_priv->error)
		kref_put(&error_priv->error->ref, i915_error_state_free);
}

void i915_destroy_error_state(struct drm_device *dev)
{
1497
	struct drm_i915_private *dev_priv = to_i915(dev);
1498 1499
	struct drm_i915_error_state *error;

1500
	spin_lock_irq(&dev_priv->gpu_error.lock);
1501 1502
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
1503
	spin_unlock_irq(&dev_priv->gpu_error.lock);
1504 1505 1506 1507 1508

	if (error)
		kref_put(&error->ref, i915_error_state_free);
}

1509
const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
1510 1511 1512
{
	switch (type) {
	case I915_CACHE_NONE: return " uncached";
1513
	case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
1514
	case I915_CACHE_L3_LLC: return " L3+LLC";
1515
	case I915_CACHE_WT: return " WT";
1516 1517 1518 1519 1520
	default: return "";
	}
}

/* NB: please notice the memset */
1521 1522
void i915_get_extra_instdone(struct drm_i915_private *dev_priv,
			     uint32_t *instdone)
1523 1524 1525
{
	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);

1526
	if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
1527
		instdone[0] = I915_READ(GEN2_INSTDONE);
1528
	else if (IS_GEN4(dev_priv) || IS_GEN5(dev_priv) || IS_GEN6(dev_priv)) {
1529
		instdone[0] = I915_READ(RING_INSTDONE(RENDER_RING_BASE));
1530
		instdone[1] = I915_READ(GEN4_INSTDONE1);
1531
	} else if (INTEL_GEN(dev_priv) >= 7) {
1532
		instdone[0] = I915_READ(RING_INSTDONE(RENDER_RING_BASE));
1533 1534 1535 1536 1537
		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
	}
}