sata_sil.c 21.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 *  sata_sil.c - Silicon Image SATA
 *
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *  		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
8
 *  Copyright 2003-2005 Red Hat, Inc.
L
Linus Torvalds 已提交
9 10
 *  Copyright 2003 Benjamin Herrenschmidt
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 *  libata documentation is available via 'make {ps|pdf}docs',
 *  as Documentation/DocBook/libata.*
L
Linus Torvalds 已提交
29
 *
30 31 32 33 34
 *  Documentation for SiI 3112:
 *  http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
 *
 *  Other errata and documentation available under NDA.
 *
L
Linus Torvalds 已提交
35 36 37 38 39 40 41 42 43
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
44
#include <linux/device.h>
L
Linus Torvalds 已提交
45 46
#include <scsi/scsi_host.h>
#include <linux/libata.h>
47
#include <linux/dmi.h>
L
Linus Torvalds 已提交
48 49

#define DRV_NAME	"sata_sil"
50 51 52
#define DRV_VERSION	"2.4"

#define SIL_DMA_BOUNDARY	0x7fffffffUL
L
Linus Torvalds 已提交
53 54

enum {
T
Tejun Heo 已提交
55 56
	SIL_MMIO_BAR		= 5,

57 58 59
	/*
	 * host flags
	 */
60
	SIL_FLAG_NO_SATA_IRQ	= (1 << 28),
61
	SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
62
	SIL_FLAG_MOD15WRITE	= (1 << 30),
63

J
Jeff Garzik 已提交
64
	SIL_DFL_PORT_FLAGS	= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
65
				  ATA_FLAG_MMIO,
66

67 68 69
	/*
	 * Controller IDs
	 */
L
Linus Torvalds 已提交
70
	sil_3112		= 0,
71 72 73
	sil_3112_no_sata_irq	= 1,
	sil_3512		= 2,
	sil_3114		= 3,
L
Linus Torvalds 已提交
74

75 76 77
	/*
	 * Register offsets
	 */
L
Linus Torvalds 已提交
78
	SIL_SYSCFG		= 0x48,
79 80 81 82 83

	/*
	 * Register bits
	 */
	/* SYSCFG */
L
Linus Torvalds 已提交
84 85 86 87 88 89 90 91
	SIL_MASK_IDE0_INT	= (1 << 22),
	SIL_MASK_IDE1_INT	= (1 << 23),
	SIL_MASK_IDE2_INT	= (1 << 24),
	SIL_MASK_IDE3_INT	= (1 << 25),
	SIL_MASK_2PORT		= SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
	SIL_MASK_4PORT		= SIL_MASK_2PORT |
				  SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,

92
	/* BMDMA/BMDMA2 */
L
Linus Torvalds 已提交
93
	SIL_INTR_STEERING	= (1 << 1),
94

95 96 97 98 99 100 101 102 103 104 105 106 107 108
	SIL_DMA_ENABLE		= (1 << 0),  /* DMA run switch */
	SIL_DMA_RDWR		= (1 << 3),  /* DMA Rd-Wr */
	SIL_DMA_SATA_IRQ	= (1 << 4),  /* OR of all SATA IRQs */
	SIL_DMA_ACTIVE		= (1 << 16), /* DMA running */
	SIL_DMA_ERROR		= (1 << 17), /* PCI bus error */
	SIL_DMA_COMPLETE	= (1 << 18), /* cmd complete / IRQ pending */
	SIL_DMA_N_SATA_IRQ	= (1 << 6),  /* SATA_IRQ for the next channel */
	SIL_DMA_N_ACTIVE	= (1 << 24), /* ACTIVE for the next channel */
	SIL_DMA_N_ERROR		= (1 << 25), /* ERROR for the next channel */
	SIL_DMA_N_COMPLETE	= (1 << 26), /* COMPLETE for the next channel */

	/* SIEN */
	SIL_SIEN_N		= (1 << 16), /* triggered by SError.N */

109 110 111
	/*
	 * Others
	 */
L
Linus Torvalds 已提交
112 113 114 115
	SIL_QUIRK_MOD15WRITE	= (1 << 0),
	SIL_QUIRK_UDMA5MAX	= (1 << 1),
};

116
static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
117
#ifdef CONFIG_PM
118
static int sil_pci_device_resume(struct pci_dev *pdev);
119
#endif
120
static void sil_dev_config(struct ata_device *dev);
T
Tejun Heo 已提交
121 122
static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
123
static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed);
124 125 126 127
static void sil_qc_prep(struct ata_queued_cmd *qc);
static void sil_bmdma_setup(struct ata_queued_cmd *qc);
static void sil_bmdma_start(struct ata_queued_cmd *qc);
static void sil_bmdma_stop(struct ata_queued_cmd *qc);
T
Tejun Heo 已提交
128 129
static void sil_freeze(struct ata_port *ap);
static void sil_thaw(struct ata_port *ap);
L
Linus Torvalds 已提交
130

131

132
static const struct pci_device_id sil_pci_tbl[] = {
133 134 135 136 137 138 139 140
	{ PCI_VDEVICE(CMD, 0x3112), sil_3112 },
	{ PCI_VDEVICE(CMD, 0x0240), sil_3112 },
	{ PCI_VDEVICE(CMD, 0x3512), sil_3512 },
	{ PCI_VDEVICE(CMD, 0x3114), sil_3114 },
	{ PCI_VDEVICE(ATI, 0x436e), sil_3112 },
	{ PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
	{ PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },

L
Linus Torvalds 已提交
141 142 143 144 145 146
	{ }	/* terminate list */
};


/* TODO firmware versions should be added - eric */
static const struct sil_drivelist {
147
	const char *product;
L
Linus Torvalds 已提交
148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
	unsigned int quirk;
} sil_blacklist [] = {
	{ "ST320012AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST330013AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST340017AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST360015AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST380023AS",		SIL_QUIRK_MOD15WRITE },
	{ "ST3120023AS",	SIL_QUIRK_MOD15WRITE },
	{ "ST340014ASL",	SIL_QUIRK_MOD15WRITE },
	{ "ST360014ASL",	SIL_QUIRK_MOD15WRITE },
	{ "ST380011ASL",	SIL_QUIRK_MOD15WRITE },
	{ "ST3120022ASL",	SIL_QUIRK_MOD15WRITE },
	{ "ST3160021ASL",	SIL_QUIRK_MOD15WRITE },
	{ "Maxtor 4D060H3",	SIL_QUIRK_UDMA5MAX },
	{ }
};

static struct pci_driver sil_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= sil_pci_tbl,
	.probe			= sil_init_one,
	.remove			= ata_pci_remove_one,
170
#ifdef CONFIG_PM
171 172
	.suspend		= ata_pci_device_suspend,
	.resume			= sil_pci_device_resume,
173
#endif
L
Linus Torvalds 已提交
174 175
};

176
static struct scsi_host_template sil_sht = {
177 178 179 180 181 182
	ATA_BASE_SHT(DRV_NAME),
	/** These controllers support Large Block Transfer which allows
	    transfer chunks up to 2GB and which cross 64KB boundaries,
	    therefore the DMA limits are more relaxed than standard ATA SFF. */
	.dma_boundary		= SIL_DMA_BOUNDARY,
	.sg_tablesize		= ATA_MAX_PRD
L
Linus Torvalds 已提交
183 184
};

185
static struct ata_port_operations sil_ops = {
R
Robert Hancock 已提交
186
	.inherits		= &ata_bmdma32_port_ops,
L
Linus Torvalds 已提交
187
	.dev_config		= sil_dev_config,
188
	.set_mode		= sil_set_mode,
189 190 191 192
	.bmdma_setup            = sil_bmdma_setup,
	.bmdma_start            = sil_bmdma_start,
	.bmdma_stop		= sil_bmdma_stop,
	.qc_prep		= sil_qc_prep,
T
Tejun Heo 已提交
193 194
	.freeze			= sil_freeze,
	.thaw			= sil_thaw,
L
Linus Torvalds 已提交
195 196 197 198
	.scr_read		= sil_scr_read,
	.scr_write		= sil_scr_write,
};

199
static const struct ata_port_info sil_port_info[] = {
L
Linus Torvalds 已提交
200
	/* sil_3112 */
201
	{
J
Jeff Garzik 已提交
202
		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
203 204
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
205
		.udma_mask	= ATA_UDMA5,
206
		.port_ops	= &sil_ops,
207
	},
208 209
	/* sil_3112_no_sata_irq */
	{
J
Jeff Garzik 已提交
210
		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
211
				  SIL_FLAG_NO_SATA_IRQ,
212 213
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
214
		.udma_mask	= ATA_UDMA5,
215 216
		.port_ops	= &sil_ops,
	},
217
	/* sil_3512 */
L
Linus Torvalds 已提交
218
	{
J
Jeff Garzik 已提交
219
		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
220 221
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
222
		.udma_mask	= ATA_UDMA5,
223 224 225
		.port_ops	= &sil_ops,
	},
	/* sil_3114 */
L
Linus Torvalds 已提交
226
	{
J
Jeff Garzik 已提交
227
		.flags		= SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
228 229
		.pio_mask	= ATA_PIO4,
		.mwdma_mask	= ATA_MWDMA2,
230
		.udma_mask	= ATA_UDMA5,
L
Linus Torvalds 已提交
231 232 233 234 235 236 237 238 239 240
		.port_ops	= &sil_ops,
	},
};

/* per-port register offsets */
/* TODO: we can probably calculate rather than use a table */
static const struct {
	unsigned long tf;	/* ATA taskfile register block */
	unsigned long ctl;	/* ATA control/altstatus register block */
	unsigned long bmdma;	/* DMA register block */
241
	unsigned long bmdma2;	/* DMA register block #2 */
242
	unsigned long fifo_cfg;	/* FIFO Valid Byte Count and Control */
L
Linus Torvalds 已提交
243 244 245
	unsigned long scr;	/* SATA control register block */
	unsigned long sien;	/* SATA Interrupt Enable register */
	unsigned long xfer_mode;/* data transfer mode register */
246
	unsigned long sfis_cfg;	/* SATA FIS reception config register */
L
Linus Torvalds 已提交
247 248
} sil_port[] = {
	/* port 0 ... */
249 250 251
	/*   tf    ctl  bmdma  bmdma2  fifo    scr   sien   mode   sfis */
	{  0x80,  0x8A,   0x0,  0x10,  0x40, 0x100, 0x148,  0xb4, 0x14c },
	{  0xC0,  0xCA,   0x8,  0x18,  0x44, 0x180, 0x1c8,  0xf4, 0x1cc },
252 253
	{ 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
	{ 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
L
Linus Torvalds 已提交
254 255 256 257 258 259 260 261 262
	/* ... port 3 */
};

MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
MODULE_VERSION(DRV_VERSION);

263
static int slow_down;
264 265 266
module_param(slow_down, int, 0444);
MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");

267

268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
static void sil_bmdma_stop(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
	void __iomem *bmdma2 = mmio_base + sil_port[ap->port_no].bmdma2;

	/* clear start/stop bit - can safely always write 0 */
	iowrite8(0, bmdma2);

	/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
	ata_sff_dma_pause(ap);
}

static void sil_bmdma_setup(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	void __iomem *bmdma = ap->ioaddr.bmdma_addr;

	/* load PRD table addr. */
	iowrite32(ap->prd_dma, bmdma + ATA_DMA_TABLE_OFS);

	/* issue r/w command */
	ap->ops->sff_exec_command(ap, &qc->tf);
}

static void sil_bmdma_start(struct ata_queued_cmd *qc)
{
	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
	struct ata_port *ap = qc->ap;
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
	void __iomem *bmdma2 = mmio_base + sil_port[ap->port_no].bmdma2;
	u8 dmactl = ATA_DMA_START;

	/* set transfer direction, start host DMA transaction
	   Note: For Large Block Transfer to work, the DMA must be started
	   using the bmdma2 register. */
	if (!rw)
		dmactl |= ATA_DMA_WR;
	iowrite8(dmactl, bmdma2);
}

/* The way God intended PCI IDE scatter/gather lists to look and behave... */
static void sil_fill_sg(struct ata_queued_cmd *qc)
{
	struct scatterlist *sg;
	struct ata_port *ap = qc->ap;
	struct ata_prd *prd, *last_prd = NULL;
	unsigned int si;

	prd = &ap->prd[0];
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
		/* Note h/w doesn't support 64-bit, so we unconditionally
		 * truncate dma_addr_t to u32.
		 */
		u32 addr = (u32) sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		prd->addr = cpu_to_le32(addr);
		prd->flags_len = cpu_to_le32(sg_len);
327
		VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", si, addr, sg_len);
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344

		last_prd = prd;
		prd++;
	}

	if (likely(last_prd))
		last_prd->flags_len |= cpu_to_le32(ATA_PRD_EOT);
}

static void sil_qc_prep(struct ata_queued_cmd *qc)
{
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;

	sil_fill_sg(qc);
}

L
Linus Torvalds 已提交
345 346 347 348 349 350 351
static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
{
	u8 cache_line = 0;
	pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
	return cache_line;
}

352 353
/**
 *	sil_set_mode		-	wrap set_mode functions
354
 *	@link: link to set up
355 356 357 358 359 360
 *	@r_failed: returned device when we fail
 *
 *	Wrap the libata method for device setup as after the setup we need
 *	to inspect the results and do some configuration work
 */

361
static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed)
L
Linus Torvalds 已提交
362
{
363 364
	struct ata_port *ap = link->ap;
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
T
Tejun Heo 已提交
365
	void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
366
	struct ata_device *dev;
367
	u32 tmp, dev_mode[2] = { };
368
	int rc;
J
Jeff Garzik 已提交
369

370
	rc = ata_do_set_mode(link, r_failed);
371 372
	if (rc)
		return rc;
L
Linus Torvalds 已提交
373

T
Tejun Heo 已提交
374
	ata_for_each_dev(dev, link, ALL) {
375
		if (!ata_dev_enabled(dev))
376
			dev_mode[dev->devno] = 0;	/* PIO0/1/2 */
L
Linus Torvalds 已提交
377
		else if (dev->flags & ATA_DFLAG_PIO)
378
			dev_mode[dev->devno] = 1;	/* PIO3/4 */
L
Linus Torvalds 已提交
379
		else
380
			dev_mode[dev->devno] = 3;	/* UDMA */
L
Linus Torvalds 已提交
381 382 383 384 385 386 387 388 389
		/* value 2 indicates MDMA */
	}

	tmp = readl(addr);
	tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
	tmp |= dev_mode[0];
	tmp |= (dev_mode[1] << 4);
	writel(tmp, addr);
	readl(addr);	/* flush */
390
	return 0;
L
Linus Torvalds 已提交
391 392
}

393 394
static inline void __iomem *sil_scr_addr(struct ata_port *ap,
					 unsigned int sc_reg)
L
Linus Torvalds 已提交
395
{
T
Tejun Heo 已提交
396
	void __iomem *offset = ap->ioaddr.scr_addr;
L
Linus Torvalds 已提交
397 398 399 400 401 402 403 404 405 406 407 408 409

	switch (sc_reg) {
	case SCR_STATUS:
		return offset + 4;
	case SCR_ERROR:
		return offset + 8;
	case SCR_CONTROL:
		return offset;
	default:
		/* do nothing */
		break;
	}

R
Randy Dunlap 已提交
410
	return NULL;
L
Linus Torvalds 已提交
411 412
}

T
Tejun Heo 已提交
413
static int sil_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
L
Linus Torvalds 已提交
414
{
T
Tejun Heo 已提交
415
	void __iomem *mmio = sil_scr_addr(link->ap, sc_reg);
416 417 418 419 420 421

	if (mmio) {
		*val = readl(mmio);
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
422 423
}

T
Tejun Heo 已提交
424
static int sil_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
L
Linus Torvalds 已提交
425
{
T
Tejun Heo 已提交
426
	void __iomem *mmio = sil_scr_addr(link->ap, sc_reg);
427 428

	if (mmio) {
L
Linus Torvalds 已提交
429
		writel(val, mmio);
430 431 432
		return 0;
	}
	return -EINVAL;
L
Linus Torvalds 已提交
433 434
}

435 436
static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
{
T
Tejun Heo 已提交
437 438
	struct ata_eh_info *ehi = &ap->link.eh_info;
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
439 440
	u8 status;

441
	if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
442 443 444 445 446 447
		u32 serror;

		/* SIEN doesn't mask SATA IRQs on some 3112s.  Those
		 * controllers continue to assert IRQ as long as
		 * SError bits are pending.  Clear SError immediately.
		 */
T
Tejun Heo 已提交
448 449
		sil_scr_read(&ap->link, SCR_ERROR, &serror);
		sil_scr_write(&ap->link, SCR_ERROR, serror);
450

T
Tejun Heo 已提交
451 452
		/* Sometimes spurious interrupts occur, double check
		 * it's PHYRDY CHG.
453
		 */
T
Tejun Heo 已提交
454
		if (serror & SERR_PHYRDY_CHG) {
455
			ap->link.eh_info.serror |= serror;
T
Tejun Heo 已提交
456
			goto freeze;
457 458
		}

T
Tejun Heo 已提交
459 460
		if (!(bmdma2 & SIL_DMA_COMPLETE))
			return;
461 462
	}

T
Tejun Heo 已提交
463
	if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
464
		/* this sometimes happens, just clear IRQ */
T
Tejun Heo 已提交
465
		ap->ops->sff_check_status(ap);
466 467 468
		return;
	}

469 470 471 472 473 474 475 476
	/* Check whether we are expecting interrupt in this state */
	switch (ap->hsm_task_state) {
	case HSM_ST_FIRST:
		/* Some pre-ATAPI-4 devices assert INTRQ
		 * at this state when ready to receive CDB.
		 */

		/* Check the ATA_DFLAG_CDB_INTR flag is enough here.
T
Tejun Heo 已提交
477 478
		 * The flag was turned on only for atapi devices.  No
		 * need to check ata_is_atapi(qc->tf.protocol) again.
479 480 481 482 483
		 */
		if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
			goto err_hsm;
		break;
	case HSM_ST_LAST:
T
Tejun Heo 已提交
484
		if (ata_is_dma(qc->tf.protocol)) {
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
			/* clear DMA-Start bit */
			ap->ops->bmdma_stop(qc);

			if (bmdma2 & SIL_DMA_ERROR) {
				qc->err_mask |= AC_ERR_HOST_BUS;
				ap->hsm_task_state = HSM_ST_ERR;
			}
		}
		break;
	case HSM_ST:
		break;
	default:
		goto err_hsm;
	}

	/* check main status, clearing INTRQ */
T
Tejun Heo 已提交
501
	status = ap->ops->sff_check_status(ap);
502 503 504 505
	if (unlikely(status & ATA_BUSY))
		goto err_hsm;

	/* ack bmdma irq events */
T
Tejun Heo 已提交
506
	ata_sff_irq_clear(ap);
507 508

	/* kick HSM in the ass */
T
Tejun Heo 已提交
509
	ata_sff_hsm_move(ap, qc, status, 0);
510

T
Tejun Heo 已提交
511
	if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
512 513
		ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);

514 515 516 517 518 519 520 521
	return;

 err_hsm:
	qc->err_mask |= AC_ERR_HSM;
 freeze:
	ata_port_freeze(ap);
}

522
static irqreturn_t sil_interrupt(int irq, void *dev_instance)
523
{
J
Jeff Garzik 已提交
524
	struct ata_host *host = dev_instance;
T
Tejun Heo 已提交
525
	void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
526 527 528
	int handled = 0;
	int i;

J
Jeff Garzik 已提交
529
	spin_lock(&host->lock);
530

J
Jeff Garzik 已提交
531 532
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
533 534 535 536 537
		u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);

		if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
			continue;

538 539 540 541
		/* turn off SATA_IRQ if not supported */
		if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
			bmdma2 &= ~SIL_DMA_SATA_IRQ;

542 543
		if (bmdma2 == 0xffffffff ||
		    !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
544 545 546 547 548 549
			continue;

		sil_host_intr(ap, bmdma2);
		handled = 1;
	}

J
Jeff Garzik 已提交
550
	spin_unlock(&host->lock);
551 552 553 554

	return IRQ_RETVAL(handled);
}

T
Tejun Heo 已提交
555 556
static void sil_freeze(struct ata_port *ap)
{
T
Tejun Heo 已提交
557
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
T
Tejun Heo 已提交
558 559
	u32 tmp;

560 561 562
	/* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
	writel(0, mmio_base + sil_port[ap->port_no].sien);

T
Tejun Heo 已提交
563 564 565 566 567 568 569 570 571
	/* plug IRQ */
	tmp = readl(mmio_base + SIL_SYSCFG);
	tmp |= SIL_MASK_IDE0_INT << ap->port_no;
	writel(tmp, mmio_base + SIL_SYSCFG);
	readl(mmio_base + SIL_SYSCFG);	/* flush */
}

static void sil_thaw(struct ata_port *ap)
{
T
Tejun Heo 已提交
572
	void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
T
Tejun Heo 已提交
573 574 575
	u32 tmp;

	/* clear IRQ */
T
Tejun Heo 已提交
576
	ap->ops->sff_check_status(ap);
T
Tejun Heo 已提交
577
	ata_sff_irq_clear(ap);
T
Tejun Heo 已提交
578

579 580 581
	/* turn on SATA IRQ if supported */
	if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
		writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
582

T
Tejun Heo 已提交
583 584 585 586 587 588
	/* turn on IRQ */
	tmp = readl(mmio_base + SIL_SYSCFG);
	tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
	writel(tmp, mmio_base + SIL_SYSCFG);
}

L
Linus Torvalds 已提交
589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
/**
 *	sil_dev_config - Apply device/host-specific errata fixups
 *	@dev: Device to be examined
 *
 *	After the IDENTIFY [PACKET] DEVICE step is complete, and a
 *	device is known to be present, this function is called.
 *	We apply two errata fixups which are specific to Silicon Image,
 *	a Seagate and a Maxtor fixup.
 *
 *	For certain Seagate devices, we must limit the maximum sectors
 *	to under 8K.
 *
 *	For certain Maxtor devices, we must not program the drive
 *	beyond udma5.
 *
 *	Both fixups are unfairly pessimistic.  As soon as I get more
 *	information on these errata, I will create a more exhaustive
 *	list, and apply the fixups to only the specific
 *	devices/hosts/firmwares that need it.
 *
 *	20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
 *	The Maxtor quirk is in the blacklist, but I'm keeping the original
 *	pessimistic fix for the following reasons...
 *	- There seems to be less info on it, only one device gleaned off the
 *	Windows	driver, maybe only one is affected.  More info would be greatly
 *	appreciated.
 *	- But then again UDMA5 is hardly anything to complain about
 */
617
static void sil_dev_config(struct ata_device *dev)
L
Linus Torvalds 已提交
618
{
T
Tejun Heo 已提交
619 620
	struct ata_port *ap = dev->link->ap;
	int print_info = ap->link.eh_context.i.flags & ATA_EHI_PRINTINFO;
L
Linus Torvalds 已提交
621
	unsigned int n, quirks = 0;
622
	unsigned char model_num[ATA_ID_PROD_LEN + 1];
L
Linus Torvalds 已提交
623

624
	ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
L
Linus Torvalds 已提交
625

J
Jeff Garzik 已提交
626
	for (n = 0; sil_blacklist[n].product; n++)
627
		if (!strcmp(sil_blacklist[n].product, model_num)) {
L
Linus Torvalds 已提交
628 629 630
			quirks = sil_blacklist[n].quirk;
			break;
		}
J
Jeff Garzik 已提交
631

L
Linus Torvalds 已提交
632
	/* limit requests to 15 sectors */
633 634 635
	if (slow_down ||
	    ((ap->flags & SIL_FLAG_MOD15WRITE) &&
	     (quirks & SIL_QUIRK_MOD15WRITE))) {
636 637 638
		if (print_info)
			ata_dev_printk(dev, KERN_INFO, "applying Seagate "
				       "errata fix (mod15write workaround)\n");
639
		dev->max_sectors = 15;
L
Linus Torvalds 已提交
640 641 642 643 644
		return;
	}

	/* limit to udma5 */
	if (quirks & SIL_QUIRK_UDMA5MAX) {
645 646 647
		if (print_info)
			ata_dev_printk(dev, KERN_INFO, "applying Maxtor "
				       "errata fix %s\n", model_num);
648
		dev->udma_mask &= ATA_UDMA5;
L
Linus Torvalds 已提交
649 650 651 652
		return;
	}
}

653
static void sil_init_controller(struct ata_host *host)
654
{
655 656
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
657 658 659 660 661 662 663 664 665
	u8 cls;
	u32 tmp;
	int i;

	/* Initialize FIFO PCI bus arbitration */
	cls = sil_get_device_cache_line(pdev);
	if (cls) {
		cls >>= 3;
		cls++;  /* cls = (line_size/8)+1 */
666
		for (i = 0; i < host->n_ports; i++)
667 668 669 670 671 672 673
			writew(cls << 8 | cls,
			       mmio_base + sil_port[i].fifo_cfg);
	} else
		dev_printk(KERN_WARNING, &pdev->dev,
			   "cache line size not set.  Driver may not function\n");

	/* Apply R_ERR on DMA activate FIS errata workaround */
674
	if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) {
675 676
		int cnt;

677
		for (i = 0, cnt = 0; i < host->n_ports; i++) {
678 679 680 681 682 683 684 685 686 687 688 689
			tmp = readl(mmio_base + sil_port[i].sfis_cfg);
			if ((tmp & 0x3) != 0x01)
				continue;
			if (!cnt)
				dev_printk(KERN_INFO, &pdev->dev,
					   "Applying R_ERR on DMA activate "
					   "FIS errata fix\n");
			writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
			cnt++;
		}
	}

690
	if (host->n_ports == 4) {
691 692 693 694 695 696 697 698
		/* flip the magic "make 4 ports work" bit */
		tmp = readl(mmio_base + sil_port[2].bmdma);
		if ((tmp & SIL_INTR_STEERING) == 0)
			writel(tmp | SIL_INTR_STEERING,
			       mmio_base + sil_port[2].bmdma);
	}
}

699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
static bool sil_broken_system_poweroff(struct pci_dev *pdev)
{
	static const struct dmi_system_id broken_systems[] = {
		{
			.ident = "HP Compaq nx6325",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
				DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6325"),
			},
			/* PCI slot number of the controller */
			.driver_data = (void *)0x12UL,
		},

		{ }	/* terminate list */
	};
	const struct dmi_system_id *dmi = dmi_first_match(broken_systems);

	if (dmi) {
		unsigned long slot = (unsigned long)dmi->driver_data;
		/* apply the quirk only to on-board controllers */
		return slot == PCI_SLOT(pdev->devfn);
	}

	return false;
}

725
static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
L
Linus Torvalds 已提交
726 727
{
	static int printed_version;
728
	int board_id = ent->driver_data;
729 730
	struct ata_port_info pi = sil_port_info[board_id];
	const struct ata_port_info *ppi[] = { &pi, NULL };
731
	struct ata_host *host;
732
	void __iomem *mmio_base;
733
	int n_ports, rc;
L
Linus Torvalds 已提交
734 735 736
	unsigned int i;

	if (!printed_version++)
737
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
L
Linus Torvalds 已提交
738

739 740 741 742 743
	/* allocate host */
	n_ports = 2;
	if (board_id == sil_3114)
		n_ports = 4;

744 745 746 747 748 749 750
	if (sil_broken_system_poweroff(pdev)) {
		pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN |
					ATA_FLAG_NO_HIBERNATE_SPINDOWN;
		dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
				"on poweroff and hibernation\n");
	}

751 752 753 754 755
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	if (!host)
		return -ENOMEM;

	/* acquire resources and fill host */
756
	rc = pcim_enable_device(pdev);
L
Linus Torvalds 已提交
757 758 759
	if (rc)
		return rc;

T
Tejun Heo 已提交
760 761
	rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
	if (rc == -EBUSY)
762
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
763
	if (rc)
764
		return rc;
765
	host->iomap = pcim_iomap_table(pdev);
L
Linus Torvalds 已提交
766 767 768

	rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
769
		return rc;
L
Linus Torvalds 已提交
770 771
	rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
	if (rc)
772
		return rc;
L
Linus Torvalds 已提交
773

774
	mmio_base = host->iomap[SIL_MMIO_BAR];
L
Linus Torvalds 已提交
775

776
	for (i = 0; i < host->n_ports; i++) {
777 778
		struct ata_port *ap = host->ports[i];
		struct ata_ioports *ioaddr = &ap->ioaddr;
779 780 781 782 783 784

		ioaddr->cmd_addr = mmio_base + sil_port[i].tf;
		ioaddr->altstatus_addr =
		ioaddr->ctl_addr = mmio_base + sil_port[i].ctl;
		ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma;
		ioaddr->scr_addr = mmio_base + sil_port[i].scr;
T
Tejun Heo 已提交
785
		ata_sff_std_ports(ioaddr);
786 787 788

		ata_port_pbar_desc(ap, SIL_MMIO_BAR, -1, "mmio");
		ata_port_pbar_desc(ap, SIL_MMIO_BAR, sil_port[i].tf, "tf");
L
Linus Torvalds 已提交
789 790
	}

791 792
	/* initialize and activate */
	sil_init_controller(host);
L
Linus Torvalds 已提交
793 794

	pci_set_master(pdev);
795 796
	return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED,
				 &sil_sht);
L
Linus Torvalds 已提交
797 798
}

799
#ifdef CONFIG_PM
800 801
static int sil_pci_device_resume(struct pci_dev *pdev)
{
J
Jeff Garzik 已提交
802
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
803 804 805 806 807
	int rc;

	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
808

809
	sil_init_controller(host);
J
Jeff Garzik 已提交
810
	ata_host_resume(host);
811 812 813

	return 0;
}
814
#endif
815

L
Linus Torvalds 已提交
816 817
static int __init sil_init(void)
{
818
	return pci_register_driver(&sil_pci_driver);
L
Linus Torvalds 已提交
819 820 821 822 823 824 825 826 827 828
}

static void __exit sil_exit(void)
{
	pci_unregister_driver(&sil_pci_driver);
}


module_init(sil_init);
module_exit(sil_exit);