katmai.dts 11.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * Device Tree Source for AMCC Katmai eval board
 *
 * Copyright (c) 2006, 2007 IBM Corp.
 * Benjamin Herrenschmidt <benh@kernel.crashing.org>
 *
 * Copyright (c) 2006, 2007 IBM Corp.
 * Josh Boyer <jwboyer@linux.vnet.ibm.com>
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without
 * any warranty of any kind, whether express or implied.
 */

15 16
/dts-v1/;

17 18
/ {
	#address-cells = <2>;
19
	#size-cells = <2>;
20 21
	model = "amcc,katmai";
	compatible = "amcc,katmai";
22
	dcr-parent = <&{/cpus/cpu@0}>;
23

24 25 26 27 28 29 30
	aliases {
		ethernet0 = &EMAC0;
		serial0 = &UART0;
		serial1 = &UART1;
		serial2 = &UART2;
	};

31 32 33 34
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

35
		cpu@0 {
36
			device_type = "cpu";
37
			model = "PowerPC,440SPe";
38
			reg = <0x00000000>;
39 40
			clock-frequency = <0>; /* Filled in by zImage */
			timebase-frequency = <0>; /* Filled in by zImage */
41 42 43 44
			i-cache-line-size = <32>;
			d-cache-line-size = <32>;
			i-cache-size = <32768>;
			d-cache-size = <32768>;
45 46 47 48 49 50 51
			dcr-controller;
			dcr-access-method = "native";
		};
	};

	memory {
		device_type = "memory";
52
		reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */
53 54 55 56 57 58
	};

	UIC0: interrupt-controller0 {
		compatible = "ibm,uic-440spe","ibm,uic";
		interrupt-controller;
		cell-index = <0>;
59
		dcr-reg = <0x0c0 0x009>;
60 61 62 63 64 65 66 67 68
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
	};

	UIC1: interrupt-controller1 {
		compatible = "ibm,uic-440spe","ibm,uic";
		interrupt-controller;
		cell-index = <1>;
69
		dcr-reg = <0x0d0 0x009>;
70 71 72
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
73
		interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
74 75 76 77 78 79 80
		interrupt-parent = <&UIC0>;
	};

	UIC2: interrupt-controller2 {
		compatible = "ibm,uic-440spe","ibm,uic";
		interrupt-controller;
		cell-index = <2>;
81
		dcr-reg = <0x0e0 0x009>;
82 83 84
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
85
		interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
86 87 88 89 90 91 92
		interrupt-parent = <&UIC0>;
	};

	UIC3: interrupt-controller3 {
		compatible = "ibm,uic-440spe","ibm,uic";
		interrupt-controller;
		cell-index = <3>;
93
		dcr-reg = <0x0f0 0x009>;
94 95 96
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
97
		interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
98 99 100 101 102
		interrupt-parent = <&UIC0>;
	};

	SDR0: sdr {
		compatible = "ibm,sdr-440spe";
103
		dcr-reg = <0x00e 0x002>;
104 105 106 107
	};

	CPR0: cpr {
		compatible = "ibm,cpr-440spe";
108
		dcr-reg = <0x00c 0x002>;
109 110 111 112 113 114
	};

	plb {
		compatible = "ibm,plb-440spe", "ibm,plb-440gp", "ibm,plb4";
		#address-cells = <2>;
		#size-cells = <1>;
115 116 117 118 119 120 121 122 123
		/*        addr-child     addr-parent    size */
		ranges = <0x4 0xe0000000 0x4 0xe0000000 0x20000000
			  0xc 0x00000000 0xc 0x00000000 0x20000000
			  0xd 0x00000000 0xd 0x00000000 0x80000000
			  0xd 0x80000000 0xd 0x80000000 0x80000000
			  0xe 0x00000000 0xe 0x00000000 0x80000000
			  0xe 0x80000000 0xe 0x80000000 0x80000000
			  0xf 0x00000000 0xf 0x00000000 0x80000000
			  0xf 0x80000000 0xf 0x80000000 0x80000000>;
124 125 126 127
		clock-frequency = <0>; /* Filled in by zImage */

		SDRAM0: sdram {
			compatible = "ibm,sdram-440spe", "ibm,sdram-405gp";
128
			dcr-reg = <0x010 0x002>;
129 130 131 132
		};

		MAL0: mcmal {
			compatible = "ibm,mcmal-440spe", "ibm,mcmal2";
133
			dcr-reg = <0x180 0x062>;
134 135 136
			num-tx-chans = <2>;
			num-rx-chans = <1>;
			interrupt-parent = <&MAL0>;
137
			interrupts = <0x0 0x1 0x2 0x3 0x4>;
138 139 140
			#interrupt-cells = <1>;
			#address-cells = <0>;
			#size-cells = <0>;
141 142 143 144 145
			interrupt-map = </*TXEOB*/ 0x0 &UIC1 0x6 0x4
					 /*RXEOB*/ 0x1 &UIC1 0x7 0x4
					 /*SERR*/  0x2 &UIC1 0x1 0x4
					 /*TXDE*/  0x3 &UIC1 0x2 0x4
					 /*RXDE*/  0x4 &UIC1 0x3 0x4>;
146 147 148
		};

		POB0: opb {
149
			compatible = "ibm,opb-440spe", "ibm,opb-440gp", "ibm,opb";
150 151
			#address-cells = <1>;
			#size-cells = <1>;
152
			ranges = <0x00000000 0x00000004 0xe0000000 0x20000000>;
153
			clock-frequency = <0>; /* Filled in by zImage */
154 155 156

			EBC0: ebc {
				compatible = "ibm,ebc-440spe", "ibm,ebc-440gp", "ibm,ebc";
157
				dcr-reg = <0x012 0x002>;
158 159 160
				#address-cells = <2>;
				#size-cells = <1>;
				clock-frequency = <0>; /* Filled in by zImage */
161
				interrupts = <0x5 0x1>;
162 163 164 165
				interrupt-parent = <&UIC1>;
			};

			UART0: serial@10000200 {
166 167
				device_type = "serial";
				compatible = "ns16550";
168 169
				reg = <0x10000200 0x00000008>;
				virtual-reg = <0xa0000200>;
170
				clock-frequency = <0>; /* Filled in by zImage */
171
				current-speed = <115200>;
172
				interrupt-parent = <&UIC0>;
173
				interrupts = <0x0 0x4>;
174
			};
175 176

			UART1: serial@10000300 {
177 178
				device_type = "serial";
				compatible = "ns16550";
179 180
				reg = <0x10000300 0x00000008>;
				virtual-reg = <0xa0000300>;
181 182 183
				clock-frequency = <0>;
				current-speed = <0>;
				interrupt-parent = <&UIC0>;
184
				interrupts = <0x1 0x4>;
185
			};
186 187 188


			UART2: serial@10000600 {
189 190
				device_type = "serial";
				compatible = "ns16550";
191 192
				reg = <0x10000600 0x00000008>;
				virtual-reg = <0xa0000600>;
193 194 195
				clock-frequency = <0>;
				current-speed = <0>;
				interrupt-parent = <&UIC1>;
196
				interrupts = <0x5 0x4>;
197
			};
198 199 200

			IIC0: i2c@10000400 {
				compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
201
				reg = <0x10000400 0x00000014>;
202
				interrupt-parent = <&UIC0>;
203
				interrupts = <0x2 0x4>;
204 205 206 207
			};

			IIC1: i2c@10000500 {
				compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
208
				reg = <0x10000500 0x00000014>;
209
				interrupt-parent = <&UIC0>;
210
				interrupts = <0x3 0x4>;
211 212 213
			};

			EMAC0: ethernet@10000800 {
214
				linux,network-index = <0x0>;
215 216 217
				device_type = "network";
				compatible = "ibm,emac-440spe", "ibm,emac4";
				interrupt-parent = <&UIC1>;
218
				interrupts = <0x1c 0x4 0x1d 0x4>;
219
				reg = <0x10000800 0x00000074>;
220 221 222 223 224
				local-mac-address = [000000000000];
				mal-device = <&MAL0>;
				mal-tx-channel = <0>;
				mal-rx-channel = <0>;
				cell-index = <0>;
225 226 227
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
228
				phy-mode = "gmii";
229
				phy-map = <0x00000000>;
230 231 232 233 234 235 236 237 238 239 240 241 242 243
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
			};
		};

		PCIX0: pci@c0ec00000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pcix-440spe", "ibm,plb-pcix";
			primary;
			large-inbound-windows;
			enable-msi-hole;
244 245 246 247 248
			reg = <0x0000000c 0x0ec00000   0x00000008	/* Config space access */
			       0x00000000 0x00000000 0x00000000		/* no IACK cycles */
			       0x0000000c 0x0ed00000   0x00000004   /* Special cycles */
			       0x0000000c 0x0ec80000 0x00000100	/* Internal registers */
			       0x0000000c 0x0ec80100  0x000000fc>;	/* Internal messaging registers */
249 250 251 252

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
253 254
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
255

256 257
			/* Inbound 4GB range starting at 0 */
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
258 259

			/* This drives busses 0 to 0xf */
260
			bus-range = <0x0 0xf>;
261 262 263 264 265 266 267 268 269 270

			/*
			 * On Katmai, the following PCI-X interrupts signals
			 * have to be enabled via jumpers (only INTA is
			 * enabled per default):
			 *
			 * INTB: J3: 1-2
			 * INTC: J2: 1-2
			 * INTD: J1: 1-2
			 */
271
			interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
272 273
			interrupt-map = <
				/* IDSEL 1 */
274 275 276 277
				0x800 0x0 0x0 0x1 &UIC1 0x14 0x8
				0x800 0x0 0x0 0x2 &UIC1 0x13 0x8
				0x800 0x0 0x0 0x3 &UIC1 0x12 0x8
				0x800 0x0 0x0 0x4 &UIC1 0x11 0x8
278 279 280 281 282 283 284 285
			>;
		};

		PCIE0: pciex@d00000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
286
			compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
287
			primary;
288 289 290 291 292
			port = <0x0>; /* port number */
			reg = <0x0000000d 0x00000000 0x20000000	/* Config space access */
			       0x0000000c 0x10000000 0x00001000>;	/* Registers */
			dcr-reg = <0x100 0x020>;
			sdr-base = <0x300>;
293 294 295 296

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
297 298
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
299

300 301
			/* Inbound 4GB range starting at 0 */
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
302

303
			/* This drives busses 0x10 to 0x1f */
304
			bus-range = <0x10 0x1f>;
305 306 307 308 309 310 311 312 313

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
314
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
315
			interrupt-map = <
316 317 318 319
				0x0 0x0 0x0 0x1 &UIC3 0x0 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x1 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0x2 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0x3 0x4 /* swizzled int D */>;
320 321 322 323 324 325 326
		};

		PCIE1: pciex@d20000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
327
			compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
328
			primary;
329 330 331 332 333
			port = <0x1>; /* port number */
			reg = <0x0000000d 0x20000000 0x20000000	/* Config space access */
			       0x0000000c 0x10001000 0x00001000>;	/* Registers */
			dcr-reg = <0x120 0x020>;
			sdr-base = <0x340>;
334 335 336 337

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
338 339
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
340

341 342
			/* Inbound 4GB range starting at 0 */
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
343

344
			/* This drives busses 0x20 to 0x2f */
345
			bus-range = <0x20 0x2f>;
346 347 348 349 350 351 352 353 354

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
355
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
356
			interrupt-map = <
357 358 359 360
				0x0 0x0 0x0 0x1 &UIC3 0x4 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x5 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0x6 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0x7 0x4 /* swizzled int D */>;
361 362 363 364 365 366 367
		};

		PCIE2: pciex@d40000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
368
			compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
369
			primary;
370 371 372 373 374
			port = <0x2>; /* port number */
			reg = <0x0000000d 0x40000000 0x20000000	/* Config space access */
			       0x0000000c 0x10002000 0x00001000>;	/* Registers */
			dcr-reg = <0x140 0x020>;
			sdr-base = <0x370>;
375 376 377 378

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
379 380
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000f 0x00000000 0x00000000 0x80000000
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80020000 0x00000000 0x00010000>;
381

382 383
			/* Inbound 4GB range starting at 0 */
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
384

385
			/* This drives busses 0x30 to 0x3f */
386
			bus-range = <0x30 0x3f>;
387 388 389 390 391 392 393 394 395

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
396
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
397
			interrupt-map = <
398 399 400 401
				0x0 0x0 0x0 0x1 &UIC3 0x8 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x9 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0xa 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0xb 0x4 /* swizzled int D */>;
402 403 404 405 406 407 408
		};
	};

	chosen {
		linux,stdout-path = "/plb/opb/serial@10000200";
	};
};