clock.c 29.1 KB
Newer Older
K
Kukjin Kim 已提交
1
/* linux/arch/arm/mach-exynos4/clock.c
2
 *
K
Kukjin Kim 已提交
3 4
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
5
 *
K
Kukjin Kim 已提交
6
 * EXYNOS4 - Clock support
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/kernel.h>
#include <linux/err.h>
#include <linux/io.h>

#include <plat/cpu-freq.h>
#include <plat/clock.h>
#include <plat/cpu.h>
#include <plat/pll.h>
#include <plat/s5p-clock.h>
#include <plat/clock-clksrc.h>
23
#include <plat/exynos4.h>
24 25 26

#include <mach/map.h>
#include <mach/regs-clock.h>
27
#include <mach/sysmmu.h>
28
#include <mach/exynos4-clock.h>
29

30
struct clk clk_sclk_hdmi27m = {
31 32 33 34
	.name		= "sclk_hdmi27m",
	.rate		= 27000000,
};

35
struct clk clk_sclk_hdmiphy = {
36 37 38
	.name		= "sclk_hdmiphy",
};

39
struct clk clk_sclk_usbphy0 = {
40 41 42 43
	.name		= "sclk_usbphy0",
	.rate		= 27000000,
};

44
struct clk clk_sclk_usbphy1 = {
45 46 47
	.name		= "sclk_usbphy1",
};

K
Kukjin Kim 已提交
48
static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
49 50 51 52
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
}

K
Kukjin Kim 已提交
53
static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
54 55 56 57
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
}

K
Kukjin Kim 已提交
58
static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
59 60 61 62
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
}

63
int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
64 65 66 67
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
}

K
Kukjin Kim 已提交
68
static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
69 70 71 72
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
}

K
Kukjin Kim 已提交
73
static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
74 75 76 77
{
	return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
}

78 79 80 81 82
static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
{
	return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
}

K
Kukjin Kim 已提交
83
static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
84 85 86 87
{
	return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
}

88 89 90 91 92
static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
{
	return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
}

K
Kukjin Kim 已提交
93
static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
94 95 96 97
{
	return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
}

K
Kukjin Kim 已提交
98
static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
99 100 101 102
{
	return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
}

103
int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
104 105 106 107
{
	return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
}

108
int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
109 110 111 112
{
	return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
}

K
Kukjin Kim 已提交
113
static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
114 115 116 117
{
	return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
}

K
Kukjin Kim 已提交
118
static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
J
Jongpill Lee 已提交
119 120 121 122
{
	return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
}

123 124 125 126 127 128 129 130
/* Core list of CMU_CPU side */

static struct clksrc_clk clk_mout_apll = {
	.clk	= {
		.name		= "mout_apll",
	},
	.sources	= &clk_src_apll,
	.reg_src	= { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
131 132
};

133
struct clksrc_clk clk_sclk_apll = {
134 135 136 137
	.clk	= {
		.name		= "sclk_apll",
		.parent		= &clk_mout_apll.clk,
	},
138 139 140
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
};

141
struct clksrc_clk clk_mout_epll = {
142 143 144 145 146 147 148
	.clk	= {
		.name		= "mout_epll",
	},
	.sources	= &clk_src_epll,
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
};

149
struct clksrc_clk clk_mout_mpll = {
150 151 152 153
	.clk = {
		.name		= "mout_mpll",
	},
	.sources	= &clk_src_mpll,
154 155

	/* reg_src will be added in each SoCs' clock */
156 157 158
};

static struct clk *clkset_moutcore_list[] = {
159
	[0] = &clk_mout_apll.clk,
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
	[1] = &clk_mout_mpll.clk,
};

static struct clksrc_sources clkset_moutcore = {
	.sources	= clkset_moutcore_list,
	.nr_sources	= ARRAY_SIZE(clkset_moutcore_list),
};

static struct clksrc_clk clk_moutcore = {
	.clk	= {
		.name		= "moutcore",
	},
	.sources	= &clkset_moutcore,
	.reg_src	= { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
};

static struct clksrc_clk clk_coreclk = {
	.clk	= {
		.name		= "core_clk",
		.parent		= &clk_moutcore.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
};

static struct clksrc_clk clk_armclk = {
	.clk	= {
		.name		= "armclk",
		.parent		= &clk_coreclk.clk,
	},
};

static struct clksrc_clk clk_aclk_corem0 = {
	.clk	= {
		.name		= "aclk_corem0",
		.parent		= &clk_coreclk.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
};

static struct clksrc_clk clk_aclk_cores = {
	.clk	= {
		.name		= "aclk_cores",
		.parent		= &clk_coreclk.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
};

static struct clksrc_clk clk_aclk_corem1 = {
	.clk	= {
		.name		= "aclk_corem1",
		.parent		= &clk_coreclk.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
};

static struct clksrc_clk clk_periphclk = {
	.clk	= {
		.name		= "periphclk",
		.parent		= &clk_coreclk.clk,
	},
	.reg_div	= { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
};

/* Core list of CMU_CORE side */

225
struct clk *clkset_corebus_list[] = {
226
	[0] = &clk_mout_mpll.clk,
227
	[1] = &clk_sclk_apll.clk,
228 229
};

230
struct clksrc_sources clkset_mout_corebus = {
231 232 233 234 235 236 237 238 239
	.sources	= clkset_corebus_list,
	.nr_sources	= ARRAY_SIZE(clkset_corebus_list),
};

static struct clksrc_clk clk_mout_corebus = {
	.clk	= {
		.name		= "mout_corebus",
	},
	.sources	= &clkset_mout_corebus,
240
	.reg_src	= { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
241 242 243 244 245 246 247
};

static struct clksrc_clk clk_sclk_dmc = {
	.clk	= {
		.name		= "sclk_dmc",
		.parent		= &clk_mout_corebus.clk,
	},
248
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
249 250 251 252 253 254 255
};

static struct clksrc_clk clk_aclk_cored = {
	.clk	= {
		.name		= "aclk_cored",
		.parent		= &clk_sclk_dmc.clk,
	},
256
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
257 258 259 260 261 262 263
};

static struct clksrc_clk clk_aclk_corep = {
	.clk	= {
		.name		= "aclk_corep",
		.parent		= &clk_aclk_cored.clk,
	},
264
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
265 266 267 268 269 270 271
};

static struct clksrc_clk clk_aclk_acp = {
	.clk	= {
		.name		= "aclk_acp",
		.parent		= &clk_mout_corebus.clk,
	},
272
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
273 274 275 276 277 278 279
};

static struct clksrc_clk clk_pclk_acp = {
	.clk	= {
		.name		= "pclk_acp",
		.parent		= &clk_aclk_acp.clk,
	},
280
	.reg_div	= { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
281 282 283 284
};

/* Core list of CMU_TOP side */

285
struct clk *clkset_aclk_top_list[] = {
286
	[0] = &clk_mout_mpll.clk,
287
	[1] = &clk_sclk_apll.clk,
288 289
};

290
struct clksrc_sources clkset_aclk = {
291 292 293 294 295 296 297 298
	.sources	= clkset_aclk_top_list,
	.nr_sources	= ARRAY_SIZE(clkset_aclk_top_list),
};

static struct clksrc_clk clk_aclk_200 = {
	.clk	= {
		.name		= "aclk_200",
	},
299
	.sources	= &clkset_aclk,
300 301 302 303 304 305 306 307
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
	.reg_div	= { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
};

static struct clksrc_clk clk_aclk_100 = {
	.clk	= {
		.name		= "aclk_100",
	},
308
	.sources	= &clkset_aclk,
309 310 311 312 313 314 315 316
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
	.reg_div	= { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
};

static struct clksrc_clk clk_aclk_160 = {
	.clk	= {
		.name		= "aclk_160",
	},
317
	.sources	= &clkset_aclk,
318 319 320 321
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
	.reg_div	= { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
};

322
struct clksrc_clk clk_aclk_133 = {
323 324 325
	.clk	= {
		.name		= "aclk_133",
	},
326
	.sources	= &clkset_aclk,
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
	.reg_div	= { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
};

static struct clk *clkset_vpllsrc_list[] = {
	[0] = &clk_fin_vpll,
	[1] = &clk_sclk_hdmi27m,
};

static struct clksrc_sources clkset_vpllsrc = {
	.sources	= clkset_vpllsrc_list,
	.nr_sources	= ARRAY_SIZE(clkset_vpllsrc_list),
};

static struct clksrc_clk clk_vpllsrc = {
	.clk	= {
		.name		= "vpll_src",
K
Kukjin Kim 已提交
344
		.enable		= exynos4_clksrc_mask_top_ctrl,
345
		.ctrlbit	= (1 << 0),
346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
	},
	.sources	= &clkset_vpllsrc,
	.reg_src	= { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
};

static struct clk *clkset_sclk_vpll_list[] = {
	[0] = &clk_vpllsrc.clk,
	[1] = &clk_fout_vpll,
};

static struct clksrc_sources clkset_sclk_vpll = {
	.sources	= clkset_sclk_vpll_list,
	.nr_sources	= ARRAY_SIZE(clkset_sclk_vpll_list),
};

361
struct clksrc_clk clk_sclk_vpll = {
362 363 364 365 366 367 368
	.clk	= {
		.name		= "sclk_vpll",
	},
	.sources	= &clkset_sclk_vpll,
	.reg_src	= { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
};

369
static struct clk init_clocks_off[] = {
370 371 372
	{
		.name		= "timers",
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
373
		.enable		= exynos4_clk_ip_peril_ctrl,
374
		.ctrlbit	= (1<<24),
J
Jongpill Lee 已提交
375 376
	}, {
		.name		= "csis",
377
		.devname	= "s5p-mipi-csis.0",
K
Kukjin Kim 已提交
378
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
379 380 381
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "csis",
382
		.devname	= "s5p-mipi-csis.1",
K
Kukjin Kim 已提交
383
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
384 385 386
		.ctrlbit	= (1 << 5),
	}, {
		.name		= "fimc",
387
		.devname	= "exynos4-fimc.0",
K
Kukjin Kim 已提交
388
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
389 390 391
		.ctrlbit	= (1 << 0),
	}, {
		.name		= "fimc",
392
		.devname	= "exynos4-fimc.1",
K
Kukjin Kim 已提交
393
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
394 395 396
		.ctrlbit	= (1 << 1),
	}, {
		.name		= "fimc",
397
		.devname	= "exynos4-fimc.2",
K
Kukjin Kim 已提交
398
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
399 400 401
		.ctrlbit	= (1 << 2),
	}, {
		.name		= "fimc",
402
		.devname	= "exynos4-fimc.3",
K
Kukjin Kim 已提交
403
		.enable		= exynos4_clk_ip_cam_ctrl,
J
Jongpill Lee 已提交
404 405 406
		.ctrlbit	= (1 << 3),
	}, {
		.name		= "fimd",
407
		.devname	= "exynos4-fb.0",
K
Kukjin Kim 已提交
408
		.enable		= exynos4_clk_ip_lcd0_ctrl,
J
Jongpill Lee 已提交
409
		.ctrlbit	= (1 << 0),
410 411
	}, {
		.name		= "hsmmc",
412
		.devname	= "s3c-sdhci.0",
413
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
414
		.enable		= exynos4_clk_ip_fsys_ctrl,
415 416 417
		.ctrlbit	= (1 << 5),
	}, {
		.name		= "hsmmc",
418
		.devname	= "s3c-sdhci.1",
419
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
420
		.enable		= exynos4_clk_ip_fsys_ctrl,
421 422 423
		.ctrlbit	= (1 << 6),
	}, {
		.name		= "hsmmc",
424
		.devname	= "s3c-sdhci.2",
425
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
426
		.enable		= exynos4_clk_ip_fsys_ctrl,
427 428 429
		.ctrlbit	= (1 << 7),
	}, {
		.name		= "hsmmc",
430
		.devname	= "s3c-sdhci.3",
431
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
432
		.enable		= exynos4_clk_ip_fsys_ctrl,
433 434
		.ctrlbit	= (1 << 8),
	}, {
435
		.name		= "dwmmc",
436
		.parent		= &clk_aclk_133.clk,
K
Kukjin Kim 已提交
437
		.enable		= exynos4_clk_ip_fsys_ctrl,
438
		.ctrlbit	= (1 << 9),
J
Jassi Brar 已提交
439 440
	}, {
		.name		= "pdma",
441
		.devname	= "s3c-pl330.0",
K
Kukjin Kim 已提交
442
		.enable		= exynos4_clk_ip_fsys_ctrl,
J
Jassi Brar 已提交
443 444 445
		.ctrlbit	= (1 << 0),
	}, {
		.name		= "pdma",
446
		.devname	= "s3c-pl330.1",
K
Kukjin Kim 已提交
447
		.enable		= exynos4_clk_ip_fsys_ctrl,
J
Jassi Brar 已提交
448
		.ctrlbit	= (1 << 1),
J
Jongpill Lee 已提交
449 450
	}, {
		.name		= "adc",
K
Kukjin Kim 已提交
451
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
452
		.ctrlbit	= (1 << 15),
453 454 455 456
	}, {
		.name		= "keypad",
		.enable		= exynos4_clk_ip_perir_ctrl,
		.ctrlbit	= (1 << 16),
C
Changhwan Youn 已提交
457 458
	}, {
		.name		= "rtc",
K
Kukjin Kim 已提交
459
		.enable		= exynos4_clk_ip_perir_ctrl,
C
Changhwan Youn 已提交
460
		.ctrlbit	= (1 << 15),
J
Jongpill Lee 已提交
461 462
	}, {
		.name		= "watchdog",
463
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
464
		.enable		= exynos4_clk_ip_perir_ctrl,
J
Jongpill Lee 已提交
465 466 467
		.ctrlbit	= (1 << 14),
	}, {
		.name		= "usbhost",
K
Kukjin Kim 已提交
468
		.enable		= exynos4_clk_ip_fsys_ctrl ,
J
Jongpill Lee 已提交
469 470 471
		.ctrlbit	= (1 << 12),
	}, {
		.name		= "otg",
K
Kukjin Kim 已提交
472
		.enable		= exynos4_clk_ip_fsys_ctrl,
J
Jongpill Lee 已提交
473 474 475
		.ctrlbit	= (1 << 13),
	}, {
		.name		= "spi",
476
		.devname	= "s3c64xx-spi.0",
K
Kukjin Kim 已提交
477
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
478 479 480
		.ctrlbit	= (1 << 16),
	}, {
		.name		= "spi",
481
		.devname	= "s3c64xx-spi.1",
K
Kukjin Kim 已提交
482
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
483 484 485
		.ctrlbit	= (1 << 17),
	}, {
		.name		= "spi",
486
		.devname	= "s3c64xx-spi.2",
K
Kukjin Kim 已提交
487
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
488
		.ctrlbit	= (1 << 18),
J
Jassi Brar 已提交
489 490
	}, {
		.name		= "iis",
491
		.devname	= "samsung-i2s.0",
K
Kukjin Kim 已提交
492
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jassi Brar 已提交
493 494 495
		.ctrlbit	= (1 << 19),
	}, {
		.name		= "iis",
496
		.devname	= "samsung-i2s.1",
K
Kukjin Kim 已提交
497
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jassi Brar 已提交
498 499 500
		.ctrlbit	= (1 << 20),
	}, {
		.name		= "iis",
501
		.devname	= "samsung-i2s.2",
K
Kukjin Kim 已提交
502
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jassi Brar 已提交
503
		.ctrlbit	= (1 << 21),
J
Jassi Brar 已提交
504 505
	}, {
		.name		= "ac97",
506
		.devname	= "samsung-ac97",
K
Kukjin Kim 已提交
507
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jassi Brar 已提交
508
		.ctrlbit	= (1 << 27),
J
Jongpill Lee 已提交
509 510
	}, {
		.name		= "fimg2d",
K
Kukjin Kim 已提交
511
		.enable		= exynos4_clk_ip_image_ctrl,
J
Jongpill Lee 已提交
512
		.ctrlbit	= (1 << 0),
513 514 515 516 517
	}, {
		.name		= "mfc",
		.devname	= "s5p-mfc",
		.enable		= exynos4_clk_ip_mfc_ctrl,
		.ctrlbit	= (1 << 0),
J
Jongpill Lee 已提交
518 519
	}, {
		.name		= "i2c",
520
		.devname	= "s3c2440-i2c.0",
J
Jongpill Lee 已提交
521
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
522
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
523 524 525
		.ctrlbit	= (1 << 6),
	}, {
		.name		= "i2c",
526
		.devname	= "s3c2440-i2c.1",
J
Jongpill Lee 已提交
527
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
528
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
529 530 531
		.ctrlbit	= (1 << 7),
	}, {
		.name		= "i2c",
532
		.devname	= "s3c2440-i2c.2",
J
Jongpill Lee 已提交
533
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
534
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
535 536 537
		.ctrlbit	= (1 << 8),
	}, {
		.name		= "i2c",
538
		.devname	= "s3c2440-i2c.3",
J
Jongpill Lee 已提交
539
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
540
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
541 542 543
		.ctrlbit	= (1 << 9),
	}, {
		.name		= "i2c",
544
		.devname	= "s3c2440-i2c.4",
J
Jongpill Lee 已提交
545
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
546
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
547 548 549
		.ctrlbit	= (1 << 10),
	}, {
		.name		= "i2c",
550
		.devname	= "s3c2440-i2c.5",
J
Jongpill Lee 已提交
551
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
552
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
553 554 555
		.ctrlbit	= (1 << 11),
	}, {
		.name		= "i2c",
556
		.devname	= "s3c2440-i2c.6",
J
Jongpill Lee 已提交
557
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
558
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
559 560 561
		.ctrlbit	= (1 << 12),
	}, {
		.name		= "i2c",
562
		.devname	= "s3c2440-i2c.7",
J
Jongpill Lee 已提交
563
		.parent		= &clk_aclk_100.clk,
K
Kukjin Kim 已提交
564
		.enable		= exynos4_clk_ip_peril_ctrl,
J
Jongpill Lee 已提交
565
		.ctrlbit	= (1 << 13),
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
	}, {
		.name		= "SYSMMU_MDMA",
		.enable		= exynos4_clk_ip_image_ctrl,
		.ctrlbit	= (1 << 5),
	}, {
		.name		= "SYSMMU_FIMC0",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 7),
	}, {
		.name		= "SYSMMU_FIMC1",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 8),
	}, {
		.name		= "SYSMMU_FIMC2",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 9),
	}, {
		.name		= "SYSMMU_FIMC3",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 10),
	}, {
		.name		= "SYSMMU_JPEG",
		.enable		= exynos4_clk_ip_cam_ctrl,
		.ctrlbit	= (1 << 11),
	}, {
		.name		= "SYSMMU_FIMD0",
		.enable		= exynos4_clk_ip_lcd0_ctrl,
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "SYSMMU_FIMD1",
		.enable		= exynos4_clk_ip_lcd1_ctrl,
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "SYSMMU_PCIe",
		.enable		= exynos4_clk_ip_fsys_ctrl,
		.ctrlbit	= (1 << 18),
	}, {
		.name		= "SYSMMU_G2D",
		.enable		= exynos4_clk_ip_image_ctrl,
		.ctrlbit	= (1 << 3),
	}, {
		.name		= "SYSMMU_ROTATOR",
		.enable		= exynos4_clk_ip_image_ctrl,
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "SYSMMU_TV",
		.enable		= exynos4_clk_ip_tv_ctrl,
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "SYSMMU_MFC_L",
		.enable		= exynos4_clk_ip_mfc_ctrl,
		.ctrlbit	= (1 << 1),
	}, {
		.name		= "SYSMMU_MFC_R",
		.enable		= exynos4_clk_ip_mfc_ctrl,
		.ctrlbit	= (1 << 2),
	}
623 624 625
};

static struct clk init_clocks[] = {
626 627
	{
		.name		= "uart",
628
		.devname	= "s5pv210-uart.0",
K
Kukjin Kim 已提交
629
		.enable		= exynos4_clk_ip_peril_ctrl,
630 631 632
		.ctrlbit	= (1 << 0),
	}, {
		.name		= "uart",
633
		.devname	= "s5pv210-uart.1",
K
Kukjin Kim 已提交
634
		.enable		= exynos4_clk_ip_peril_ctrl,
635 636 637
		.ctrlbit	= (1 << 1),
	}, {
		.name		= "uart",
638
		.devname	= "s5pv210-uart.2",
K
Kukjin Kim 已提交
639
		.enable		= exynos4_clk_ip_peril_ctrl,
640 641 642
		.ctrlbit	= (1 << 2),
	}, {
		.name		= "uart",
643
		.devname	= "s5pv210-uart.3",
K
Kukjin Kim 已提交
644
		.enable		= exynos4_clk_ip_peril_ctrl,
645 646 647
		.ctrlbit	= (1 << 3),
	}, {
		.name		= "uart",
648
		.devname	= "s5pv210-uart.4",
K
Kukjin Kim 已提交
649
		.enable		= exynos4_clk_ip_peril_ctrl,
650 651 652
		.ctrlbit	= (1 << 4),
	}, {
		.name		= "uart",
653
		.devname	= "s5pv210-uart.5",
K
Kukjin Kim 已提交
654
		.enable		= exynos4_clk_ip_peril_ctrl,
655 656
		.ctrlbit	= (1 << 5),
	}
657 658
};

659
struct clk *clkset_group_list[] = {
660 661 662
	[0] = &clk_ext_xtal_mux,
	[1] = &clk_xusbxti,
	[2] = &clk_sclk_hdmi27m,
663 664 665
	[3] = &clk_sclk_usbphy0,
	[4] = &clk_sclk_usbphy1,
	[5] = &clk_sclk_hdmiphy,
666 667 668 669 670
	[6] = &clk_mout_mpll.clk,
	[7] = &clk_mout_epll.clk,
	[8] = &clk_sclk_vpll.clk,
};

671
struct clksrc_sources clkset_group = {
672 673 674 675
	.sources	= clkset_group_list,
	.nr_sources	= ARRAY_SIZE(clkset_group_list),
};

J
Jongpill Lee 已提交
676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
static struct clk *clkset_mout_g2d0_list[] = {
	[0] = &clk_mout_mpll.clk,
	[1] = &clk_sclk_apll.clk,
};

static struct clksrc_sources clkset_mout_g2d0 = {
	.sources	= clkset_mout_g2d0_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_g2d0_list),
};

static struct clksrc_clk clk_mout_g2d0 = {
	.clk	= {
		.name		= "mout_g2d0",
	},
	.sources	= &clkset_mout_g2d0,
	.reg_src	= { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
};

static struct clk *clkset_mout_g2d1_list[] = {
	[0] = &clk_mout_epll.clk,
	[1] = &clk_sclk_vpll.clk,
};

static struct clksrc_sources clkset_mout_g2d1 = {
	.sources	= clkset_mout_g2d1_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_g2d1_list),
};

static struct clksrc_clk clk_mout_g2d1 = {
	.clk	= {
		.name		= "mout_g2d1",
	},
	.sources	= &clkset_mout_g2d1,
	.reg_src	= { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
};

static struct clk *clkset_mout_g2d_list[] = {
	[0] = &clk_mout_g2d0.clk,
	[1] = &clk_mout_g2d1.clk,
};

static struct clksrc_sources clkset_mout_g2d = {
	.sources	= clkset_mout_g2d_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_g2d_list),
};

722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
static struct clk *clkset_mout_mfc0_list[] = {
	[0] = &clk_mout_mpll.clk,
	[1] = &clk_sclk_apll.clk,
};

static struct clksrc_sources clkset_mout_mfc0 = {
	.sources	= clkset_mout_mfc0_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_mfc0_list),
};

static struct clksrc_clk clk_mout_mfc0 = {
	.clk	= {
		.name		= "mout_mfc0",
	},
	.sources	= &clkset_mout_mfc0,
	.reg_src	= { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
};

static struct clk *clkset_mout_mfc1_list[] = {
	[0] = &clk_mout_epll.clk,
	[1] = &clk_sclk_vpll.clk,
};

static struct clksrc_sources clkset_mout_mfc1 = {
	.sources	= clkset_mout_mfc1_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_mfc1_list),
};

static struct clksrc_clk clk_mout_mfc1 = {
	.clk	= {
		.name		= "mout_mfc1",
	},
	.sources	= &clkset_mout_mfc1,
	.reg_src	= { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
};

static struct clk *clkset_mout_mfc_list[] = {
	[0] = &clk_mout_mfc0.clk,
	[1] = &clk_mout_mfc1.clk,
};

static struct clksrc_sources clkset_mout_mfc = {
	.sources	= clkset_mout_mfc_list,
	.nr_sources	= ARRAY_SIZE(clkset_mout_mfc_list),
};

768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
static struct clksrc_clk clk_dout_mmc0 = {
	.clk		= {
		.name		= "dout_mmc0",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
};

static struct clksrc_clk clk_dout_mmc1 = {
	.clk		= {
		.name		= "dout_mmc1",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
};

static struct clksrc_clk clk_dout_mmc2 = {
	.clk		= {
		.name		= "dout_mmc2",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
};

static struct clksrc_clk clk_dout_mmc3 = {
	.clk		= {
		.name		= "dout_mmc3",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
};

static struct clksrc_clk clk_dout_mmc4 = {
	.clk		= {
		.name		= "dout_mmc4",
	},
	.sources = &clkset_group,
	.reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
	.reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
};

813 814 815 816
static struct clksrc_clk clksrcs[] = {
	{
		.clk	= {
			.name		= "uclk1",
817
			.devname	= "s5pv210-uart.0",
K
Kukjin Kim 已提交
818
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
819
			.ctrlbit	= (1 << 0),
820 821 822 823 824 825 826
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "uclk1",
827
			.devname	= "s5pv210-uart.1",
K
Kukjin Kim 已提交
828
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
829
			.ctrlbit	= (1 << 4),
830 831 832 833 834 835 836
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
	}, {
		.clk		= {
			.name		= "uclk1",
837
			.devname	= "s5pv210-uart.2",
K
Kukjin Kim 已提交
838
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
839
			.ctrlbit	= (1 << 8),
840 841 842 843 844 845 846
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
	}, {
		.clk		= {
			.name		= "uclk1",
847
			.devname	= "s5pv210-uart.3",
K
Kukjin Kim 已提交
848
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
849
			.ctrlbit	= (1 << 12),
850 851 852 853 854 855 856
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_pwm",
K
Kukjin Kim 已提交
857
			.enable		= exynos4_clksrc_mask_peril0_ctrl,
858 859 860 861 862
			.ctrlbit	= (1 << 24),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
863 864 865
	}, {
		.clk		= {
			.name		= "sclk_csis",
866
			.devname	= "s5p-mipi-csis.0",
K
Kukjin Kim 已提交
867
			.enable		= exynos4_clksrc_mask_cam_ctrl,
868 869 870 871 872 873 874 875
			.ctrlbit	= (1 << 24),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_csis",
876
			.devname	= "s5p-mipi-csis.1",
K
Kukjin Kim 已提交
877
			.enable		= exynos4_clksrc_mask_cam_ctrl,
878 879 880 881 882 883 884 885
			.ctrlbit	= (1 << 28),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_cam",
886
			.devname	= "exynos4-fimc.0",
K
Kukjin Kim 已提交
887
			.enable		= exynos4_clksrc_mask_cam_ctrl,
888 889 890 891 892 893 894 895
			.ctrlbit	= (1 << 16),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_cam",
896
			.devname	= "exynos4-fimc.1",
K
Kukjin Kim 已提交
897
			.enable		= exynos4_clksrc_mask_cam_ctrl,
898 899 900 901 902 903 904 905
			.ctrlbit	= (1 << 20),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimc",
906
			.devname	= "exynos4-fimc.0",
K
Kukjin Kim 已提交
907
			.enable		= exynos4_clksrc_mask_cam_ctrl,
908 909 910 911 912 913 914 915
			.ctrlbit	= (1 << 0),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimc",
916
			.devname	= "exynos4-fimc.1",
K
Kukjin Kim 已提交
917
			.enable		= exynos4_clksrc_mask_cam_ctrl,
918 919 920 921 922 923 924 925
			.ctrlbit	= (1 << 4),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimc",
926
			.devname	= "exynos4-fimc.2",
K
Kukjin Kim 已提交
927
			.enable		= exynos4_clksrc_mask_cam_ctrl,
928 929 930 931 932 933 934 935
			.ctrlbit	= (1 << 8),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimc",
936
			.devname	= "exynos4-fimc.3",
K
Kukjin Kim 已提交
937
			.enable		= exynos4_clksrc_mask_cam_ctrl,
938 939 940 941 942 943 944 945
			.ctrlbit	= (1 << 12),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimd",
946
			.devname	= "exynos4-fb.0",
K
Kukjin Kim 已提交
947
			.enable		= exynos4_clksrc_mask_lcd0_ctrl,
948 949 950 951 952 953 954 955
			.ctrlbit	= (1 << 0),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_spi",
956
			.devname	= "s3c64xx-spi.0",
K
Kukjin Kim 已提交
957
			.enable		= exynos4_clksrc_mask_peril1_ctrl,
958 959 960 961 962 963 964 965
			.ctrlbit	= (1 << 16),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_spi",
966
			.devname	= "s3c64xx-spi.1",
K
Kukjin Kim 已提交
967
			.enable		= exynos4_clksrc_mask_peril1_ctrl,
968 969 970 971 972 973 974 975
			.ctrlbit	= (1 << 20),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_spi",
976
			.devname	= "s3c64xx-spi.2",
K
Kukjin Kim 已提交
977
			.enable		= exynos4_clksrc_mask_peril1_ctrl,
978 979 980 981 982 983 984 985 986 987 988 989
			.ctrlbit	= (1 << 24),
		},
		.sources = &clkset_group,
		.reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
		.reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
	}, {
		.clk		= {
			.name		= "sclk_fimg2d",
		},
		.sources = &clkset_mout_g2d,
		.reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
		.reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
990 991 992 993 994 995 996 997
	}, {
		.clk		= {
			.name		= "sclk_mfc",
			.devname	= "s5p-mfc",
		},
		.sources = &clkset_mout_mfc,
		.reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
		.reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
998 999 1000
	}, {
		.clk		= {
			.name		= "sclk_mmc",
1001
			.devname	= "s3c-sdhci.0",
1002
			.parent		= &clk_dout_mmc0.clk,
K
Kukjin Kim 已提交
1003
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1004 1005 1006 1007 1008 1009
			.ctrlbit	= (1 << 0),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
	}, {
		.clk		= {
			.name		= "sclk_mmc",
1010
			.devname	= "s3c-sdhci.1",
1011
			.parent         = &clk_dout_mmc1.clk,
K
Kukjin Kim 已提交
1012
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1013 1014 1015 1016 1017 1018
			.ctrlbit	= (1 << 4),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
	}, {
		.clk		= {
			.name		= "sclk_mmc",
1019
			.devname	= "s3c-sdhci.2",
1020
			.parent         = &clk_dout_mmc2.clk,
K
Kukjin Kim 已提交
1021
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1022 1023 1024 1025 1026 1027
			.ctrlbit	= (1 << 8),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
	}, {
		.clk		= {
			.name		= "sclk_mmc",
1028
			.devname	= "s3c-sdhci.3",
1029
			.parent         = &clk_dout_mmc3.clk,
K
Kukjin Kim 已提交
1030
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1031 1032 1033 1034 1035
			.ctrlbit	= (1 << 12),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
	}, {
		.clk		= {
1036
			.name		= "sclk_dwmmc",
1037
			.parent         = &clk_dout_mmc4.clk,
K
Kukjin Kim 已提交
1038
			.enable		= exynos4_clksrc_mask_fsys_ctrl,
1039 1040 1041 1042
			.ctrlbit	= (1 << 16),
		},
		.reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
	}
1043 1044 1045 1046 1047
};

/* Clock initialization code */
static struct clksrc_clk *sysclks[] = {
	&clk_mout_apll,
1048
	&clk_sclk_apll,
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
	&clk_mout_epll,
	&clk_mout_mpll,
	&clk_moutcore,
	&clk_coreclk,
	&clk_armclk,
	&clk_aclk_corem0,
	&clk_aclk_cores,
	&clk_aclk_corem1,
	&clk_periphclk,
	&clk_mout_corebus,
	&clk_sclk_dmc,
	&clk_aclk_cored,
	&clk_aclk_corep,
	&clk_aclk_acp,
	&clk_pclk_acp,
	&clk_vpllsrc,
	&clk_sclk_vpll,
	&clk_aclk_200,
	&clk_aclk_100,
	&clk_aclk_160,
	&clk_aclk_133,
1070 1071 1072 1073 1074
	&clk_dout_mmc0,
	&clk_dout_mmc1,
	&clk_dout_mmc2,
	&clk_dout_mmc3,
	&clk_dout_mmc4,
1075 1076
	&clk_mout_mfc0,
	&clk_mout_mfc1,
1077 1078
};

1079 1080
static int xtal_rate;

K
Kukjin Kim 已提交
1081
static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
1082
{
1083 1084 1085 1086 1087 1088 1089
	if (soc_is_exynos4210())
		return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
					pll_4508);
	else if (soc_is_exynos4212())
		return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
	else
		return 0;
1090 1091
}

K
Kukjin Kim 已提交
1092 1093
static struct clk_ops exynos4_fout_apll_ops = {
	.get_rate = exynos4_fout_apll_get_rate,
1094 1095
};

K
Kukjin Kim 已提交
1096
void __init_or_cpufreq exynos4_setup_clocks(void)
1097 1098
{
	struct clk *xtal_clk;
1099 1100 1101 1102
	unsigned long apll = 0;
	unsigned long mpll = 0;
	unsigned long epll = 0;
	unsigned long vpll = 0;
1103 1104 1105 1106
	unsigned long vpllsrc;
	unsigned long xtal;
	unsigned long armclk;
	unsigned long sclk_dmc;
1107 1108 1109 1110
	unsigned long aclk_200;
	unsigned long aclk_100;
	unsigned long aclk_160;
	unsigned long aclk_133;
1111 1112 1113 1114 1115 1116 1117 1118
	unsigned int ptr;

	printk(KERN_DEBUG "%s: registering clocks\n", __func__);

	xtal_clk = clk_get(NULL, "xtal");
	BUG_ON(IS_ERR(xtal_clk));

	xtal = clk_get_rate(xtal_clk);
1119 1120 1121

	xtal_rate = xtal;

1122 1123 1124 1125
	clk_put(xtal_clk);

	printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);

1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
	if (soc_is_exynos4210()) {
		apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
					pll_4508);
		mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
					pll_4508);
		epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
					__raw_readl(S5P_EPLL_CON1), pll_4600);

		vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
		vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
					__raw_readl(S5P_VPLL_CON1), pll_4650c);
	} else if (soc_is_exynos4212()) {
		apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
		mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
		epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
					__raw_readl(S5P_EPLL_CON1));

		vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
		vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
					__raw_readl(S5P_VPLL_CON1));
	} else {
		/* nothing */
	}
1149

K
Kukjin Kim 已提交
1150
	clk_fout_apll.ops = &exynos4_fout_apll_ops;
1151 1152 1153 1154
	clk_fout_mpll.rate = mpll;
	clk_fout_epll.rate = epll;
	clk_fout_vpll.rate = vpll;

K
Kukjin Kim 已提交
1155
	printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1156 1157 1158 1159
			apll, mpll, epll, vpll);

	armclk = clk_get_rate(&clk_armclk.clk);
	sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
K
Kukjin Kim 已提交
1160

1161 1162 1163 1164 1165
	aclk_200 = clk_get_rate(&clk_aclk_200.clk);
	aclk_100 = clk_get_rate(&clk_aclk_100.clk);
	aclk_160 = clk_get_rate(&clk_aclk_160.clk);
	aclk_133 = clk_get_rate(&clk_aclk_133.clk);

K
Kukjin Kim 已提交
1166
	printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
1167 1168 1169
			 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
			armclk, sclk_dmc, aclk_200,
			aclk_100, aclk_160, aclk_133);
1170 1171 1172

	clk_f.rate = armclk;
	clk_h.rate = sclk_dmc;
1173
	clk_p.rate = aclk_100;
1174 1175 1176 1177 1178 1179 1180 1181 1182

	for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
		s3c_set_clksrc(&clksrcs[ptr], true);
}

static struct clk *clks[] __initdata = {
	/* Nothing here yet */
};

K
Kukjin Kim 已提交
1183
void __init exynos4_register_clocks(void)
1184 1185 1186
{
	int ptr;

1187
	s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
1188 1189 1190 1191 1192 1193 1194

	for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
		s3c_register_clksrc(sysclks[ptr], 1);

	s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
	s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));

1195 1196
	s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
	s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1197 1198 1199

	s3c_pwmclk_init();
}