irq.h 3.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Copyright (C) 1994 by Waldorf GMBH, written by Ralf Baechle
 * Copyright (C) 1995, 96, 97, 98, 99, 2000, 01, 02, 03 by Ralf Baechle
 */
#ifndef _ASM_IRQ_H
#define _ASM_IRQ_H

#include <linux/linkage.h>
13
#include <linux/smp.h>
14 15 16

#include <asm/mipsmtregs.h>

L
Linus Torvalds 已提交
17 18
#include <irq.h>

19 20 21 22 23
static inline void irq_dispose_mapping(unsigned int virq)
{
	return;
}

L
Linus Torvalds 已提交
24 25 26
#ifdef CONFIG_I8259
static inline int irq_canonicalize(int irq)
{
27
	return ((irq == I8259A_IRQ_BASE + 2) ? I8259A_IRQ_BASE + 9 : irq);
L
Linus Torvalds 已提交
28 29 30 31 32
}
#else
#define irq_canonicalize(irq) (irq)	/* Sane hardware, sane code ... */
#endif

33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#ifdef CONFIG_MIPS_MT_SMTC

struct irqaction;

extern unsigned long irq_hwmask[];
extern int setup_irq_smtc(unsigned int irq, struct irqaction * new,
                          unsigned long hwmask);

static inline void smtc_im_ack_irq(unsigned int irq)
{
	if (irq_hwmask[irq] & ST0_IM)
		set_c0_status(irq_hwmask[irq] & ST0_IM);
}

#else

static inline void smtc_im_ack_irq(unsigned int irq)
{
}

#endif /* CONFIG_MIPS_MT_SMTC */

55 56 57
#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF
#include <linux/cpumask.h>

58 59
extern int plat_set_irq_affinity(struct irq_data *d,
				 const struct cpumask *affinity, bool force);
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
extern void smtc_forward_irq(unsigned int irq);

/*
 * IRQ affinity hook invoked at the beginning of interrupt dispatch
 * if option is enabled.
 *
 * Up through Linux 2.6.22 (at least) cpumask operations are very
 * inefficient on MIPS.  Initial prototypes of SMTC IRQ affinity
 * used a "fast path" per-IRQ-descriptor cache of affinity information
 * to reduce latency.  As there is a project afoot to optimize the
 * cpumask implementations, this version is optimistically assuming
 * that cpumask.h macro overhead is reasonable during interrupt dispatch.
 */
#define IRQ_AFFINITY_HOOK(irq)						\
do {									\
75
    if (!cpumask_test_cpu(smp_processor_id(), irq_desc[irq].affinity)) {\
76 77 78 79 80 81 82 83 84 85 86 87
	smtc_forward_irq(irq);						\
	irq_exit();							\
	return;								\
    }									\
} while (0)

#else /* Not doing SMTC affinity */

#define IRQ_AFFINITY_HOOK(irq) do { } while (0)

#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */

88
#ifdef CONFIG_MIPS_MT_SMTC_IM_BACKSTOP
89

90 91 92 93 94 95
/*
 * Clear interrupt mask handling "backstop" if irq_hwmask
 * entry so indicates. This implies that the ack() or end()
 * functions will take over re-enabling the low-level mask.
 * Otherwise it will be done on return from exception.
 */
A
Atsushi Nemoto 已提交
96
#define __DO_IRQ_SMTC_HOOK(irq)						\
97
do {									\
98
	IRQ_AFFINITY_HOOK(irq);						\
99 100
	if (irq_hwmask[irq] & 0x0000ff00)				\
		write_c0_tccontext(read_c0_tccontext() &		\
101 102 103 104 105 106 107 108
				   ~(irq_hwmask[irq] & 0x0000ff00));	\
} while (0)

#define __NO_AFFINITY_IRQ_SMTC_HOOK(irq)				\
do {									\
	if (irq_hwmask[irq] & 0x0000ff00)                               \
		write_c0_tccontext(read_c0_tccontext() &		\
				   ~(irq_hwmask[irq] & 0x0000ff00));	\
109
} while (0)
110

111
#else
112

113 114 115 116 117 118
#define __DO_IRQ_SMTC_HOOK(irq)						\
do {									\
	IRQ_AFFINITY_HOOK(irq);						\
} while (0)
#define __NO_AFFINITY_IRQ_SMTC_HOOK(irq) do { } while (0)

119 120
#endif

121
extern void do_IRQ(unsigned int irq);
L
Linus Torvalds 已提交
122

123 124
#ifdef CONFIG_MIPS_MT_SMTC_IRQAFF

125
extern void do_IRQ_no_affinity(unsigned int irq);
126 127 128

#endif /* CONFIG_MIPS_MT_SMTC_IRQAFF */

L
Linus Torvalds 已提交
129
extern void arch_init_irq(void);
130
extern void spurious_interrupt(void);
L
Linus Torvalds 已提交
131

132 133 134 135
extern int allocate_irqno(void);
extern void alloc_legacy_irqno(void);
extern void free_irqno(unsigned int irq);

136 137 138 139 140 141 142
/*
 * Before R2 the timer and performance counter interrupts were both fixed to
 * IE7.  Since R2 their number has to be read from the c0_intctl register.
 */
#define CP0_LEGACY_COMPARE_IRQ 7

extern int cp0_compare_irq;
143
extern int cp0_compare_irq_shift;
144 145
extern int cp0_perfcount_irq;

L
Linus Torvalds 已提交
146
#endif /* _ASM_IRQ_H */