au1xmmc.c 25.5 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 * linux/drivers/mmc/host/au1xmmc.c - AU1XX0 MMC driver
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 *  Copyright (c) 2005, Advanced Micro Devices, Inc.
 *
 *  Developed with help from the 2.4.30 MMC AU1XXX controller including
 *  the following copyright notices:
 *     Copyright (c) 2003-2004 Embedded Edge, LLC.
 *     Portions Copyright (C) 2002 Embedix, Inc
 *     Copyright 2002 Hewlett-Packard Company

 *  2.6 version of this driver inspired by:
 *     (drivers/mmc/wbsd.c) Copyright (C) 2004-2005 Pierre Ossman,
 *     All Rights Reserved.
 *     (drivers/mmc/pxa.c) Copyright (C) 2003 Russell King,
 *     All Rights Reserved.
 *

 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

/* Why is a timer used to detect insert events?
 *
 * From the AU1100 MMC application guide:
 * If the Au1100-based design is intended to support both MultiMediaCards
 * and 1- or 4-data bit SecureDigital cards, then the solution is to
 * connect a weak (560KOhm) pull-up resistor to connector pin 1.
 * In doing so, a MMC card never enters SPI-mode communications,
 * but now the SecureDigital card-detect feature of CD/DAT3 is ineffective
 * (the low to high transition will not occur).
 *
 * So we use the timer to check the status manually.
 */

#include <linux/module.h>
#include <linux/init.h>
39
#include <linux/platform_device.h>
40 41 42
#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
A
Al Viro 已提交
43
#include <linux/scatterlist.h>
44
#include <linux/leds.h>
45
#include <linux/mmc/host.h>
46

47 48 49 50 51 52 53 54 55 56 57
#include <asm/io.h>
#include <asm/mach-au1x00/au1000.h>
#include <asm/mach-au1x00/au1xxx_dbdma.h>
#include <asm/mach-au1x00/au1100_mmc.h>

#include <au1xxx.h>
#include "au1xmmc.h"

#define DRIVER_NAME "au1xxx-mmc"

/* Set this to enable special debugging macros */
58
/* #define DEBUG */
59

60 61
#ifdef DEBUG
#define DBG(fmt, idx, args...) printk("au1xx(%d): DEBUG: " fmt, idx, ##args)
62
#else
63
#define DBG(fmt, idx, args...)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
#endif

static inline void IRQ_ON(struct au1xmmc_host *host, u32 mask)
{
	u32 val = au_readl(HOST_CONFIG(host));
	val |= mask;
	au_writel(val, HOST_CONFIG(host));
	au_sync();
}

static inline void FLUSH_FIFO(struct au1xmmc_host *host)
{
	u32 val = au_readl(HOST_CONFIG2(host));

	au_writel(val | SD_CONFIG2_FF, HOST_CONFIG2(host));
	au_sync_delay(1);

	/* SEND_STOP will turn off clock control - this re-enables it */
	val &= ~SD_CONFIG2_DF;

	au_writel(val, HOST_CONFIG2(host));
	au_sync();
}

static inline void IRQ_OFF(struct au1xmmc_host *host, u32 mask)
{
	u32 val = au_readl(HOST_CONFIG(host));
	val &= ~mask;
	au_writel(val, HOST_CONFIG(host));
	au_sync();
}

static inline void SEND_STOP(struct au1xmmc_host *host)
{
98
	u32 config2;
99 100 101 102

	WARN_ON(host->status != HOST_S_DATA);
	host->status = HOST_S_STOP;

103 104
	config2 = au_readl(HOST_CONFIG2(host));
	au_writel(config2 | SD_CONFIG2_DF, HOST_CONFIG2(host));
105 106 107 108 109 110 111 112
	au_sync();

	/* Send the stop commmand */
	au_writel(STOP_CMD, HOST_CMD(host));
}

static void au1xmmc_set_power(struct au1xmmc_host *host, int state)
{
113 114
	if (host->platdata && host->platdata->set_power)
		host->platdata->set_power(host->mmc, state);
115 116
}

117
static int au1xmmc_card_inserted(struct au1xmmc_host *host)
118
{
119 120 121 122 123 124 125 126
	int ret;

	if (host->platdata && host->platdata->card_inserted)
		ret = host->platdata->card_inserted(host->mmc);
	else
		ret = 1;	/* assume there is a card */

	return ret;
127 128
}

129
static int au1xmmc_card_readonly(struct mmc_host *mmc)
130
{
131
	struct au1xmmc_host *host = mmc_priv(mmc);
132 133 134 135 136 137 138 139
	int ret;

	if (host->platdata && host->platdata->card_readonly)
		ret = host->platdata->card_readonly(mmc);
	else
		ret = 0;	/* assume card is read-write */

	return ret;
140 141 142 143 144 145 146 147
}

static void au1xmmc_finish_request(struct au1xmmc_host *host)
{

	struct mmc_request *mrq = host->mrq;

	host->mrq = NULL;
148
	host->flags &= HOST_F_ACTIVE | HOST_F_DMA;
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168

	host->dma.len = 0;
	host->dma.dir = 0;

	host->pio.index  = 0;
	host->pio.offset = 0;
	host->pio.len = 0;

	host->status = HOST_S_IDLE;

	mmc_request_done(host->mmc, mrq);
}

static void au1xmmc_tasklet_finish(unsigned long param)
{
	struct au1xmmc_host *host = (struct au1xmmc_host *) param;
	au1xmmc_finish_request(host);
}

static int au1xmmc_send_command(struct au1xmmc_host *host, int wait,
P
Pierre Ossman 已提交
169
				struct mmc_command *cmd, struct mmc_data *data)
170 171 172
{
	u32 mmccmd = (cmd->opcode << SD_CMD_CI_SHIFT);

173
	switch (mmc_resp_type(cmd)) {
174 175
	case MMC_RSP_NONE:
		break;
176 177 178 179 180 181 182 183 184 185 186 187
	case MMC_RSP_R1:
		mmccmd |= SD_CMD_RT_1;
		break;
	case MMC_RSP_R1B:
		mmccmd |= SD_CMD_RT_1B;
		break;
	case MMC_RSP_R2:
		mmccmd |= SD_CMD_RT_2;
		break;
	case MMC_RSP_R3:
		mmccmd |= SD_CMD_RT_3;
		break;
188 189 190
	default:
		printk(KERN_INFO "au1xmmc: unhandled response type %02x\n",
			mmc_resp_type(cmd));
P
Pierre Ossman 已提交
191
		return -EINVAL;
192 193
	}

P
Pierre Ossman 已提交
194
	if (data) {
P
Pierre Ossman 已提交
195
		if (data->flags & MMC_DATA_READ) {
P
Pierre Ossman 已提交
196 197 198 199
			if (data->blocks > 1)
				mmccmd |= SD_CMD_CT_4;
			else
				mmccmd |= SD_CMD_CT_2;
P
Pierre Ossman 已提交
200
		} else if (data->flags & MMC_DATA_WRITE) {
P
Pierre Ossman 已提交
201 202 203 204 205
			if (data->blocks > 1)
				mmccmd |= SD_CMD_CT_3;
			else
				mmccmd |= SD_CMD_CT_1;
		}
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
	}

	au_writel(cmd->arg, HOST_CMDARG(host));
	au_sync();

	if (wait)
		IRQ_OFF(host, SD_CONFIG_CR);

	au_writel((mmccmd | SD_CMD_GO), HOST_CMD(host));
	au_sync();

	/* Wait for the command to go on the line */

	while(1) {
		if (!(au_readl(HOST_CMD(host)) & SD_CMD_GO))
			break;
	}

	/* Wait for the command to come back */

	if (wait) {
		u32 status = au_readl(HOST_STATUS(host));

		while(!(status & SD_STATUS_CR))
			status = au_readl(HOST_STATUS(host));

		/* Clear the CR status */
		au_writel(SD_STATUS_CR, HOST_STATUS(host));

		IRQ_ON(host, SD_CONFIG_CR);
	}

P
Pierre Ossman 已提交
238
	return 0;
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
}

static void au1xmmc_data_complete(struct au1xmmc_host *host, u32 status)
{

	struct mmc_request *mrq = host->mrq;
	struct mmc_data *data;
	u32 crc;

	WARN_ON(host->status != HOST_S_DATA && host->status != HOST_S_STOP);

	if (host->mrq == NULL)
		return;

	data = mrq->cmd->data;

	if (status == 0)
		status = au_readl(HOST_STATUS(host));

	/* The transaction is really over when the SD_STATUS_DB bit is clear */

	while((host->flags & HOST_F_XMIT) && (status & SD_STATUS_DB))
		status = au_readl(HOST_STATUS(host));

P
Pierre Ossman 已提交
263
	data->error = 0;
264 265 266 267 268 269 270 271 272
	dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len, host->dma.dir);

        /* Process any errors */

	crc = (status & (SD_STATUS_WC | SD_STATUS_RC));
	if (host->flags & HOST_F_XMIT)
		crc |= ((status & 0x07) == 0x02) ? 0 : 1;

	if (crc)
P
Pierre Ossman 已提交
273
		data->error = -EILSEQ;
274 275 276 277 278 279

	/* Clear the CRC bits */
	au_writel(SD_STATUS_WC | SD_STATUS_RC, HOST_STATUS(host));

	data->bytes_xfered = 0;

P
Pierre Ossman 已提交
280
	if (!data->error) {
281
		if (host->flags & HOST_F_DMA) {
282
#ifdef CONFIG_SOC_AU1200	/* DBDMA */
283 284 285 286 287
			u32 chan = DMA_CHANNEL(host);

			chan_tab_t *c = *((chan_tab_t **) chan);
			au1x_dma_chan_t *cp = c->chan_ptr;
			data->bytes_xfered = cp->ddma_bytecnt;
288
#endif
289 290 291
		}
		else
			data->bytes_xfered =
292
				(data->blocks * data->blksz) -
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
				host->pio.len;
	}

	au1xmmc_finish_request(host);
}

static void au1xmmc_tasklet_data(unsigned long param)
{
	struct au1xmmc_host *host = (struct au1xmmc_host *) param;

	u32 status = au_readl(HOST_STATUS(host));
	au1xmmc_data_complete(host, status);
}

#define AU1XMMC_MAX_TRANSFER 8

static void au1xmmc_send_pio(struct au1xmmc_host *host)
{

	struct mmc_data *data = 0;
	int sg_len, max, count = 0;
	unsigned char *sg_ptr;
	u32 status = 0;
	struct scatterlist *sg;

	data = host->mrq->data;

	if (!(host->flags & HOST_F_XMIT))
		return;

	/* This is the pointer to the data buffer */
	sg = &data->sg[host->pio.index];
J
Jens Axboe 已提交
325
	sg_ptr = sg_virt(sg) + host->pio.offset;
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384

	/* This is the space left inside the buffer */
	sg_len = data->sg[host->pio.index].length - host->pio.offset;

	/* Check to if we need less then the size of the sg_buffer */

	max = (sg_len > host->pio.len) ? host->pio.len : sg_len;
	if (max > AU1XMMC_MAX_TRANSFER) max = AU1XMMC_MAX_TRANSFER;

	for(count = 0; count < max; count++ ) {
		unsigned char val;

		status = au_readl(HOST_STATUS(host));

		if (!(status & SD_STATUS_TH))
			break;

		val = *sg_ptr++;

		au_writel((unsigned long) val, HOST_TXPORT(host));
		au_sync();
	}

	host->pio.len -= count;
	host->pio.offset += count;

	if (count == sg_len) {
		host->pio.index++;
		host->pio.offset = 0;
	}

	if (host->pio.len == 0) {
		IRQ_OFF(host, SD_CONFIG_TH);

		if (host->flags & HOST_F_STOP)
			SEND_STOP(host);

		tasklet_schedule(&host->data_task);
	}
}

static void au1xmmc_receive_pio(struct au1xmmc_host *host)
{

	struct mmc_data *data = 0;
	int sg_len = 0, max = 0, count = 0;
	unsigned char *sg_ptr = 0;
	u32 status = 0;
	struct scatterlist *sg;

	data = host->mrq->data;

	if (!(host->flags & HOST_F_RECV))
		return;

	max = host->pio.len;

	if (host->pio.index < host->dma.len) {
		sg = &data->sg[host->pio.index];
J
Jens Axboe 已提交
385
		sg_ptr = sg_virt(sg) + host->pio.offset;
386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404

		/* This is the space left inside the buffer */
		sg_len = sg_dma_len(&data->sg[host->pio.index]) - host->pio.offset;

		/* Check to if we need less then the size of the sg_buffer */
		if (sg_len < max) max = sg_len;
	}

	if (max > AU1XMMC_MAX_TRANSFER)
		max = AU1XMMC_MAX_TRANSFER;

	for(count = 0; count < max; count++ ) {
		u32 val;
		status = au_readl(HOST_STATUS(host));

		if (!(status & SD_STATUS_NE))
			break;

		if (status & SD_STATUS_RC) {
405
			DBG("RX CRC Error [%d + %d].\n", host->pdev->id,
406 407 408 409 410
					host->pio.len, count);
			break;
		}

		if (status & SD_STATUS_RO) {
411
			DBG("RX Overrun [%d + %d]\n", host->pdev->id,
412 413 414 415
					host->pio.len, count);
			break;
		}
		else if (status & SD_STATUS_RU) {
416
			DBG("RX Underrun [%d + %d]\n", host->pdev->id,
417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
					host->pio.len,	count);
			break;
		}

		val = au_readl(HOST_RXPORT(host));

		if (sg_ptr)
			*sg_ptr++ = (unsigned char) (val & 0xFF);
	}

	host->pio.len -= count;
	host->pio.offset += count;

	if (sg_len && count == sg_len) {
		host->pio.index++;
		host->pio.offset = 0;
	}

	if (host->pio.len == 0) {
		//IRQ_OFF(host, SD_CONFIG_RA | SD_CONFIG_RF);
		IRQ_OFF(host, SD_CONFIG_NE);

		if (host->flags & HOST_F_STOP)
			SEND_STOP(host);

		tasklet_schedule(&host->data_task);
	}
}

/* static void au1xmmc_cmd_complete
   This is called when a command has been completed - grab the response
   and check for errors.  Then start the data transfer if it is indicated.
*/

static void au1xmmc_cmd_complete(struct au1xmmc_host *host, u32 status)
{

	struct mmc_request *mrq = host->mrq;
	struct mmc_command *cmd;
	int trans;

	if (!host->mrq)
		return;

	cmd = mrq->cmd;
P
Pierre Ossman 已提交
462
	cmd->error = 0;
463

R
Russell King 已提交
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			u32 r[4];
			int i;

			r[0] = au_readl(host->iobase + SD_RESP3);
			r[1] = au_readl(host->iobase + SD_RESP2);
			r[2] = au_readl(host->iobase + SD_RESP1);
			r[3] = au_readl(host->iobase + SD_RESP0);

			/* The CRC is omitted from the response, so really
			 * we only got 120 bytes, but the engine expects
			 * 128 bits, so we have to shift things up
			 */

			for(i = 0; i < 4; i++) {
				cmd->resp[i] = (r[i] & 0x00FFFFFF) << 8;
				if (i != 3)
					cmd->resp[i] |= (r[i + 1] & 0xFF000000) >> 24;
			}
		} else {
			/* Techincally, we should be getting all 48 bits of
			 * the response (SD_RESP1 + SD_RESP2), but because
			 * our response omits the CRC, our data ends up
			 * being shifted 8 bits to the right.  In this case,
			 * that means that the OSR data starts at bit 31,
			 * so we can just read RESP0 and return that
			 */
			cmd->resp[0] = au_readl(host->iobase + SD_RESP0);
493 494 495 496 497 498
		}
	}

        /* Figure out errors */

	if (status & (SD_STATUS_SC | SD_STATUS_WC | SD_STATUS_RC))
P
Pierre Ossman 已提交
499
		cmd->error = -EILSEQ;
500 501 502

	trans = host->flags & (HOST_F_XMIT | HOST_F_RECV);

P
Pierre Ossman 已提交
503
	if (!trans || cmd->error) {
504 505 506 507 508 509 510 511 512

		IRQ_OFF(host, SD_CONFIG_TH | SD_CONFIG_RA|SD_CONFIG_RF);
		tasklet_schedule(&host->finish_task);
		return;
	}

	host->status = HOST_S_DATA;

	if (host->flags & HOST_F_DMA) {
513
#ifdef CONFIG_SOC_AU1200	/* DBDMA */
514 515 516 517 518 519 520 521 522 523 524 525
		u32 channel = DMA_CHANNEL(host);

		/* Start the DMA as soon as the buffer gets something in it */

		if (host->flags & HOST_F_RECV) {
			u32 mask = SD_STATUS_DB | SD_STATUS_NE;

			while((status & mask) != mask)
				status = au_readl(HOST_STATUS(host));
		}

		au1xxx_dbdma_start(channel);
526
#endif
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
	}
}

static void au1xmmc_set_clock(struct au1xmmc_host *host, int rate)
{

	unsigned int pbus = get_au1x00_speed();
	unsigned int divisor;
	u32 config;

	/* From databook:
	   divisor = ((((cpuclock / sbus_divisor) / 2) / mmcclock) / 2) - 1
	*/

	pbus /= ((au_readl(SYS_POWERCTRL) & 0x3) + 2);
	pbus /= 2;

	divisor = ((pbus / rate) / 2) - 1;

	config = au_readl(HOST_CONFIG(host));

	config &= ~(SD_CONFIG_DIV);
	config |= (divisor & SD_CONFIG_DIV) | SD_CONFIG_DE;

	au_writel(config, HOST_CONFIG(host));
	au_sync();
}

static int
au1xmmc_prepare_data(struct au1xmmc_host *host, struct mmc_data *data)
{
558
	int datalen = data->blocks * data->blksz;
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573

	if (data->flags & MMC_DATA_READ)
		host->flags |= HOST_F_RECV;
	else
		host->flags |= HOST_F_XMIT;

	if (host->mrq->stop)
		host->flags |= HOST_F_STOP;

	host->dma.dir = DMA_BIDIRECTIONAL;

	host->dma.len = dma_map_sg(mmc_dev(host->mmc), data->sg,
				   data->sg_len, host->dma.dir);

	if (host->dma.len == 0)
P
Pierre Ossman 已提交
574
		return -ETIMEDOUT;
575

576
	au_writel(data->blksz - 1, HOST_BLKSIZE(host));
577 578

	if (host->flags & HOST_F_DMA) {
579
#ifdef CONFIG_SOC_AU1200	/* DBDMA */
580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
		int i;
		u32 channel = DMA_CHANNEL(host);

		au1xxx_dbdma_stop(channel);

		for(i = 0; i < host->dma.len; i++) {
			u32 ret = 0, flags = DDMA_FLAGS_NOIE;
			struct scatterlist *sg = &data->sg[i];
			int sg_len = sg->length;

			int len = (datalen > sg_len) ? sg_len : datalen;

			if (i == host->dma.len - 1)
				flags = DDMA_FLAGS_IE;

    			if (host->flags & HOST_F_XMIT){
      				ret = au1xxx_dbdma_put_source_flags(channel,
J
Jens Axboe 已提交
597
					(void *) sg_virt(sg), len, flags);
598 599 600
			}
    			else {
      				ret = au1xxx_dbdma_put_dest_flags(channel,
J
Jens Axboe 已提交
601
					(void *) sg_virt(sg),
602 603 604
					len, flags);
			}

605
			if (!ret)
606 607 608 609
				goto dataerr;

			datalen -= len;
		}
610
#endif
611 612 613 614 615 616 617 618 619 620 621 622 623
	}
	else {
		host->pio.index = 0;
		host->pio.offset = 0;
		host->pio.len = datalen;

		if (host->flags & HOST_F_XMIT)
			IRQ_ON(host, SD_CONFIG_TH);
		else
			IRQ_ON(host, SD_CONFIG_NE);
			//IRQ_ON(host, SD_CONFIG_RA|SD_CONFIG_RF);
	}

P
Pierre Ossman 已提交
624
	return 0;
625

626 627 628
dataerr:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			host->dma.dir);
P
Pierre Ossman 已提交
629
	return -ETIMEDOUT;
630 631 632 633 634 635 636 637 638 639
}

/* static void au1xmmc_request
   This actually starts a command or data transaction
*/

static void au1xmmc_request(struct mmc_host* mmc, struct mmc_request* mrq)
{

	struct au1xmmc_host *host = mmc_priv(mmc);
640
	unsigned int flags = 0;
P
Pierre Ossman 已提交
641
	int ret = 0;
642 643 644 645 646 647 648 649 650

	WARN_ON(irqs_disabled());
	WARN_ON(host->status != HOST_S_IDLE);

	host->mrq = mrq;
	host->status = HOST_S_CMD;

	if (mrq->data) {
		FLUSH_FIFO(host);
651
		flags = mrq->data->flags;
652 653 654
		ret = au1xmmc_prepare_data(host, mrq->data);
	}

P
Pierre Ossman 已提交
655
	if (!ret)
P
Pierre Ossman 已提交
656
		ret = au1xmmc_send_command(host, 0, mrq->cmd, mrq->data);
657

P
Pierre Ossman 已提交
658
	if (ret) {
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
		mrq->cmd->error = ret;
		au1xmmc_finish_request(host);
	}
}

static void au1xmmc_reset_controller(struct au1xmmc_host *host)
{

	/* Apply the clock */
	au_writel(SD_ENABLE_CE, HOST_ENABLE(host));
        au_sync_delay(1);

	au_writel(SD_ENABLE_R | SD_ENABLE_CE, HOST_ENABLE(host));
	au_sync_delay(5);

	au_writel(~0, HOST_STATUS(host));
	au_sync();

	au_writel(0, HOST_BLKSIZE(host));
	au_writel(0x001fffff, HOST_TIMEOUT(host));
	au_sync();

	au_writel(SD_CONFIG2_EN, HOST_CONFIG2(host));
        au_sync();

	au_writel(SD_CONFIG2_EN | SD_CONFIG2_FF, HOST_CONFIG2(host));
	au_sync_delay(1);

	au_writel(SD_CONFIG2_EN, HOST_CONFIG2(host));
	au_sync();

	/* Configure interrupts */
	au_writel(AU1XMMC_INTERRUPTS, HOST_CONFIG(host));
	au_sync();
}


static void au1xmmc_set_ios(struct mmc_host* mmc, struct mmc_ios* ios)
{
	struct au1xmmc_host *host = mmc_priv(mmc);
699
	u32 config2;
700 701 702 703 704 705 706 707 708 709 710

	if (ios->power_mode == MMC_POWER_OFF)
		au1xmmc_set_power(host, 0);
	else if (ios->power_mode == MMC_POWER_ON) {
		au1xmmc_set_power(host, 1);
	}

	if (ios->clock && ios->clock != host->clock) {
		au1xmmc_set_clock(host, ios->clock);
		host->clock = ios->clock;
	}
711 712 713 714 715 716 717 718 719 720 721 722

	config2 = au_readl(HOST_CONFIG2(host));
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_4:
		config2 |= SD_CONFIG2_WB;
		break;
	case MMC_BUS_WIDTH_1:
		config2 &= ~SD_CONFIG2_WB;
		break;
	}
	au_writel(config2, HOST_CONFIG2(host));
	au_sync();
723 724 725 726 727 728
}

#define STATUS_TIMEOUT (SD_STATUS_RAT | SD_STATUS_DT)
#define STATUS_DATA_IN  (SD_STATUS_NE)
#define STATUS_DATA_OUT (SD_STATUS_TH)

729
static irqreturn_t au1xmmc_irq(int irq, void *dev_id)
730
{
731
	struct au1xmmc_host *host = dev_id;
732 733
	u32 status;

734
	status = au_readl(HOST_STATUS(host));
735

736 737
	if (!(status & SD_STATUS_I))
		return IRQ_NONE;	/* not ours */
738

739 740 741 742 743
	if (host->mrq && (status & STATUS_TIMEOUT)) {
		if (status & SD_STATUS_RAT)
			host->mrq->cmd->error = -ETIMEDOUT;
		else if (status & SD_STATUS_DT)
			host->mrq->data->error = -ETIMEDOUT;
744

745 746
		/* In PIO mode, interrupts might still be enabled */
		IRQ_OFF(host, SD_CONFIG_NE | SD_CONFIG_TH);
747

748 749 750
		/* IRQ_OFF(host, SD_CONFIG_TH | SD_CONFIG_RA | SD_CONFIG_RF); */
		tasklet_schedule(&host->finish_task);
	}
751
#if 0
752 753 754 755 756 757 758
	else if (status & SD_STATUS_DD) {
		/* Sometimes we get a DD before a NE in PIO mode */
		if (!(host->flags & HOST_F_DMA) && (status & SD_STATUS_NE))
			au1xmmc_receive_pio(host);
		else {
			au1xmmc_data_complete(host, status);
			/* tasklet_schedule(&host->data_task); */
759 760
		}
	}
761 762 763 764 765 766 767 768 769 770 771 772 773 774
#endif
	else if (status & SD_STATUS_CR) {
		if (host->status == HOST_S_CMD)
			au1xmmc_cmd_complete(host, status);

	} else if (!(host->flags & HOST_F_DMA)) {
		if ((host->flags & HOST_F_XMIT) && (status & STATUS_DATA_OUT))
			au1xmmc_send_pio(host);
		else if ((host->flags & HOST_F_RECV) && (status & STATUS_DATA_IN))
			au1xmmc_receive_pio(host);

	} else if (status & 0x203F3C70) {
			DBG("Unhandled status %8.8x\n", host->pdev->id,
				status);
775 776
	}

777 778
	au_writel(status, HOST_STATUS(host));
	au_sync();
779

780
	return IRQ_HANDLED;
781 782
}

783 784 785 786 787 788 789 790 791 792
#ifdef CONFIG_SOC_AU1200
/* 8bit memory DMA device */
static dbdev_tab_t au1xmmc_mem_dbdev = {
	.dev_id		= DSCR_CMD0_ALWAYS,
	.dev_flags	= DEV_FLAGS_ANYUSE,
	.dev_tsize	= 0,
	.dev_devwidth	= 8,
	.dev_physaddr	= 0x00000000,
	.dev_intlevel	= 0,
	.dev_intpolarity = 0,
793
};
794
static int memid;
795

796
static void au1xmmc_dbdma_callback(int irq, void *dev_id)
797
{
798
	struct au1xmmc_host *host = (struct au1xmmc_host *)dev_id;
799

800 801 802
	/* Avoid spurious interrupts */
	if (!host->mrq)
		return;
803

804 805
	if (host->flags & HOST_F_STOP)
		SEND_STOP(host);
806

807 808
	tasklet_schedule(&host->data_task);
}
809

810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
static int au1xmmc_dbdma_init(struct au1xmmc_host *host)
{
	struct resource *res;
	int txid, rxid;

	res = platform_get_resource(host->pdev, IORESOURCE_DMA, 0);
	if (!res)
		return -ENODEV;
	txid = res->start;

	res = platform_get_resource(host->pdev, IORESOURCE_DMA, 1);
	if (!res)
		return -ENODEV;
	rxid = res->start;

	if (!memid)
		return -ENODEV;

	host->tx_chan = au1xxx_dbdma_chan_alloc(memid, txid,
				au1xmmc_dbdma_callback, (void *)host);
	if (!host->tx_chan) {
		dev_err(&host->pdev->dev, "cannot allocate TX DMA\n");
		return -ENODEV;
	}

	host->rx_chan = au1xxx_dbdma_chan_alloc(rxid, memid,
				au1xmmc_dbdma_callback, (void *)host);
	if (!host->rx_chan) {
		dev_err(&host->pdev->dev, "cannot allocate RX DMA\n");
		au1xxx_dbdma_chan_free(host->tx_chan);
		return -ENODEV;
	}
842

843 844
	au1xxx_dbdma_set_devwidth(host->tx_chan, 8);
	au1xxx_dbdma_set_devwidth(host->rx_chan, 8);
845

846 847
	au1xxx_dbdma_ring_alloc(host->tx_chan, AU1XMMC_DESCRIPTOR_COUNT);
	au1xxx_dbdma_ring_alloc(host->rx_chan, AU1XMMC_DESCRIPTOR_COUNT);
848

849 850
	/* DBDMA is good to go */
	host->flags |= HOST_F_DMA;
851

852 853
	return 0;
}
854

855 856 857 858 859 860 861
static void au1xmmc_dbdma_shutdown(struct au1xmmc_host *host)
{
	if (host->flags & HOST_F_DMA) {
		host->flags &= ~HOST_F_DMA;
		au1xxx_dbdma_chan_free(host->tx_chan);
		au1xxx_dbdma_chan_free(host->rx_chan);
	}
862
}
863
#endif
864

Y
Yoichi Yuasa 已提交
865
static const struct mmc_host_ops au1xmmc_ops = {
866 867
	.request	= au1xmmc_request,
	.set_ios	= au1xmmc_set_ios,
868
	.get_ro		= au1xmmc_card_readonly,
869 870
};

871
static void au1xmmc_poll_event(unsigned long arg)
872
{
873 874 875 876 877 878 879 880 881 882
	struct au1xmmc_host *host = (struct au1xmmc_host *)arg;
	int card = au1xmmc_card_inserted(host);
	int controller = (host->flags & HOST_F_ACTIVE) ? 1 : 0;

	if (card != controller) {
		host->flags &= ~HOST_F_ACTIVE;
		if (card)
			host->flags |= HOST_F_ACTIVE;
		mmc_detect_change(host->mmc, 0);
	}
883

884 885 886 887 888 889 890 891
#ifdef DEBUG
	if (host->mrq != NULL) {
		u32 status = au_readl(HOST_STATUS(host));
		DBG("PENDING - %8.8x\n", host->pdev->id, status);
	}
#endif
	mod_timer(&host->timer, jiffies + AU1XMMC_DETECT_TIMEOUT);
}
892

893 894 895 896 897 898 899
static void au1xmmc_init_cd_poll_timer(struct au1xmmc_host *host)
{
	init_timer(&host->timer);
	host->timer.function = au1xmmc_poll_event;
	host->timer.data = (unsigned long)host;
	host->timer.expires = jiffies + AU1XMMC_DETECT_TIMEOUT;
}
900

901 902 903 904 905 906 907 908 909 910 911 912
static int __devinit au1xmmc_probe(struct platform_device *pdev)
{
	struct mmc_host *mmc;
	struct au1xmmc_host *host;
	struct resource *r;
	int ret;

	mmc = mmc_alloc_host(sizeof(struct au1xmmc_host), &pdev->dev);
	if (!mmc) {
		dev_err(&pdev->dev, "no memory for mmc_host\n");
		ret = -ENOMEM;
		goto out0;
913 914
	}

915 916 917 918
	host = mmc_priv(mmc);
	host->mmc = mmc;
	host->platdata = pdev->dev.platform_data;
	host->pdev = pdev;
919

920 921 922 923 924 925
	ret = -ENODEV;
	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!r) {
		dev_err(&pdev->dev, "no mmio defined\n");
		goto out1;
	}
926

927 928 929 930 931 932
	host->ioarea = request_mem_region(r->start, r->end - r->start + 1,
					   pdev->name);
	if (!host->ioarea) {
		dev_err(&pdev->dev, "mmio already in use\n");
		goto out1;
	}
933

934 935 936 937 938 939 940 941 942 943 944
	host->iobase = (unsigned long)ioremap(r->start, 0x3c);
	if (!host->iobase) {
		dev_err(&pdev->dev, "cannot remap mmio\n");
		goto out2;
	}

	r = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!r) {
		dev_err(&pdev->dev, "no IRQ defined\n");
		goto out3;
	}
945

946 947 948 949 950 951 952 953
	host->irq = r->start;
	/* IRQ is shared among both SD controllers */
	ret = request_irq(host->irq, au1xmmc_irq, IRQF_SHARED,
			  DRIVER_NAME, host);
	if (ret) {
		dev_err(&pdev->dev, "cannot grab IRQ\n");
		goto out3;
	}
954

955
	mmc->ops = &au1xmmc_ops;
956

957 958
	mmc->f_min =   450000;
	mmc->f_max = 24000000;
959

960 961
	mmc->max_seg_size = AU1XMMC_DESCRIPTOR_SIZE;
	mmc->max_phys_segs = AU1XMMC_DESCRIPTOR_COUNT;
962

963 964
	mmc->max_blk_size = 2048;
	mmc->max_blk_count = 512;
965

966
	mmc->ocr_avail = AU1XMMC_OCR;
967
	mmc->caps = MMC_CAP_4_BIT_DATA;
968

969
	host->status = HOST_S_IDLE;
970

971 972 973 974 975 976 977 978 979 980 981
	/* board-specific carddetect setup, if any */
	if (host->platdata && host->platdata->cd_setup) {
		ret = host->platdata->cd_setup(mmc, 1);
		if (ret) {
			dev_err(&pdev->dev, "board CD setup failed\n");
			goto out4;
		}
	} else {
		/* poll the board-specific is-card-in-socket-? method */
		au1xmmc_init_cd_poll_timer(host);
	}
982

983 984
	tasklet_init(&host->data_task, au1xmmc_tasklet_data,
			(unsigned long)host);
985

986 987
	tasklet_init(&host->finish_task, au1xmmc_tasklet_finish,
			(unsigned long)host);
988

989 990 991 992 993
#ifdef CONFIG_SOC_AU1200
	ret = au1xmmc_dbdma_init(host);
	if (ret)
		printk(KERN_INFO DRIVER_NAME ": DBDMA init failed; using PIO\n");
#endif
994

995 996 997 998 999 1000 1001 1002 1003 1004 1005
#ifdef CONFIG_LEDS_CLASS
	if (host->platdata && host->platdata->led) {
		struct led_classdev *led = host->platdata->led;
		led->name = mmc_hostname(mmc);
		led->brightness = LED_OFF;
		led->default_trigger = mmc_hostname(mmc);
		ret = led_classdev_register(mmc_dev(mmc), led);
		if (ret)
			goto out5;
	}
#endif
1006

1007
	au1xmmc_reset_controller(host);
1008

1009 1010 1011 1012 1013
	ret = mmc_add_host(mmc);
	if (ret) {
		dev_err(&pdev->dev, "cannot add mmc host\n");
		goto out6;
	}
1014

1015
	platform_set_drvdata(pdev, mmc);
1016

1017 1018
	/* start the carddetect poll timer if necessary */
	if (!(host->platdata && host->platdata->cd_setup))
1019 1020
		add_timer(&host->timer);

1021 1022 1023
	printk(KERN_INFO DRIVER_NAME ": MMC Controller %d set up at %8.8X"
		" (mode=%s)\n", pdev->id, host->iobase,
		host->flags & HOST_F_DMA ? "dma" : "pio");
1024

1025
	return 0;	/* all ok */
1026

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
out6:
#ifdef CONFIG_LEDS_CLASS
	if (host->platdata && host->platdata->led)
		led_classdev_unregister(host->platdata->led);
out5:
#endif
	au_writel(0, HOST_ENABLE(host));
	au_writel(0, HOST_CONFIG(host));
	au_writel(0, HOST_CONFIG2(host));
	au_sync();

#ifdef CONFIG_SOC_AU1200
	au1xmmc_dbdma_shutdown(host);
#endif

	tasklet_kill(&host->data_task);
	tasklet_kill(&host->finish_task);

	if (host->platdata && host->platdata->cd_setup)
		host->platdata->cd_setup(mmc, 0);
out4:
	free_irq(host->irq, host);
out3:
	iounmap((void *)host->iobase);
out2:
	release_resource(host->ioarea);
	kfree(host->ioarea);
out1:
	mmc_free_host(mmc);
out0:
	return ret;
1058 1059
}

1060
static int __devexit au1xmmc_remove(struct platform_device *pdev)
1061
{
1062 1063 1064 1065 1066 1067 1068
	struct mmc_host *mmc = platform_get_drvdata(pdev);
	struct au1xmmc_host *host;

	if (mmc) {
		host  = mmc_priv(mmc);

		mmc_remove_host(mmc);
1069

1070 1071 1072 1073
#ifdef CONFIG_LEDS_CLASS
		if (host->platdata && host->platdata->led)
			led_classdev_unregister(host->platdata->led);
#endif
1074

1075 1076 1077 1078
		if (host->platdata && host->platdata->cd_setup)
			host->platdata->cd_setup(mmc, 0);
		else
			del_timer_sync(&host->timer);
1079

1080 1081 1082 1083
		au_writel(0, HOST_ENABLE(host));
		au_writel(0, HOST_CONFIG(host));
		au_writel(0, HOST_CONFIG2(host));
		au_sync();
1084 1085 1086 1087

		tasklet_kill(&host->data_task);
		tasklet_kill(&host->finish_task);

1088 1089 1090
#ifdef CONFIG_SOC_AU1200
		au1xmmc_dbdma_shutdown(host);
#endif
1091 1092
		au1xmmc_set_power(host, 0);

1093 1094 1095 1096
		free_irq(host->irq, host);
		iounmap((void *)host->iobase);
		release_resource(host->ioarea);
		kfree(host->ioarea);
1097

1098
		mmc_free_host(mmc);
1099 1100 1101 1102
	}
	return 0;
}

1103
static struct platform_driver au1xmmc_driver = {
1104 1105 1106
	.probe         = au1xmmc_probe,
	.remove        = au1xmmc_remove,
	.suspend       = NULL,
1107 1108 1109
	.resume        = NULL,
	.driver        = {
		.name  = DRIVER_NAME,
1110
		.owner = THIS_MODULE,
1111
	},
1112 1113 1114 1115
};

static int __init au1xmmc_init(void)
{
1116 1117 1118 1119 1120 1121 1122 1123 1124
#ifdef CONFIG_SOC_AU1200
	/* DSCR_CMD0_ALWAYS has a stride of 32 bits, we need a stride
	 * of 8 bits.  And since devices are shared, we need to create
	 * our own to avoid freaking out other devices.
	 */
	memid = au1xxx_ddma_add_device(&au1xmmc_mem_dbdev);
	if (!memid)
		printk(KERN_ERR "au1xmmc: cannot add memory dbdma dev\n");
#endif
1125
	return platform_driver_register(&au1xmmc_driver);
1126 1127 1128 1129
}

static void __exit au1xmmc_exit(void)
{
1130 1131 1132 1133
#ifdef CONFIG_SOC_AU1200
	if (memid)
		au1xxx_ddma_del_device(memid);
#endif
1134
	platform_driver_unregister(&au1xmmc_driver);
1135 1136 1137 1138 1139 1140 1141 1142
}

module_init(au1xmmc_init);
module_exit(au1xmmc_exit);

MODULE_AUTHOR("Advanced Micro Devices, Inc");
MODULE_DESCRIPTION("MMC/SD driver for the Alchemy Au1XXX");
MODULE_LICENSE("GPL");
1143
MODULE_ALIAS("platform:au1xxx-mmc");