radeon_gart.c 8.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#include "drmP.h"
#include "radeon_drm.h"
#include "radeon.h"
#include "radeon_reg.h"

/*
 * Common GART table functions.
 */
int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
{
	void *ptr;

	ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size,
				   &rdev->gart.table_addr);
	if (ptr == NULL) {
		return -ENOMEM;
	}
#ifdef CONFIG_X86
	if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
	    rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
		set_memory_uc((unsigned long)ptr,
			      rdev->gart.table_size >> PAGE_SHIFT);
	}
#endif
52 53
	rdev->gart.ptr = ptr;
	memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size);
54 55 56 57 58
	return 0;
}

void radeon_gart_table_ram_free(struct radeon_device *rdev)
{
59
	if (rdev->gart.ptr == NULL) {
60 61 62 63 64
		return;
	}
#ifdef CONFIG_X86
	if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
	    rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
65
		set_memory_wb((unsigned long)rdev->gart.ptr,
66 67 68 69
			      rdev->gart.table_size >> PAGE_SHIFT);
	}
#endif
	pci_free_consistent(rdev->pdev, rdev->gart.table_size,
70
			    (void *)rdev->gart.ptr,
71
			    rdev->gart.table_addr);
72
	rdev->gart.ptr = NULL;
73 74 75 76 77 78 79
	rdev->gart.table_addr = 0;
}

int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
{
	int r;

80
	if (rdev->gart.robj == NULL) {
81
		r = radeon_bo_create(rdev, rdev->gart.table_size,
82
				     PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
83
				     &rdev->gart.robj);
84 85 86 87
		if (r) {
			return r;
		}
	}
88 89 90 91 92 93 94 95
	return 0;
}

int radeon_gart_table_vram_pin(struct radeon_device *rdev)
{
	uint64_t gpu_addr;
	int r;

96
	r = radeon_bo_reserve(rdev->gart.robj, false);
97
	if (unlikely(r != 0))
98
		return r;
99
	r = radeon_bo_pin(rdev->gart.robj,
100
				RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
101
	if (r) {
102
		radeon_bo_unreserve(rdev->gart.robj);
103 104
		return r;
	}
105
	r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
106
	if (r)
107 108
		radeon_bo_unpin(rdev->gart.robj);
	radeon_bo_unreserve(rdev->gart.robj);
109
	rdev->gart.table_addr = gpu_addr;
110
	return r;
111 112
}

113
void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
114
{
115 116
	int r;

117
	if (rdev->gart.robj == NULL) {
118 119
		return;
	}
120
	r = radeon_bo_reserve(rdev->gart.robj, false);
121
	if (likely(r == 0)) {
122 123 124 125 126 127 128 129 130 131 132
		radeon_bo_kunmap(rdev->gart.robj);
		radeon_bo_unpin(rdev->gart.robj);
		radeon_bo_unreserve(rdev->gart.robj);
		rdev->gart.ptr = NULL;
	}
}

void radeon_gart_table_vram_free(struct radeon_device *rdev)
{
	if (rdev->gart.robj == NULL) {
		return;
133
	}
134 135
	radeon_gart_table_vram_unpin(rdev);
	radeon_bo_unref(&rdev->gart.robj);
136 137 138 139 140 141 142 143 144 145 146 147 148 149
}




/*
 * Common gart functions.
 */
void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
			int pages)
{
	unsigned t;
	unsigned p;
	int i, j;
150
	u64 page_base;
151 152

	if (!rdev->gart.ready) {
153
		WARN(1, "trying to unbind memory from uninitialized GART !\n");
154 155
		return;
	}
156 157
	t = offset / RADEON_GPU_PAGE_SIZE;
	p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
158 159
	for (i = 0; i < pages; i++, p++) {
		if (rdev->gart.pages[p]) {
160 161
			if (!rdev->gart.ttm_alloced[p])
				pci_unmap_page(rdev->pdev, rdev->gart.pages_addr[p],
162
						PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
163
			rdev->gart.pages[p] = NULL;
164 165
			rdev->gart.pages_addr[p] = rdev->dummy_page.addr;
			page_base = rdev->gart.pages_addr[p];
166
			for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
167 168 169
				if (rdev->gart.ptr) {
					radeon_gart_set_page(rdev, t, page_base);
				}
170
				page_base += RADEON_GPU_PAGE_SIZE;
171 172 173 174 175 176 177 178
			}
		}
	}
	mb();
	radeon_gart_tlb_flush(rdev);
}

int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
179
		     int pages, struct page **pagelist, dma_addr_t *dma_addr)
180 181 182 183 184 185 186
{
	unsigned t;
	unsigned p;
	uint64_t page_base;
	int i, j;

	if (!rdev->gart.ready) {
187
		WARN(1, "trying to bind memory to uninitialized GART !\n");
188 189
		return -EINVAL;
	}
190 191
	t = offset / RADEON_GPU_PAGE_SIZE;
	p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
192 193

	for (i = 0; i < pages; i++, p++) {
194 195 196
		/* we reverted the patch using dma_addr in TTM for now but this
		 * code stops building on alpha so just comment it out for now */
		if (0) { /*dma_addr[i] != DMA_ERROR_CODE) */
197 198 199 200 201 202
			rdev->gart.ttm_alloced[p] = true;
			rdev->gart.pages_addr[p] = dma_addr[i];
		} else {
			/* we need to support large memory configurations */
			/* assume that unbind have already been call on the range */
			rdev->gart.pages_addr[p] = pci_map_page(rdev->pdev, pagelist[i],
203 204
							0, PAGE_SIZE,
							PCI_DMA_BIDIRECTIONAL);
205 206 207 208 209
			if (pci_dma_mapping_error(rdev->pdev, rdev->gart.pages_addr[p])) {
				/* FIXME: failed to map page (return -ENOMEM?) */
				radeon_gart_unbind(rdev, offset, pages);
				return -ENOMEM;
			}
210 211
		}
		rdev->gart.pages[p] = pagelist[i];
212 213 214 215 216 217
		if (rdev->gart.ptr) {
			page_base = rdev->gart.pages_addr[p];
			for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
				radeon_gart_set_page(rdev, t, page_base);
				page_base += RADEON_GPU_PAGE_SIZE;
			}
218 219 220 221 222 223 224
		}
	}
	mb();
	radeon_gart_tlb_flush(rdev);
	return 0;
}

225 226 227 228 229
void radeon_gart_restore(struct radeon_device *rdev)
{
	int i, j, t;
	u64 page_base;

230 231 232
	if (!rdev->gart.ptr) {
		return;
	}
233 234 235 236 237 238 239 240 241 242 243
	for (i = 0, t = 0; i < rdev->gart.num_cpu_pages; i++) {
		page_base = rdev->gart.pages_addr[i];
		for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
			radeon_gart_set_page(rdev, t, page_base);
			page_base += RADEON_GPU_PAGE_SIZE;
		}
	}
	mb();
	radeon_gart_tlb_flush(rdev);
}

244 245
int radeon_gart_init(struct radeon_device *rdev)
{
246 247
	int r, i;

248 249 250
	if (rdev->gart.pages) {
		return 0;
	}
251 252
	/* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
	if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
253 254 255
		DRM_ERROR("Page size is smaller than GPU page size!\n");
		return -EINVAL;
	}
256 257 258
	r = radeon_dummy_page_init(rdev);
	if (r)
		return r;
259 260
	/* Compute table size */
	rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
261
	rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
	DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
		 rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
	/* Allocate pages table */
	rdev->gart.pages = kzalloc(sizeof(void *) * rdev->gart.num_cpu_pages,
				   GFP_KERNEL);
	if (rdev->gart.pages == NULL) {
		radeon_gart_fini(rdev);
		return -ENOMEM;
	}
	rdev->gart.pages_addr = kzalloc(sizeof(dma_addr_t) *
					rdev->gart.num_cpu_pages, GFP_KERNEL);
	if (rdev->gart.pages_addr == NULL) {
		radeon_gart_fini(rdev);
		return -ENOMEM;
	}
277 278 279 280 281 282
	rdev->gart.ttm_alloced = kzalloc(sizeof(bool) *
					 rdev->gart.num_cpu_pages, GFP_KERNEL);
	if (rdev->gart.ttm_alloced == NULL) {
		radeon_gart_fini(rdev);
		return -ENOMEM;
	}
283 284 285 286
	/* set GART entry to point to the dummy page by default */
	for (i = 0; i < rdev->gart.num_cpu_pages; i++) {
		rdev->gart.pages_addr[i] = rdev->dummy_page.addr;
	}
287 288 289 290 291 292 293 294 295 296 297 298
	return 0;
}

void radeon_gart_fini(struct radeon_device *rdev)
{
	if (rdev->gart.pages && rdev->gart.pages_addr && rdev->gart.ready) {
		/* unbind pages */
		radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
	}
	rdev->gart.ready = false;
	kfree(rdev->gart.pages);
	kfree(rdev->gart.pages_addr);
299
	kfree(rdev->gart.ttm_alloced);
300 301
	rdev->gart.pages = NULL;
	rdev->gart.pages_addr = NULL;
302
	rdev->gart.ttm_alloced = NULL;
303 304

	radeon_dummy_page_fini(rdev);
305
}