trans.c 60.4 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
W
Wey-Yi Guy 已提交
8
 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
W
Wey-Yi Guy 已提交
33
 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63 64
#include <linux/pci.h>
#include <linux/pci-aspm.h>
65
#include <linux/interrupt.h>
66
#include <linux/debugfs.h>
67
#include <linux/sched.h>
68 69
#include <linux/bitops.h>
#include <linux/gfp.h>
70

71
#include "iwl-drv.h"
72
#include "iwl-trans.h"
73 74 75
#include "iwl-csr.h"
#include "iwl-prph.h"
#include "iwl-eeprom.h"
76
#include "iwl-agn-hw.h"
77
#include "internal.h"
78 79
/* FIXME: need to abstract out TX command (once we know what it looks like) */
#include "iwl-commands.h"
80

81
#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie)	\
82
	(((1<<trans->cfg->base_params->num_of_queues) - 1) &\
83 84
	(~(1<<(trans_pcie)->cmd_queue)))

85
static int iwl_trans_rx_alloc(struct iwl_trans *trans)
86
{
87
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
88
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
89
	struct device *dev = trans->dev;
90

91
	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
92 93 94 95 96 97 98

	spin_lock_init(&rxq->lock);

	if (WARN_ON(rxq->bd || rxq->rb_stts))
		return -EINVAL;

	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
99 100
	rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
				      &rxq->bd_dma, GFP_KERNEL);
101 102 103 104
	if (!rxq->bd)
		goto err_bd;

	/*Allocate the driver's pointer to receive buffer status */
105 106
	rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
					   &rxq->rb_stts_dma, GFP_KERNEL);
107 108 109 110 111 112
	if (!rxq->rb_stts)
		goto err_rb_stts;

	return 0;

err_rb_stts:
113
	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
114
			  rxq->bd, rxq->bd_dma);
115 116 117 118 119 120
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;
err_bd:
	return -ENOMEM;
}

121
static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
122
{
123
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
124
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
125
	int i;
126 127 128 129 130 131

	/* Fill the rx_used queue with _all_ of the Rx buffers */
	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
		/* In the reset function, these buffers may have been allocated
		 * to an SKB, so we need to unmap and free potential storage */
		if (rxq->pool[i].page != NULL) {
132
			dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
133 134
				       PAGE_SIZE << trans_pcie->rx_page_order,
				       DMA_FROM_DEVICE);
135
			__free_pages(rxq->pool[i].page,
136
				     trans_pcie->rx_page_order);
137 138 139 140
			rxq->pool[i].page = NULL;
		}
		list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
	}
141 142
}

143
static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
144 145
				 struct iwl_rx_queue *rxq)
{
146
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
147 148
	u32 rb_size;
	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
149
	u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
150

151
	if (trans_pcie->rx_buf_size_8k)
152 153 154 155 156
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
	else
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;

	/* Stop Rx DMA */
157
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
158 159

	/* Reset driver's Rx queue write index */
160
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
161 162

	/* Tell device where to find RBD circular buffer in DRAM */
163
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
164 165 166
			   (u32)(rxq->bd_dma >> 8));

	/* Tell device where in DRAM to update its Rx status */
167
	iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
168 169 170 171 172 173 174 175 176 177
			   rxq->rb_stts_dma >> 4);

	/* Enable Rx DMA
	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
	 *      the credit mechanism in 5000 HW RX FIFO
	 * Direct rx interrupts to hosts
	 * Rx buffer size 4 or 8k
	 * RB timeout 0x10
	 * 256 RBDs
	 */
178
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
179 180 181 182 183 184 185 186
			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
			   rb_size|
			   (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));

	/* Set interrupt coalescing timer to default (2048 usecs) */
187
	iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
188 189
}

190
static int iwl_rx_init(struct iwl_trans *trans)
191
{
192
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
193 194
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

195 196 197 198
	int i, err;
	unsigned long flags;

	if (!rxq->bd) {
199
		err = iwl_trans_rx_alloc(trans);
200 201 202 203 204 205 206 207
		if (err)
			return err;
	}

	spin_lock_irqsave(&rxq->lock, flags);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

208
	iwl_trans_rxq_free_rx_bufs(trans);
209 210 211 212 213 214 215 216 217 218 219

	for (i = 0; i < RX_QUEUE_SIZE; i++)
		rxq->queue[i] = NULL;

	/* Set us so that we have processed and used all buffers, but have
	 * not restocked the Rx queue with fresh buffers */
	rxq->read = rxq->write = 0;
	rxq->write_actual = 0;
	rxq->free_count = 0;
	spin_unlock_irqrestore(&rxq->lock, flags);

220
	iwlagn_rx_replenish(trans);
221

222
	iwl_trans_rx_hw_init(trans, rxq);
223

J
Johannes Berg 已提交
224
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
225
	rxq->need_update = 1;
226
	iwl_rx_queue_update_write_ptr(trans, rxq);
J
Johannes Berg 已提交
227
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
228

229 230 231
	return 0;
}

232
static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
233
{
234
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
235
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
236 237 238 239 240
	unsigned long flags;

	/*if rxq->bd is NULL, it means that nothing has been allocated,
	 * exit now */
	if (!rxq->bd) {
241
		IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
242 243 244 245
		return;
	}

	spin_lock_irqsave(&rxq->lock, flags);
246
	iwl_trans_rxq_free_rx_bufs(trans);
247 248
	spin_unlock_irqrestore(&rxq->lock, flags);

249
	dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
250 251 252 253 254
			  rxq->bd, rxq->bd_dma);
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;

	if (rxq->rb_stts)
255
		dma_free_coherent(trans->dev,
256 257 258
				  sizeof(struct iwl_rb_status),
				  rxq->rb_stts, rxq->rb_stts_dma);
	else
259
		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
260 261 262 263
	memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
	rxq->rb_stts = NULL;
}

264
static int iwl_trans_rx_stop(struct iwl_trans *trans)
265 266 267
{

	/* stop Rx DMA */
268 269
	iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
	return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
270
				   FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
271 272
}

273 274
static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
				struct iwl_dma_ptr *ptr, size_t size)
275 276 277 278
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

279
	ptr->addr = dma_alloc_coherent(trans->dev, size,
280 281 282 283 284 285 286
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

287 288
static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
				struct iwl_dma_ptr *ptr)
289 290 291 292
{
	if (unlikely(!ptr->addr))
		return;

293
	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
294 295 296
	memset(ptr, 0, sizeof(*ptr));
}

297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
{
	struct iwl_tx_queue *txq = (void *)data;
	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);

	spin_lock(&txq->lock);
	/* check if triggered erroneously */
	if (txq->q.read_ptr == txq->q.write_ptr) {
		spin_unlock(&txq->lock);
		return;
	}
	spin_unlock(&txq->lock);


	IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
		jiffies_to_msecs(trans_pcie->wd_timeout));
	IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
		txq->q.read_ptr, txq->q.write_ptr);
	IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
		iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
					& (TFD_QUEUE_SIZE_MAX - 1),
		iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));

	iwl_op_mode_nic_error(trans->op_mode);
}

324
static int iwl_trans_txq_alloc(struct iwl_trans *trans,
325 326
			       struct iwl_tx_queue *txq, int slots_num,
			       u32 txq_id)
327
{
328
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
329
	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
330 331
	int i;

332
	if (WARN_ON(txq->entries || txq->tfds))
333 334
		return -EINVAL;

335 336 337 338
	setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
		    (unsigned long)txq);
	txq->trans_pcie = trans_pcie;

339 340
	txq->q.n_window = slots_num;

341 342 343
	txq->entries = kcalloc(slots_num,
			       sizeof(struct iwl_pcie_tx_queue_entry),
			       GFP_KERNEL);
344

345
	if (!txq->entries)
346 347
		goto error;

348
	if (txq_id == trans_pcie->cmd_queue)
349
		for (i = 0; i < slots_num; i++) {
350 351 352 353
			txq->entries[i].cmd =
				kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
			if (!txq->entries[i].cmd)
354 355
				goto error;
		}
356 357 358

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
359
	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
360
				       &txq->q.dma_addr, GFP_KERNEL);
361
	if (!txq->tfds) {
362
		IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
363 364 365 366 367 368
		goto error;
	}
	txq->q.id = txq_id;

	return 0;
error:
369
	if (txq->entries && txq_id == trans_pcie->cmd_queue)
370
		for (i = 0; i < slots_num; i++)
371 372 373
			kfree(txq->entries[i].cmd);
	kfree(txq->entries);
	txq->entries = NULL;
374 375 376 377 378

	return -ENOMEM;

}

379
static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
380
			      int slots_num, u32 txq_id)
381 382 383 384 385 386 387 388 389 390
{
	int ret;

	txq->need_update = 0;

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
391
	ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
392 393 394 395
			txq_id);
	if (ret)
		return ret;

396 397
	spin_lock_init(&txq->lock);

398 399 400 401
	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
402
	iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
403 404 405 406 407
			     txq->q.dma_addr >> 8);

	return 0;
}

408 409 410
/**
 * iwl_tx_queue_unmap -  Unmap any remaining DMA mappings and free skb's
 */
411
static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
412
{
413 414
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
415
	struct iwl_queue *q = &txq->q;
416
	enum dma_data_direction dma_dir;
417 418 419 420

	if (!q->n_bd)
		return;

421 422 423
	/* In the command queue, all the TBs are mapped as BIDI
	 * so unmap them as such.
	 */
424
	if (txq_id == trans_pcie->cmd_queue)
425
		dma_dir = DMA_BIDIRECTIONAL;
426
	else
427 428
		dma_dir = DMA_TO_DEVICE;

429
	spin_lock_bh(&txq->lock);
430
	while (q->write_ptr != q->read_ptr) {
431
		iwl_txq_free_tfd(trans, txq, dma_dir);
432 433
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
	}
434
	spin_unlock_bh(&txq->lock);
435 436
}

437 438 439 440 441 442 443 444
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
445
static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
446
{
447 448
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
449
	struct device *dev = trans->dev;
450
	int i;
451

452 453 454
	if (WARN_ON(!txq))
		return;

455
	iwl_tx_queue_unmap(trans, txq_id);
456 457

	/* De-alloc array of command/tx buffers */
458

459
	if (txq_id == trans_pcie->cmd_queue)
460
		for (i = 0; i < txq->q.n_window; i++)
461
			kfree(txq->entries[i].cmd);
462 463 464

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd) {
465
		dma_free_coherent(dev, sizeof(struct iwl_tfd) *
466 467 468 469
				  txq->q.n_bd, txq->tfds, txq->q.dma_addr);
		memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
	}

470 471
	kfree(txq->entries);
	txq->entries = NULL;
472

473 474
	del_timer_sync(&txq->stuck_timer);

475 476 477 478 479 480 481 482 483
	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

/**
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
484
static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
485 486
{
	int txq_id;
487
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
488 489

	/* Tx queues */
490
	if (trans_pcie->txq) {
491
		for (txq_id = 0;
492
		     txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
493
			iwl_tx_queue_free(trans, txq_id);
494 495
	}

496 497
	kfree(trans_pcie->txq);
	trans_pcie->txq = NULL;
498

499
	iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
500

501
	iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
502 503
}

504 505 506 507 508 509 510
/**
 * iwl_trans_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 *
 * @param priv
 * @return error code
 */
511
static int iwl_trans_tx_alloc(struct iwl_trans *trans)
512 513 514
{
	int ret;
	int txq_id, slots_num;
515
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
516

517
	u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
518 519
			sizeof(struct iwlagn_scd_bc_tbl);

520 521
	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
522
	if (WARN_ON(trans_pcie->txq)) {
523 524 525 526
		ret = -EINVAL;
		goto error;
	}

527
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
528
				   scd_bc_tbls_size);
529
	if (ret) {
530
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
531 532 533 534
		goto error;
	}

	/* Alloc keep-warm buffer */
535
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
536
	if (ret) {
537
		IWL_ERR(trans, "Keep Warm allocation failed\n");
538 539 540
		goto error;
	}

541
	trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
542
				  sizeof(struct iwl_tx_queue), GFP_KERNEL);
543
	if (!trans_pcie->txq) {
544
		IWL_ERR(trans, "Not enough memory for txq\n");
545 546 547 548 549
		ret = ENOMEM;
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
550
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
551
	     txq_id++) {
W
Wey-Yi Guy 已提交
552
		slots_num = (txq_id == trans_pcie->cmd_queue) ?
553
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
554 555
		ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
					  slots_num, txq_id);
556
		if (ret) {
557
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
558 559 560 561 562 563 564
			goto error;
		}
	}

	return 0;

error:
565
	iwl_trans_pcie_tx_free(trans);
566 567 568

	return ret;
}
569
static int iwl_tx_init(struct iwl_trans *trans)
570
{
571
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
572 573 574 575 576
	int ret;
	int txq_id, slots_num;
	unsigned long flags;
	bool alloc = false;

577
	if (!trans_pcie->txq) {
578
		ret = iwl_trans_tx_alloc(trans);
579 580 581 582 583
		if (ret)
			goto error;
		alloc = true;
	}

J
Johannes Berg 已提交
584
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
585 586

	/* Turn off all Tx DMA fifos */
587
	iwl_write_prph(trans, SCD_TXFACT, 0);
588 589

	/* Tell NIC where to find the "keep warm" buffer */
590
	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
591
			   trans_pcie->kw.dma >> 4);
592

J
Johannes Berg 已提交
593
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
594 595

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
596
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
597
	     txq_id++) {
W
Wey-Yi Guy 已提交
598
		slots_num = (txq_id == trans_pcie->cmd_queue) ?
599
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
600 601
		ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
					 slots_num, txq_id);
602
		if (ret) {
603
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
604 605 606 607 608 609 610 611
			goto error;
		}
	}

	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
612
		iwl_trans_pcie_tx_free(trans);
613 614 615
	return ret;
}

616
static void iwl_set_pwr_vmain(struct iwl_trans *trans)
617 618 619 620 621 622
{
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
623
			iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
624 625 626 627
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

628
	iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
629 630 631 632
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

E
Emmanuel Grumbach 已提交
633 634 635 636 637 638 639
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041
#define PCI_CFG_LINK_CTRL_VAL_L0S_EN	0x01
#define PCI_CFG_LINK_CTRL_VAL_L1_EN	0x02

static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
{
640
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
E
Emmanuel Grumbach 已提交
641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
	int pos;
	u16 pci_lnk_ctl;

	struct pci_dev *pci_dev = trans_pcie->pci_dev;

	pos = pci_pcie_cap(pci_dev);
	pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
	return pci_lnk_ctl;
}

static void iwl_apm_config(struct iwl_trans *trans)
{
	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
	u16 lctl = iwl_pciexp_link_ctrl(trans);

	if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
				PCI_CFG_LINK_CTRL_VAL_L1_EN) {
		/* L1-ASPM enabled; disable(!) L0S */
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Enabled; Disabling L0S\n");
	} else {
		/* L1-ASPM disabled; enable(!) L0S */
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
		dev_printk(KERN_INFO, trans->dev,
			   "L1 Disabled; Enabling L0S\n");
	}
675
	trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
E
Emmanuel Grumbach 已提交
676 677
}

678 679 680 681 682 683 684
/*
 * Start up NIC's basic functionality after it has been reset
 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
 * NOTE:  This does not load uCode nor start the embedded processor
 */
static int iwl_apm_init(struct iwl_trans *trans)
{
D
Don Fry 已提交
685
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
686 687 688 689 690 691 692 693 694 695
	int ret = 0;
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
696
		    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
697 698 699 700 701 702

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
703
		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
704 705 706 707 708 709 710 711 712

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
713
		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
714

E
Emmanuel Grumbach 已提交
715
	iwl_apm_config(trans);
716 717

	/* Configure analog phase-lock-loop before activating to D0A */
718
	if (trans->cfg->base_params->pll_cfg_val)
719
		iwl_set_bit(trans, CSR_ANA_PLL_CFG,
720
			    trans->cfg->base_params->pll_cfg_val);
721 722 723 724 725 726 727 728 729 730 731 732 733

	/*
	 * Set "initialization complete" bit to move adapter from
	 * D0U* --> D0A* (powered-up active) state.
	 */
	iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);

	/*
	 * Wait for clock stabilization; once stabilized, access to
	 * device-internal resources is supported, e.g. iwl_write_prph()
	 * and accesses to uCode SRAM.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
734 735
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
			   CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
	if (ret < 0) {
		IWL_DEBUG_INFO(trans, "Failed to init the card\n");
		goto out;
	}

	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
	 * do not disable clocks.  This preserves any hardware bits already
	 * set by default in "CLK_CTRL_REG" after reset.
	 */
	iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
	udelay(20);

	/* Disable L1-Active */
	iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

D
Don Fry 已提交
755
	set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
756 757 758 759 760

out:
	return ret;
}

761 762 763 764 765 766 767 768
static int iwl_apm_stop_master(struct iwl_trans *trans)
{
	int ret = 0;

	/* stop device's busmaster DMA activity */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);

	ret = iwl_poll_bit(trans, CSR_RESET,
769 770
			   CSR_RESET_REG_FLAG_MASTER_DISABLED,
			   CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
771 772 773 774 775 776 777 778 779 780
	if (ret)
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");

	return ret;
}

static void iwl_apm_stop(struct iwl_trans *trans)
{
D
Don Fry 已提交
781
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
782 783
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

D
Don Fry 已提交
784
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801

	/* Stop device's DMA activity */
	iwl_apm_stop_master(trans);

	/* Reset the entire device */
	iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);

	udelay(10);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
}

802
static int iwl_nic_init(struct iwl_trans *trans)
803
{
J
Johannes Berg 已提交
804
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
805 806 807
	unsigned long flags;

	/* nic_init */
J
Johannes Berg 已提交
808
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
809
	iwl_apm_init(trans);
810 811

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
812
	iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
813

J
Johannes Berg 已提交
814
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
815

816
	iwl_set_pwr_vmain(trans);
817

J
Johannes Berg 已提交
818
	iwl_op_mode_nic_config(trans->op_mode);
819

820
#ifndef CONFIG_IWLWIFI_IDI
821
	/* Allocate the RX queue, or reset if it is already allocated */
822
	iwl_rx_init(trans);
823
#endif
824 825

	/* Allocate or reset and init all Tx and Command queues */
826
	if (iwl_tx_init(trans))
827 828
		return -ENOMEM;

829
	if (trans->cfg->base_params->shadow_reg_enable) {
830
		/* enable shadow regs in HW */
831
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
832
		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
833 834 835 836 837 838 839 840
	}

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
841
static int iwl_set_hw_ready(struct iwl_trans *trans)
842 843 844
{
	int ret;

845
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
846
		    CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
847 848

	/* See if we got it */
849
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
850 851 852
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   HW_READY_TIMEOUT);
853

854
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
855 856 857 858
	return ret;
}

/* Note: returns standard 0/-ERROR code */
859
static int iwl_prepare_card_hw(struct iwl_trans *trans)
860 861 862
{
	int ret;

863
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
864

865
	ret = iwl_set_hw_ready(trans);
866
	/* If the card is ready, exit 0 */
867 868 869 870
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
871
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
872
		    CSR_HW_IF_CONFIG_REG_PREPARE);
873

874
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
875 876
			   ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
877 878 879 880 881

	if (ret < 0)
		return ret;

	/* HW should be ready by now, check again. */
882
	ret = iwl_set_hw_ready(trans);
883 884 885 886 887
	if (ret >= 0)
		return 0;
	return ret;
}

888 889 890
/*
 * ucode
 */
D
David Spinadel 已提交
891 892
static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
			    const struct fw_desc *section)
893
{
894
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
D
David Spinadel 已提交
895 896 897
	dma_addr_t phy_addr = section->p_addr;
	u32 byte_cnt = section->len;
	u32 dst_addr = section->offset;
898 899
	int ret;

900
	trans_pcie->ucode_write_complete = false;
901 902

	iwl_write_direct32(trans,
903 904
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
905 906

	iwl_write_direct32(trans,
907 908
			   FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
			   dst_addr);
909 910 911 912 913 914

	iwl_write_direct32(trans,
		FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
		phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);

	iwl_write_direct32(trans,
915 916 917
			   FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
			   (iwl_get_dma_hi_addr(phy_addr)
				<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
918 919

	iwl_write_direct32(trans,
920 921 922 923
			   FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
			   1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
			   FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
924 925

	iwl_write_direct32(trans,
926 927 928 929
			   FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE	|
			   FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
930

D
David Spinadel 已提交
931 932
	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
		     section_num);
933 934
	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
				 trans_pcie->ucode_write_complete, 5 * HZ);
935
	if (!ret) {
D
David Spinadel 已提交
936 937
		IWL_ERR(trans, "Could not load the [%d] uCode section\n",
			section_num);
938 939 940 941 942 943
		return -ETIMEDOUT;
	}

	return 0;
}

944 945
static int iwl_load_given_ucode(struct iwl_trans *trans,
				const struct fw_img *image)
946 947
{
	int ret = 0;
D
David Spinadel 已提交
948
		int i;
949

D
David Spinadel 已提交
950 951 952
		for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
			if (!image->sec[i].p_addr)
				break;
953

D
David Spinadel 已提交
954 955 956 957
			ret = iwl_load_section(trans, i, &image->sec[i]);
			if (ret)
				return ret;
		}
958 959 960 961 962 963 964

	/* Remove all resets to allow NIC to operate */
	iwl_write32(trans, CSR_RESET, 0);

	return 0;
}

965 966
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
				   const struct fw_img *fw)
967 968
{
	int ret;
969
	bool hw_rfkill;
970

971 972
	/* This may fail if AMT took ownership of the device */
	if (iwl_prepare_card_hw(trans)) {
973
		IWL_WARN(trans, "Exit HW not ready\n");
974 975 976
		return -EIO;
	}

977 978
	iwl_enable_rfkill_int(trans);

979
	/* If platform's RF_KILL switch is NOT set to KILL */
980
	hw_rfkill = iwl_is_rfkill_set(trans);
981
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
982
	if (hw_rfkill)
983 984
		return -ERFKILL;

985
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
986

987
	ret = iwl_nic_init(trans);
988
	if (ret) {
989
		IWL_ERR(trans, "Unable to init nic\n");
990 991 992 993
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
994 995
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
996 997 998
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
999
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1000
	iwl_enable_interrupts(trans);
1001 1002

	/* really make sure rfkill handshake bits are cleared */
1003 1004
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1005

1006
	/* Load the given image to the HW */
1007
	return iwl_load_given_ucode(trans, fw);
1008 1009
}

1010 1011
/*
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
J
Johannes Berg 已提交
1012
 * must be called under the irq lock and with MAC access
1013
 */
1014
static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
1015
{
J
Johannes Berg 已提交
1016 1017 1018 1019 1020
	struct iwl_trans_pcie __maybe_unused *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->irq_lock);

1021
	iwl_write_prph(trans, SCD_TXFACT, mask);
1022 1023
}

1024
static void iwl_tx_start(struct iwl_trans *trans)
1025
{
1026
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1027 1028 1029 1030 1031
	u32 a;
	unsigned long flags;
	int i, chan;
	u32 reg_val;

J
Johannes Berg 已提交
1032
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1033

1034
	trans_pcie->scd_base_addr =
1035
		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
1036
	a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
1037
	/* reset conext data memory */
1038
	for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
1039
		a += 4)
1040
		iwl_write_targ_mem(trans, a, 0);
1041
	/* reset tx status memory */
1042
	for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
1043
		a += 4)
1044
		iwl_write_targ_mem(trans, a, 0);
1045
	for (; a < trans_pcie->scd_base_addr +
1046
	       SCD_TRANS_TBL_OFFSET_QUEUE(
1047
				trans->cfg->base_params->num_of_queues);
1048
	       a += 4)
1049
		iwl_write_targ_mem(trans, a, 0);
1050

1051
	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
1052
		       trans_pcie->scd_bc_tbls.dma >> 10);
1053 1054 1055

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1056
		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
1057 1058 1059 1060
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
1061 1062
	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
1063 1064
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

1065
	iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
1066
		       SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
1067
	iwl_write_prph(trans, SCD_AGGR_SEL, 0);
1068 1069

	/* initiate the queues */
1070
	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
1071 1072 1073
		iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
1074
				SCD_CONTEXT_QUEUE_OFFSET(i), 0);
1075
		iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
				SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

1086
	iwl_write_prph(trans, SCD_INTERRUPT_MASK,
1087
		       IWL_MASK(0, trans->cfg->base_params->num_of_queues));
1088 1089

	/* Activate all Tx DMA/FIFO channels */
1090
	iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1091

1092
	iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
1093

1094 1095 1096
	/* make sure all queue are not stopped/used */
	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1097

1098 1099
	for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
		int fifo = trans_pcie->setup_q_to_fifo[i];
1100

1101
		set_bit(i, trans_pcie->queue_used);
1102

1103
		iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
1104
					      fifo, true);
1105 1106
	}

J
Johannes Berg 已提交
1107
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1108 1109

	/* Enable L1-Active */
1110
	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
1111
			    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1112 1113
}

1114 1115 1116 1117 1118 1119
static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
{
	iwl_reset_ict(trans);
	iwl_tx_start(trans);
}

1120 1121 1122
/**
 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
 */
1123
static int iwl_trans_tx_stop(struct iwl_trans *trans)
1124
{
1125
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1126
	int ch, txq_id, ret;
1127 1128 1129
	unsigned long flags;

	/* Turn off all Tx DMA fifos */
J
Johannes Berg 已提交
1130
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1131

1132
	iwl_trans_txq_set_sched(trans, 0);
1133 1134

	/* Stop each Tx DMA channel, and wait for it to be idle */
1135
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1136
		iwl_write_direct32(trans,
1137
				   FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
1138
		ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
1139
			FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
1140
		if (ret < 0)
1141 1142 1143 1144 1145
			IWL_ERR(trans,
				"Failing on timeout while stopping DMA channel %d [0x%08x]",
				ch,
				iwl_read_direct32(trans,
						  FH_TSSR_TX_STATUS_REG));
1146
	}
J
Johannes Berg 已提交
1147
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1148

1149
	if (!trans_pcie->txq) {
1150
		IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
1151 1152 1153 1154
		return 0;
	}

	/* Unmap DMA from host system and free skb's */
1155
	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1156
	     txq_id++)
1157
		iwl_tx_queue_unmap(trans, txq_id);
1158 1159 1160 1161

	return 0;
}

1162
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1163
{
1164
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1165
	unsigned long flags;
1166

1167
	/* tell the device to stop sending interrupts */
J
Johannes Berg 已提交
1168
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1169
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
1170
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1171

1172
	/* device going down, Stop using ICT table */
1173
	iwl_disable_ict(trans);
1174 1175 1176 1177 1178 1179 1180 1181

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
D
Don Fry 已提交
1182
	if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
1183
		iwl_trans_tx_stop(trans);
1184
#ifndef CONFIG_IWLWIFI_IDI
1185
		iwl_trans_rx_stop(trans);
1186
#endif
1187
		/* Power-down device's busmaster DMA clocks */
1188
		iwl_write_prph(trans, APMG_CLK_DIS_REG,
1189 1190 1191 1192 1193
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
1194
	iwl_clear_bit(trans, CSR_GP_CNTRL,
1195
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1196 1197

	/* Stop the device, and put it in low power state */
1198
	iwl_apm_stop(trans);
1199 1200 1201 1202

	/* Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * Clean again the interrupt here
	 */
J
Johannes Berg 已提交
1203
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1204
	iwl_disable_interrupts(trans);
J
Johannes Berg 已提交
1205
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1206

1207 1208
	iwl_enable_rfkill_int(trans);

1209
	/* wait to make sure we flush pending tasklet*/
J
Johannes Berg 已提交
1210
	synchronize_irq(trans_pcie->irq);
1211 1212
	tasklet_kill(&trans_pcie->irq_tasklet);

J
Johannes Berg 已提交
1213 1214
	cancel_work_sync(&trans_pcie->rx_replenish);

1215
	/* stop and reset the on-board processor */
1216
	iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
D
Don Fry 已提交
1217 1218 1219 1220 1221

	/* clear all status bits */
	clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
	clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
	clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
1222
	clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
1223 1224
}

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
{
	/* let the ucode operate on its own */
	iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
		    CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);

	iwl_disable_interrupts(trans);
	iwl_clear_bit(trans, CSR_GP_CNTRL,
		      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
}

1236
static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1237
			     struct iwl_device_cmd *dev_cmd, int txq_id)
1238
{
1239 1240
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1241
	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
1242
	struct iwl_cmd_meta *out_meta;
1243 1244
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1245 1246 1247 1248 1249
	dma_addr_t phys_addr = 0;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
	u16 len, firstlen, secondlen;
	u8 wait_write_ptr = 0;
1250
	__le16 fc = hdr->frame_control;
1251
	u8 hdr_len = ieee80211_hdrlen(fc);
1252
	u16 __maybe_unused wifi_seq;
1253

1254
	txq = &trans_pcie->txq[txq_id];
1255 1256
	q = &txq->q;

1257 1258 1259 1260
	if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
		WARN_ON_ONCE(1);
		return -EINVAL;
	}
1261

1262
	spin_lock(&txq->lock);
1263

1264
	/* Set up driver data for this TFD */
1265 1266
	txq->entries[q->write_ptr].skb = skb;
	txq->entries[q->write_ptr].cmd = dev_cmd;
1267 1268

	dev_cmd->hdr.cmd = REPLY_TX;
1269 1270 1271
	dev_cmd->hdr.sequence =
		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
			    INDEX_TO_SEQ(q->write_ptr)));
1272 1273

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
1274
	out_meta = &txq->entries[q->write_ptr].meta;
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294

	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	firstlen = (len + 3) & ~3;

	/* Tell NIC about any 2-byte padding after MAC header */
	if (firstlen != len)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
1295
	txcmd_phys = dma_map_single(trans->dev,
1296 1297
				    &dev_cmd->hdr, firstlen,
				    DMA_BIDIRECTIONAL);
1298
	if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
1299
		goto out_err;
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
	dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
	dma_unmap_len_set(out_meta, len, firstlen);

	if (!ieee80211_has_morefrags(fc)) {
		txq->need_update = 1;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	secondlen = skb->len - hdr_len;
	if (secondlen > 0) {
1314
		phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
1315
					   secondlen, DMA_TO_DEVICE);
1316 1317
		if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
			dma_unmap_single(trans->dev,
1318 1319 1320
					 dma_unmap_addr(out_meta, mapping),
					 dma_unmap_len(out_meta, len),
					 DMA_BIDIRECTIONAL);
1321
			goto out_err;
1322 1323 1324 1325
		}
	}

	/* Attach buffers to TFD */
1326
	iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
1327
	if (secondlen > 0)
1328
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
1329 1330 1331 1332 1333 1334
					     secondlen, 0);

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
				offsetof(struct iwl_tx_cmd, scratch);

	/* take back ownership of DMA buffer to enable update */
1335
	dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
1336
				DMA_BIDIRECTIONAL);
1337 1338 1339
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

1340
	IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
1341
		     le16_to_cpu(dev_cmd->hdr.sequence));
1342
	IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1343 1344

	/* Set up entry for this TFD in Tx byte-count array */
1345
	iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
1346

1347
	dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
1348
				   DMA_BIDIRECTIONAL);
1349

1350
	trace_iwlwifi_dev_tx(trans->dev,
1351 1352 1353 1354 1355
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &dev_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

1356 1357 1358 1359
	/* start timer if queue currently empty */
	if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
		mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);

1360 1361
	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1362 1363
	iwl_txq_update_write_ptr(trans, txq);

1364 1365 1366 1367 1368 1369
	/*
	 * At this point the frame is "transmitted" successfully
	 * and we will get a TX status notification eventually,
	 * regardless of the value of ret. "ret" only indicates
	 * whether or not we should update the write pointer.
	 */
1370
	if (iwl_queue_space(q) < q->high_mark) {
1371 1372
		if (wait_write_ptr) {
			txq->need_update = 1;
1373
			iwl_txq_update_write_ptr(trans, txq);
1374
		} else {
1375
			iwl_stop_queue(trans, txq);
1376 1377
		}
	}
1378
	spin_unlock(&txq->lock);
1379
	return 0;
1380 1381 1382
 out_err:
	spin_unlock(&txq->lock);
	return -1;
1383 1384
}

1385
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1386
{
1387
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1388
	int err;
1389
	bool hw_rfkill;
1390

1391 1392
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

1393 1394 1395
	if (!trans_pcie->irq_requested) {
		tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
			iwl_irq_tasklet, (unsigned long)trans);
1396

1397
		iwl_alloc_isr_ict(trans);
1398

J
Johannes Berg 已提交
1399
		err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
1400
				  DRV_NAME, trans);
1401 1402
		if (err) {
			IWL_ERR(trans, "Error allocating IRQ %d\n",
J
Johannes Berg 已提交
1403
				trans_pcie->irq);
1404
			goto error;
1405 1406 1407 1408
		}

		INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
		trans_pcie->irq_requested = true;
1409 1410
	}

1411 1412 1413
	err = iwl_prepare_card_hw(trans);
	if (err) {
		IWL_ERR(trans, "Error while preparing HW: %d", err);
1414
		goto err_free_irq;
1415
	}
1416 1417 1418

	iwl_apm_init(trans);

1419 1420 1421
	/* From now on, the op_mode will be kept updated about RF kill state */
	iwl_enable_rfkill_int(trans);

1422
	hw_rfkill = iwl_is_rfkill_set(trans);
1423
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1424

1425 1426
	return err;

1427
err_free_irq:
J
Johannes Berg 已提交
1428
	free_irq(trans_pcie->irq, trans);
1429 1430 1431 1432
error:
	iwl_free_isr_ict(trans);
	tasklet_kill(&trans_pcie->irq_tasklet);
	return err;
1433 1434
}

1435 1436
static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
				   bool op_mode_leaving)
1437
{
1438
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1439
	bool hw_rfkill;
1440
	unsigned long flags;
1441

1442 1443
	iwl_apm_stop(trans);

1444 1445 1446
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1447

1448
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1449

1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	if (!op_mode_leaving) {
		/*
		 * Even if we stop the HW, we still want the RF kill
		 * interrupt
		 */
		iwl_enable_rfkill_int(trans);

		/*
		 * Check again since the RF kill state may have changed while
		 * all the interrupts were disabled, in this case we couldn't
		 * receive the RF kill interrupt and update the state in the
		 * op_mode.
		 */
		hw_rfkill = iwl_is_rfkill_set(trans);
		iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
	}
1466 1467
}

1468 1469
static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
				   struct sk_buff_head *skbs)
1470
{
1471 1472
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
1473 1474
	/* n_bd is usually 256 => n_bd - 1 = 0xff */
	int tfd_num = ssn & (txq->q.n_bd - 1);
1475
	int freed = 0;
1476

1477 1478
	spin_lock(&txq->lock);

1479
	if (txq->q.read_ptr != tfd_num) {
1480 1481
		IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
				   txq_id, txq->q.read_ptr, tfd_num, ssn);
1482
		freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1483
		if (iwl_queue_space(&txq->q) > txq->q.low_mark)
1484
			iwl_wake_queue(trans, txq);
1485
	}
1486 1487

	spin_unlock(&txq->lock);
1488 1489
}

1490 1491
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
1492
	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1493 1494 1495 1496
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
1497
	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1498 1499 1500 1501
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
1502
	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1503 1504
}

1505
static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1506
				     const struct iwl_trans_config *trans_cfg)
1507 1508 1509 1510
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
1511 1512 1513 1514 1515 1516 1517
	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
		trans_pcie->n_no_reclaim_cmds = 0;
	else
		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
	if (trans_pcie->n_no_reclaim_cmds)
		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528

	trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;

	if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
		trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;

	/* at least the command queue must be mapped */
	WARN_ON(!trans_pcie->n_q_to_fifo);

	memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
	       trans_pcie->n_q_to_fifo * sizeof(u8));
1529 1530 1531 1532 1533 1534

	trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
	if (trans_pcie->rx_buf_size_8k)
		trans_pcie->rx_page_order = get_order(8 * 1024);
	else
		trans_pcie->rx_page_order = get_order(4 * 1024);
1535 1536 1537

	trans_pcie->wd_timeout =
		msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
J
Johannes Berg 已提交
1538 1539

	trans_pcie->command_names = trans_cfg->command_names;
1540 1541
}

1542
void iwl_trans_pcie_free(struct iwl_trans *trans)
1543
{
1544
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1545

1546
	iwl_trans_pcie_tx_free(trans);
1547
#ifndef CONFIG_IWLWIFI_IDI
1548
	iwl_trans_pcie_rx_free(trans);
1549
#endif
1550
	if (trans_pcie->irq_requested == true) {
J
Johannes Berg 已提交
1551
		free_irq(trans_pcie->irq, trans);
1552 1553
		iwl_free_isr_ict(trans);
	}
1554 1555

	pci_disable_msi(trans_pcie->pci_dev);
1556
	iounmap(trans_pcie->hw_base);
1557 1558 1559
	pci_release_regions(trans_pcie->pci_dev);
	pci_disable_device(trans_pcie->pci_dev);

1560
	kfree(trans);
1561 1562
}

D
Don Fry 已提交
1563 1564 1565 1566 1567
static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (state)
1568
		set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
D
Don Fry 已提交
1569
	else
1570
		clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
D
Don Fry 已提交
1571 1572
}

J
Johannes Berg 已提交
1573
#ifdef CONFIG_PM_SLEEP
1574 1575 1576 1577 1578 1579 1580
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
1581
	bool hw_rfkill;
1582

1583 1584
	iwl_enable_rfkill_int(trans);

1585
	hw_rfkill = iwl_is_rfkill_set(trans);
1586
	iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1587

1588
	if (!hw_rfkill)
1589 1590
		iwl_enable_interrupts(trans);

1591 1592
	return 0;
}
J
Johannes Berg 已提交
1593
#endif /* CONFIG_PM_SLEEP */
1594

1595 1596 1597 1598
#define IWL_FLUSH_WAIT_MS	2000

static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
{
1599
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1600 1601 1602 1603 1604 1605 1606
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	int cnt;
	unsigned long now = jiffies;
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
1607
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
W
Wey-Yi Guy 已提交
1608
		if (cnt == trans_pcie->cmd_queue)
1609
			continue;
1610
		txq = &trans_pcie->txq[cnt];
1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
		q = &txq->q;
		while (q->read_ptr != q->write_ptr && !time_after(jiffies,
		       now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
			msleep(1);

		if (q->read_ptr != q->write_ptr) {
			IWL_ERR(trans, "fail to flush all tx fifo queues\n");
			ret = -ETIMEDOUT;
			break;
		}
	}
	return ret;
}

1625 1626
static const char *get_fh_string(int cmd)
{
J
Johannes Berg 已提交
1627
#define IWL_CMD(x) case x: return #x
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
1641
#undef IWL_CMD
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
}

int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
{
	int i;
#ifdef CONFIG_IWLWIFI_DEBUG
	int pos = 0;
	size_t bufsz = 0;
#endif
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
#ifdef CONFIG_IWLWIFI_DEBUG
	if (display) {
		bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
1674
				iwl_read_direct32(trans, fh_tbl[i]));
1675 1676 1677 1678 1679 1680 1681 1682
		}
		return pos;
	}
#endif
	IWL_ERR(trans, "FH register values:\n");
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++) {
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
1683
			iwl_read_direct32(trans, fh_tbl[i]));
1684 1685 1686 1687 1688 1689
	}
	return 0;
}

static const char *get_csr_string(int cmd)
{
J
Johannes Berg 已提交
1690
#define IWL_CMD(x) case x: return #x
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
1718
#undef IWL_CMD
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
}

void iwl_dump_csr(struct iwl_trans *trans)
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1755
			iwl_read32(trans, csr_tbl[i]));
1756 1757 1758
	}
}

1759 1760 1761
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1762
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
				 &iwl_dbgfs_##name##_ops))		\
		return -ENOMEM;						\
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);


#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
1783
	.open = simple_open,						\
1784 1785 1786
	.llseek = generic_file_llseek,					\
};

1787 1788 1789 1790
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
1791
	.open = simple_open,						\
1792 1793 1794
	.llseek = generic_file_llseek,					\
};

1795 1796 1797 1798 1799 1800
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
1801
	.open = simple_open,						\
1802 1803 1804 1805
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1806 1807
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
1808
{
1809
	struct iwl_trans *trans = file->private_data;
1810
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1811 1812 1813 1814 1815 1816
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
1817 1818
	size_t bufsz;

1819
	bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
1820

J
Johannes Berg 已提交
1821
	if (!trans_pcie->txq)
1822
		return -EAGAIN;
J
Johannes Berg 已提交
1823

1824 1825 1826 1827
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1828
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1829
		txq = &trans_pcie->txq[cnt];
1830 1831
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
1832
				"hwq %.2d: read=%u write=%u use=%d stop=%d\n",
1833
				cnt, q->read_ptr, q->write_ptr,
1834 1835
				!!test_bit(cnt, trans_pcie->queue_used),
				!!test_bit(cnt, trans_pcie->queue_stopped));
1836 1837 1838 1839 1840 1841 1842
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1843 1844 1845
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
{
1846
	struct iwl_trans *trans = file->private_data;
1847
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1848
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1869 1870
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
1871 1872
					size_t count, loff_t *ppos)
{
1873
	struct iwl_trans *trans = file->private_data;
1874
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1875 1876 1877 1878 1879 1880 1881 1882
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
J
Johannes Berg 已提交
1883
	if (!buf)
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
		return -ENOMEM;

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
1932
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1951
static ssize_t iwl_dbgfs_csr_write(struct file *file,
1952 1953
				   const char __user *user_buf,
				   size_t count, loff_t *ppos)
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

	iwl_dump_csr(trans);

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1973 1974
				     char __user *user_buf,
				     size_t count, loff_t *ppos)
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -EFAULT;

	ret = pos = iwl_dump_fh(trans, &buf, true);
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
					  const char __user *user_buf,
					  size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;

	if (!trans->op_mode)
		return -EAGAIN;

	iwl_op_mode_nic_error(trans->op_mode);

	return count;
}

2005
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2006
DEBUGFS_READ_FILE_OPS(fh_reg);
2007 2008
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
2009
DEBUGFS_WRITE_FILE_OPS(csr);
2010
DEBUGFS_WRITE_FILE_OPS(fw_restart);
2011 2012 2013 2014 2015 2016

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2017
					 struct dentry *dir)
2018 2019 2020
{
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
2021
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
2022 2023
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
2024
	DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
2025 2026 2027 2028
	return 0;
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2029 2030 2031 2032
					 struct dentry *dir)
{
	return 0;
}
2033 2034
#endif /*CONFIG_IWLWIFI_DEBUGFS */

2035
static const struct iwl_trans_ops trans_ops_pcie = {
2036
	.start_hw = iwl_trans_pcie_start_hw,
2037
	.stop_hw = iwl_trans_pcie_stop_hw,
2038
	.fw_alive = iwl_trans_pcie_fw_alive,
2039
	.start_fw = iwl_trans_pcie_start_fw,
2040
	.stop_device = iwl_trans_pcie_stop_device,
2041

2042 2043
	.wowlan_suspend = iwl_trans_pcie_wowlan_suspend,

2044
	.send_cmd = iwl_trans_pcie_send_cmd,
2045

2046
	.tx = iwl_trans_pcie_tx,
2047
	.reclaim = iwl_trans_pcie_reclaim,
2048

2049
	.tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
2050
	.tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
2051

2052
	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
2053 2054 2055

	.wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,

J
Johannes Berg 已提交
2056
#ifdef CONFIG_PM_SLEEP
2057 2058
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
J
Johannes Berg 已提交
2059
#endif
2060 2061 2062
	.write8 = iwl_trans_pcie_write8,
	.write32 = iwl_trans_pcie_write32,
	.read32 = iwl_trans_pcie_read32,
2063
	.configure = iwl_trans_pcie_configure,
D
Don Fry 已提交
2064
	.set_pmi = iwl_trans_pcie_set_pmi,
2065
};
2066

2067
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
2068 2069
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg)
2070 2071 2072 2073 2074 2075 2076
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
	u16 pci_cmd;
	int err;

	trans = kzalloc(sizeof(struct iwl_trans) +
2077
			sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2078 2079 2080 2081 2082 2083 2084

	if (WARN_ON(!trans))
		return NULL;

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans->ops = &trans_ops_pcie;
2085
	trans->cfg = cfg;
2086
	trans_pcie->trans = trans;
J
Johannes Berg 已提交
2087
	spin_lock_init(&trans_pcie->irq_lock);
2088
	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
2089 2090 2091 2092

	/* W/A - seems to solve weird behavior. We need to remove this if we
	 * don't want to stay in L1 all the time. This wastes a lot of power */
	pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2093
			       PCIE_LINK_STATE_CLKPM);
2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108

	if (pci_enable_device(pdev)) {
		err = -ENODEV;
		goto out_no_pci;
	}

	pci_set_master(pdev);

	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
	if (err) {
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!err)
			err = pci_set_consistent_dma_mask(pdev,
2109
							  DMA_BIT_MASK(32));
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
		/* both attempts failed: */
		if (err) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "No suitable DMA available.\n");
			goto out_pci_disable_device;
		}
	}

	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
		dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
		goto out_pci_disable_device;
	}

2124
	trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
2125
	if (!trans_pcie->hw_base) {
2126
		dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
2127 2128 2129 2130 2131
		err = -ENODEV;
		goto out_pci_release_regions;
	}

	dev_printk(KERN_INFO, &pdev->dev,
2132 2133
		   "pci_resource_len = 0x%08llx\n",
		   (unsigned long long) pci_resource_len(pdev, 0));
2134
	dev_printk(KERN_INFO, &pdev->dev,
2135
		   "pci_resource_base = %p\n", trans_pcie->hw_base);
2136 2137

	dev_printk(KERN_INFO, &pdev->dev,
2138
		   "HW Revision ID = 0x%X\n", pdev->revision);
2139 2140 2141 2142 2143 2144 2145 2146

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

	err = pci_enable_msi(pdev);
	if (err)
		dev_printk(KERN_ERR, &pdev->dev,
2147
			   "pci_enable_msi failed(0X%x)", err);
2148 2149

	trans->dev = &pdev->dev;
J
Johannes Berg 已提交
2150
	trans_pcie->irq = pdev->irq;
2151
	trans_pcie->pci_dev = pdev;
2152
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
E
Emmanuel Grumbach 已提交
2153
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
2154 2155
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
2156 2157 2158 2159 2160 2161 2162 2163 2164

	/* TODO: Move this away, not needed if not MSI */
	/* enable rfkill interrupt: hw bug w/a */
	pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
	if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
		pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
		pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
	}

2165 2166
	/* Initialize the wait queue for commands */
	init_waitqueue_head(&trans->wait_command_queue);
2167
	spin_lock_init(&trans->reg_lock);
2168

2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
	return trans;

out_pci_release_regions:
	pci_release_regions(pdev);
out_pci_disable_device:
	pci_disable_device(pdev);
out_no_pci:
	kfree(trans);
	return NULL;
}