sdhci-tegra.c 10.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * Copyright (C) 2010 Google, Inc.
 *
 * This software is licensed under the terms of the GNU General Public
 * License version 2, as published by the Free Software Foundation, and
 * may be copied, distributed, and modified under those terms.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 */

#include <linux/err.h>
16
#include <linux/module.h>
17 18 19 20
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/io.h>
21
#include <linux/of.h>
22
#include <linux/of_device.h>
23
#include <linux/of_gpio.h>
24 25 26 27
#include <linux/gpio.h>
#include <linux/mmc/card.h>
#include <linux/mmc/host.h>

28
#include <asm/gpio.h>
29 30

#include <mach/gpio-tegra.h>
31 32 33 34
#include <mach/sdhci.h>

#include "sdhci-pltfm.h"

35 36 37 38
/* Tegra SDHOST controller vendor register definitions */
#define SDHCI_TEGRA_VENDOR_MISC_CTRL		0x120
#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300	0x20

39 40
#define NVQUIRK_FORCE_SDHCI_SPEC_200	BIT(0)
#define NVQUIRK_ENABLE_BLOCK_GAP_DET	BIT(1)
41
#define NVQUIRK_ENABLE_SDHCI_SPEC_300	BIT(2)
42 43 44 45 46 47 48 49 50 51 52

struct sdhci_tegra_soc_data {
	struct sdhci_pltfm_data *pdata;
	u32 nvquirks;
};

struct sdhci_tegra {
	const struct tegra_sdhci_platform_data *plat;
	const struct sdhci_tegra_soc_data *soc_data;
};

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
static u32 tegra_sdhci_readl(struct sdhci_host *host, int reg)
{
	u32 val;

	if (unlikely(reg == SDHCI_PRESENT_STATE)) {
		/* Use wp_gpio here instead? */
		val = readl(host->ioaddr + reg);
		return val | SDHCI_WRITE_PROTECT;
	}

	return readl(host->ioaddr + reg);
}

static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
{
68 69 70 71 72 73
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
			(reg == SDHCI_HOST_VERSION))) {
74 75 76 77 78 79 80 81 82
		/* Erratum: Version register is invalid in HW. */
		return SDHCI_SPEC_200;
	}

	return readw(host->ioaddr + reg);
}

static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
{
83 84 85 86
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

87 88 89 90 91 92 93 94 95
	/* Seems like we're getting spurious timeout and crc errors, so
	 * disable signalling of them. In case of real errors software
	 * timers should take care of eventually detecting them.
	 */
	if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
		val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);

	writel(val, host->ioaddr + reg);

96 97
	if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
			(reg == SDHCI_INT_ENABLE))) {
98 99 100 101 102 103 104 105 106 107
		/* Erratum: Must enable block gap interrupt detection */
		u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
		if (val & SDHCI_INT_CARD_INT)
			gap_ctrl |= 0x8;
		else
			gap_ctrl &= ~0x8;
		writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
	}
}

108
static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
109
{
110 111 112
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct tegra_sdhci_platform_data *plat = tegra_host->plat;
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

	if (!gpio_is_valid(plat->wp_gpio))
		return -1;

	return gpio_get_value(plat->wp_gpio);
}

static irqreturn_t carddetect_irq(int irq, void *data)
{
	struct sdhci_host *sdhost = (struct sdhci_host *)data;

	tasklet_schedule(&sdhost->card_tasklet);
	return IRQ_HANDLED;
};

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
static void tegra_sdhci_reset_exit(struct sdhci_host *host, u8 mask)
{
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;

	if (!(mask & SDHCI_RESET_ALL))
		return;

	/* Erratum: Enable SDHCI spec v3.00 support */
	if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300) {
		u32 misc_ctrl;

		misc_ctrl = sdhci_readb(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
		misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
		sdhci_writeb(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
	}
}

147 148
static int tegra_sdhci_8bit(struct sdhci_host *host, int bus_width)
{
149
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
150 151
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct tegra_sdhci_platform_data *plat = tegra_host->plat;
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	u32 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (plat->is_8bit && bus_width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (bus_width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
	return 0;
}

169 170 171 172 173 174
static struct sdhci_ops tegra_sdhci_ops = {
	.get_ro     = tegra_sdhci_get_ro,
	.read_l     = tegra_sdhci_readl,
	.read_w     = tegra_sdhci_readw,
	.write_l    = tegra_sdhci_writel,
	.platform_8bit_width = tegra_sdhci_8bit,
175
	.platform_reset_exit = tegra_sdhci_reset_exit,
176 177
};

178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
#ifdef CONFIG_ARCH_TEGRA_2x_SOC
static struct sdhci_pltfm_data sdhci_tegra20_pdata = {
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC,
	.ops  = &tegra_sdhci_ops,
};

static struct sdhci_tegra_soc_data soc_data_tegra20 = {
	.pdata = &sdhci_tegra20_pdata,
	.nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
		    NVQUIRK_ENABLE_BLOCK_GAP_DET,
};
#endif

#ifdef CONFIG_ARCH_TEGRA_3x_SOC
static struct sdhci_pltfm_data sdhci_tegra30_pdata = {
196
	.quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
197
		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
198 199 200 201 202
		  SDHCI_QUIRK_SINGLE_POWER_WRITE |
		  SDHCI_QUIRK_NO_HISPD_BIT |
		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC,
	.ops  = &tegra_sdhci_ops,
};
203

204 205
static struct sdhci_tegra_soc_data soc_data_tegra30 = {
	.pdata = &sdhci_tegra30_pdata,
206
	.nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300,
207 208 209
};
#endif

210
static const struct of_device_id sdhci_tegra_dt_match[] __devinitdata = {
211 212 213 214 215 216
#ifdef CONFIG_ARCH_TEGRA_3x_SOC
	{ .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
#endif
#ifdef CONFIG_ARCH_TEGRA_2x_SOC
	{ .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
#endif
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	{}
};
MODULE_DEVICE_TABLE(of, sdhci_dt_ids);

static struct tegra_sdhci_platform_data * __devinit sdhci_tegra_dt_parse_pdata(
						struct platform_device *pdev)
{
	struct tegra_sdhci_platform_data *plat;
	struct device_node *np = pdev->dev.of_node;

	if (!np)
		return NULL;

	plat = devm_kzalloc(&pdev->dev, sizeof(*plat), GFP_KERNEL);
	if (!plat) {
		dev_err(&pdev->dev, "Can't allocate platform data\n");
		return NULL;
	}

	plat->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
	plat->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
	plat->power_gpio = of_get_named_gpio(np, "power-gpios", 0);
239 240
	if (of_find_property(np, "support-8bit", NULL))
		plat->is_8bit = 1;
241 242 243 244

	return plat;
}

245
static int __devinit sdhci_tegra_probe(struct platform_device *pdev)
246
{
247 248 249
	const struct of_device_id *match;
	const struct sdhci_tegra_soc_data *soc_data;
	struct sdhci_host *host;
250
	struct sdhci_pltfm_host *pltfm_host;
251
	struct tegra_sdhci_platform_data *plat;
252
	struct sdhci_tegra *tegra_host;
253 254 255
	struct clk *clk;
	int rc;

256 257 258 259 260 261 262
	match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
	if (match)
		soc_data = match->data;
	else
		soc_data = &soc_data_tegra20;

	host = sdhci_pltfm_init(pdev, soc_data->pdata);
263 264 265 266 267
	if (IS_ERR(host))
		return PTR_ERR(host);

	pltfm_host = sdhci_priv(host);

268
	plat = pdev->dev.platform_data;
269

270 271 272
	if (plat == NULL)
		plat = sdhci_tegra_dt_parse_pdata(pdev);

273 274
	if (plat == NULL) {
		dev_err(mmc_dev(host->mmc), "missing platform data\n");
275 276
		rc = -ENXIO;
		goto err_no_plat;
277 278
	}

279 280 281 282 283 284 285 286 287 288 289
	tegra_host = devm_kzalloc(&pdev->dev, sizeof(*tegra_host), GFP_KERNEL);
	if (!tegra_host) {
		dev_err(mmc_dev(host->mmc), "failed to allocate tegra_host\n");
		rc = -ENOMEM;
		goto err_no_plat;
	}

	tegra_host->plat = plat;
	tegra_host->soc_data = soc_data;

	pltfm_host->priv = tegra_host;
290

291 292 293 294 295
	if (gpio_is_valid(plat->power_gpio)) {
		rc = gpio_request(plat->power_gpio, "sdhci_power");
		if (rc) {
			dev_err(mmc_dev(host->mmc),
				"failed to allocate power gpio\n");
296
			goto err_power_req;
297 298 299 300 301 302 303 304 305
		}
		gpio_direction_output(plat->power_gpio, 1);
	}

	if (gpio_is_valid(plat->cd_gpio)) {
		rc = gpio_request(plat->cd_gpio, "sdhci_cd");
		if (rc) {
			dev_err(mmc_dev(host->mmc),
				"failed to allocate cd gpio\n");
306
			goto err_cd_req;
307 308 309 310 311 312 313 314 315
		}
		gpio_direction_input(plat->cd_gpio);

		rc = request_irq(gpio_to_irq(plat->cd_gpio), carddetect_irq,
				 IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
				 mmc_hostname(host->mmc), host);

		if (rc)	{
			dev_err(mmc_dev(host->mmc), "request irq error\n");
316
			goto err_cd_irq_req;
317 318 319 320 321 322 323 324 325
		}

	}

	if (gpio_is_valid(plat->wp_gpio)) {
		rc = gpio_request(plat->wp_gpio, "sdhci_wp");
		if (rc) {
			dev_err(mmc_dev(host->mmc),
				"failed to allocate wp gpio\n");
326
			goto err_wp_req;
327 328 329 330 331 332 333 334
		}
		gpio_direction_input(plat->wp_gpio);
	}

	clk = clk_get(mmc_dev(host->mmc), NULL);
	if (IS_ERR(clk)) {
		dev_err(mmc_dev(host->mmc), "clk err\n");
		rc = PTR_ERR(clk);
335
		goto err_clk_get;
336
	}
337
	clk_prepare_enable(clk);
338 339
	pltfm_host->clk = clk;

V
Venkat Rao 已提交
340 341
	host->mmc->pm_caps = plat->pm_flags;

342 343 344
	if (plat->is_8bit)
		host->mmc->caps |= MMC_CAP_8_BIT_DATA;

345 346 347 348
	rc = sdhci_add_host(host);
	if (rc)
		goto err_add_host;

349 350
	return 0;

351
err_add_host:
352
	clk_disable_unprepare(pltfm_host->clk);
353 354
	clk_put(pltfm_host->clk);
err_clk_get:
355
	if (gpio_is_valid(plat->wp_gpio))
356
		gpio_free(plat->wp_gpio);
357
err_wp_req:
358 359
	if (gpio_is_valid(plat->cd_gpio))
		free_irq(gpio_to_irq(plat->cd_gpio), host);
360
err_cd_irq_req:
361
	if (gpio_is_valid(plat->cd_gpio))
362
		gpio_free(plat->cd_gpio);
363
err_cd_req:
364
	if (gpio_is_valid(plat->power_gpio))
365
		gpio_free(plat->power_gpio);
366 367 368
err_power_req:
err_no_plat:
	sdhci_pltfm_free(pdev);
369 370 371
	return rc;
}

372
static int __devexit sdhci_tegra_remove(struct platform_device *pdev)
373
{
374
	struct sdhci_host *host = platform_get_drvdata(pdev);
375
	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
376 377
	struct sdhci_tegra *tegra_host = pltfm_host->priv;
	const struct tegra_sdhci_platform_data *plat = tegra_host->plat;
378 379 380
	int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);

	sdhci_remove_host(host, dead);
381

382
	if (gpio_is_valid(plat->wp_gpio))
383 384 385
		gpio_free(plat->wp_gpio);

	if (gpio_is_valid(plat->cd_gpio)) {
386
		free_irq(gpio_to_irq(plat->cd_gpio), host);
387 388 389
		gpio_free(plat->cd_gpio);
	}

390
	if (gpio_is_valid(plat->power_gpio))
391 392
		gpio_free(plat->power_gpio);

393
	clk_disable_unprepare(pltfm_host->clk);
394
	clk_put(pltfm_host->clk);
395 396 397 398

	sdhci_pltfm_free(pdev);

	return 0;
399 400
}

401 402 403 404
static struct platform_driver sdhci_tegra_driver = {
	.driver		= {
		.name	= "sdhci-tegra",
		.owner	= THIS_MODULE,
405
		.of_match_table = sdhci_tegra_dt_match,
406
		.pm	= SDHCI_PLTFM_PMOPS,
407 408 409
	},
	.probe		= sdhci_tegra_probe,
	.remove		= __devexit_p(sdhci_tegra_remove),
410 411
};

412
module_platform_driver(sdhci_tegra_driver);
413 414

MODULE_DESCRIPTION("SDHCI driver for Tegra");
415
MODULE_AUTHOR("Google, Inc.");
416
MODULE_LICENSE("GPL v2");