cx23885-core.c 54.3 KB
Newer Older
1 2 3
/*
 *  Driver for the Conexant CX23885 PCIe bridge
 *
4
 *  Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, write to the Free Software
 *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/init.h>
#include <linux/list.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kmod.h>
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <asm/div64.h>

#include "cx23885.h"
34
#include "cimax2.h"
35
#include "cx23888-ir.h"
36 37

MODULE_DESCRIPTION("Driver for cx23885 based TV cards");
38
MODULE_AUTHOR("Steven Toth <stoth@linuxtv.org>");
39 40
MODULE_LICENSE("GPL");

41
static unsigned int debug;
42 43
module_param(debug, int, 0644);
MODULE_PARM_DESC(debug, "enable debug messages");
44 45 46

static unsigned int card[]  = {[0 ... (CX23885_MAXBOARDS - 1)] = UNSET };
module_param_array(card,  int, NULL, 0444);
47
MODULE_PARM_DESC(card, "card type");
48

49 50 51 52
#define dprintk(level, fmt, arg...)\
	do { if (debug >= level)\
		printk(KERN_DEBUG "%s/0: " fmt, dev->name, ## arg);\
	} while (0)
53 54 55 56

static unsigned int cx23885_devcount;

static DEFINE_MUTEX(devlist);
57
LIST_HEAD(cx23885_devlist);
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80

#define NO_SYNC_LINE (-1U)

/* FIXME, these allocations will change when
 * analog arrives. The be reviewed.
 * CX23887 Assumptions
 * 1 line = 16 bytes of CDT
 * cmds size = 80
 * cdt size = 16 * linesize
 * iqsize = 64
 * maxlines = 6
 *
 * Address Space:
 * 0x00000000 0x00008fff FIFO clusters
 * 0x00010000 0x000104af Channel Management Data Structures
 * 0x000104b0 0x000104ff Free
 * 0x00010500 0x000108bf 15 channels * iqsize
 * 0x000108c0 0x000108ff Free
 * 0x00010900 0x00010e9f IQ's + Cluster Descriptor Tables
 *                       15 channels * (iqsize + (maxlines * linesize))
 * 0x00010ea0 0x00010xxx Free
 */

81
static struct sram_channel cx23885_sram_channels[] = {
82
	[SRAM_CH01] = {
83 84
		.name		= "VID A",
		.cmds_start	= 0x10000,
85 86
		.ctrl_start	= 0x10380,
		.cdt		= 0x104c0,
87 88
		.fifo_start	= 0x40,
		.fifo_size	= 0x2800,
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
		.ptr1_reg	= DMA1_PTR1,
		.ptr2_reg	= DMA1_PTR2,
		.cnt1_reg	= DMA1_CNT1,
		.cnt2_reg	= DMA1_CNT2,
	},
	[SRAM_CH02] = {
		.name		= "ch2",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA2_PTR1,
		.ptr2_reg	= DMA2_PTR2,
		.cnt1_reg	= DMA2_CNT1,
		.cnt2_reg	= DMA2_CNT2,
	},
	[SRAM_CH03] = {
107 108
		.name		= "TS1 B",
		.cmds_start	= 0x100A0,
109 110
		.ctrl_start	= 0x10400,
		.cdt		= 0x10580,
111 112
		.fifo_start	= 0x5000,
		.fifo_size	= 0x1000,
113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
		.ptr1_reg	= DMA3_PTR1,
		.ptr2_reg	= DMA3_PTR2,
		.cnt1_reg	= DMA3_CNT1,
		.cnt2_reg	= DMA3_CNT2,
	},
	[SRAM_CH04] = {
		.name		= "ch4",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA4_PTR1,
		.ptr2_reg	= DMA4_PTR2,
		.cnt1_reg	= DMA4_CNT1,
		.cnt2_reg	= DMA4_CNT2,
	},
	[SRAM_CH05] = {
		.name		= "ch5",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA5_PTR1,
		.ptr2_reg	= DMA5_PTR2,
		.cnt1_reg	= DMA5_CNT1,
		.cnt2_reg	= DMA5_CNT2,
	},
	[SRAM_CH06] = {
		.name		= "TS2 C",
		.cmds_start	= 0x10140,
145 146
		.ctrl_start	= 0x10440,
		.cdt		= 0x105e0,
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
		.fifo_start	= 0x6000,
		.fifo_size	= 0x1000,
		.ptr1_reg	= DMA5_PTR1,
		.ptr2_reg	= DMA5_PTR2,
		.cnt1_reg	= DMA5_CNT1,
		.cnt2_reg	= DMA5_CNT2,
	},
	[SRAM_CH07] = {
		.name		= "ch7",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA6_PTR1,
		.ptr2_reg	= DMA6_PTR2,
		.cnt1_reg	= DMA6_CNT1,
		.cnt2_reg	= DMA6_CNT2,
	},
	[SRAM_CH08] = {
		.name		= "ch8",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA7_PTR1,
		.ptr2_reg	= DMA7_PTR2,
		.cnt1_reg	= DMA7_CNT1,
		.cnt2_reg	= DMA7_CNT2,
	},
	[SRAM_CH09] = {
		.name		= "ch9",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA8_PTR1,
		.ptr2_reg	= DMA8_PTR2,
		.cnt1_reg	= DMA8_CNT1,
		.cnt2_reg	= DMA8_CNT2,
	},
};

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
static struct sram_channel cx23887_sram_channels[] = {
	[SRAM_CH01] = {
		.name		= "VID A",
		.cmds_start	= 0x10000,
		.ctrl_start	= 0x105b0,
		.cdt		= 0x107b0,
		.fifo_start	= 0x40,
		.fifo_size	= 0x2800,
		.ptr1_reg	= DMA1_PTR1,
		.ptr2_reg	= DMA1_PTR2,
		.cnt1_reg	= DMA1_CNT1,
		.cnt2_reg	= DMA1_CNT2,
	},
	[SRAM_CH02] = {
		.name		= "ch2",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA2_PTR1,
		.ptr2_reg	= DMA2_PTR2,
		.cnt1_reg	= DMA2_CNT1,
		.cnt2_reg	= DMA2_CNT2,
	},
	[SRAM_CH03] = {
		.name		= "TS1 B",
		.cmds_start	= 0x100A0,
		.ctrl_start	= 0x10630,
		.cdt		= 0x10870,
		.fifo_start	= 0x5000,
		.fifo_size	= 0x1000,
		.ptr1_reg	= DMA3_PTR1,
		.ptr2_reg	= DMA3_PTR2,
		.cnt1_reg	= DMA3_CNT1,
		.cnt2_reg	= DMA3_CNT2,
	},
	[SRAM_CH04] = {
		.name		= "ch4",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA4_PTR1,
		.ptr2_reg	= DMA4_PTR2,
		.cnt1_reg	= DMA4_CNT1,
		.cnt2_reg	= DMA4_CNT2,
	},
	[SRAM_CH05] = {
		.name		= "ch5",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA5_PTR1,
		.ptr2_reg	= DMA5_PTR2,
		.cnt1_reg	= DMA5_CNT1,
		.cnt2_reg	= DMA5_CNT2,
	},
	[SRAM_CH06] = {
		.name		= "TS2 C",
		.cmds_start	= 0x10140,
		.ctrl_start	= 0x10670,
		.cdt		= 0x108d0,
		.fifo_start	= 0x6000,
		.fifo_size	= 0x1000,
		.ptr1_reg	= DMA5_PTR1,
		.ptr2_reg	= DMA5_PTR2,
		.cnt1_reg	= DMA5_CNT1,
		.cnt2_reg	= DMA5_CNT2,
	},
	[SRAM_CH07] = {
		.name		= "ch7",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA6_PTR1,
		.ptr2_reg	= DMA6_PTR2,
		.cnt1_reg	= DMA6_CNT1,
		.cnt2_reg	= DMA6_CNT2,
	},
	[SRAM_CH08] = {
		.name		= "ch8",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA7_PTR1,
		.ptr2_reg	= DMA7_PTR2,
		.cnt1_reg	= DMA7_CNT1,
		.cnt2_reg	= DMA7_CNT2,
	},
	[SRAM_CH09] = {
		.name		= "ch9",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA8_PTR1,
		.ptr2_reg	= DMA8_PTR2,
		.cnt1_reg	= DMA8_CNT1,
		.cnt2_reg	= DMA8_CNT2,
	},
};

303 304 305
static int cx23885_risc_decode(u32 risc)
{
	static char *instr[16] = {
306 307 308 309 310 311 312 313 314 315
		[RISC_SYNC    >> 28] = "sync",
		[RISC_WRITE   >> 28] = "write",
		[RISC_WRITEC  >> 28] = "writec",
		[RISC_READ    >> 28] = "read",
		[RISC_READC   >> 28] = "readc",
		[RISC_JUMP    >> 28] = "jump",
		[RISC_SKIP    >> 28] = "skip",
		[RISC_WRITERM >> 28] = "writerm",
		[RISC_WRITECM >> 28] = "writecm",
		[RISC_WRITECR >> 28] = "writecr",
316 317
	};
	static int incr[16] = {
318 319 320 321 322 323 324
		[RISC_WRITE   >> 28] = 3,
		[RISC_JUMP    >> 28] = 3,
		[RISC_SKIP    >> 28] = 1,
		[RISC_SYNC    >> 28] = 1,
		[RISC_WRITERM >> 28] = 3,
		[RISC_WRITECM >> 28] = 3,
		[RISC_WRITECR >> 28] = 4,
325 326 327 328 329 330 331 332 333 334 335
	};
	static char *bits[] = {
		"12",   "13",   "14",   "resync",
		"cnt0", "cnt1", "18",   "19",
		"20",   "21",   "22",   "23",
		"irq1", "irq2", "eol",  "sol",
	};
	int i;

	printk("0x%08x [ %s", risc,
	       instr[risc >> 28] ? instr[risc >> 28] : "INVALID");
336
	for (i = ARRAY_SIZE(bits) - 1; i >= 0; i--)
337
		if (risc & (1 << (i + 12)))
338
			printk(" %s", bits[i]);
339 340 341 342
	printk(" count=%d ]\n", risc & 0xfff);
	return incr[risc >> 28] ? incr[risc >> 28] : 1;
}

343
void cx23885_wakeup(struct cx23885_tsport *port,
A
Adrian Bunk 已提交
344
			   struct cx23885_dmaqueue *q, u32 count)
345 346 347 348 349 350 351 352 353 354
{
	struct cx23885_dev *dev = port->dev;
	struct cx23885_buffer *buf;
	int bc;

	for (bc = 0;; bc++) {
		if (list_empty(&q->active))
			break;
		buf = list_entry(q->active.next,
				 struct cx23885_buffer, vb.queue);
355

356 357 358 359 360
		/* count comes from the hw and is is 16bit wide --
		 * this trick handles wrap-arounds correctly for
		 * up to 32767 buffers in flight... */
		if ((s16) (count - buf->count) < 0)
			break;
361

362
		do_gettimeofday(&buf->vb.ts);
363
		dprintk(2, "[%p/%d] wakeup reg=%d buf=%d\n", buf, buf->vb.i,
364
			count, buf->count);
365
		buf->vb.state = VIDEOBUF_DONE;
366 367 368
		list_del(&buf->vb.queue);
		wake_up(&buf->vb.done);
	}
369
	if (list_empty(&q->active))
370
		del_timer(&q->timeout);
371
	else
372
		mod_timer(&q->timeout, jiffies + BUFFER_TIMEOUT);
373
	if (bc != 1)
374
		printk(KERN_WARNING "%s: %d buffers handled (should be 1)\n",
375
		       __func__, bc);
376 377
}

378
int cx23885_sram_channel_setup(struct cx23885_dev *dev,
A
Adrian Bunk 已提交
379 380
				      struct sram_channel *ch,
				      unsigned int bpl, u32 risc)
381
{
382
	unsigned int i, lines;
383 384
	u32 cdt;

385
	if (ch->cmds_start == 0) {
386
		dprintk(1, "%s() Erasing channel [%s]\n", __func__,
387
			ch->name);
388 389 390 391 392 393
		cx_write(ch->ptr1_reg, 0);
		cx_write(ch->ptr2_reg, 0);
		cx_write(ch->cnt2_reg, 0);
		cx_write(ch->cnt1_reg, 0);
		return 0;
	} else {
394
		dprintk(1, "%s() Configuring channel [%s]\n", __func__,
395
			ch->name);
396 397 398 399 400 401 402 403 404
	}

	bpl   = (bpl + 7) & ~7; /* alignment */
	cdt   = ch->cdt;
	lines = ch->fifo_size / bpl;
	if (lines > 6)
		lines = 6;
	BUG_ON(lines < 2);

405 406 407
	cx_write(8 + 0, RISC_JUMP | RISC_IRQ1 | RISC_CNT_INC);
	cx_write(8 + 4, 8);
	cx_write(8 + 8, 0);
408 409 410

	/* write CDT */
	for (i = 0; i < lines; i++) {
411
		dprintk(2, "%s() 0x%08x <- 0x%08x\n", __func__, cdt + 16*i,
412
			ch->fifo_start + bpl*i);
413 414 415 416 417 418 419 420
		cx_write(cdt + 16*i, ch->fifo_start + bpl*i);
		cx_write(cdt + 16*i +  4, 0);
		cx_write(cdt + 16*i +  8, 0);
		cx_write(cdt + 16*i + 12, 0);
	}

	/* write CMDS */
	if (ch->jumponly)
421
		cx_write(ch->cmds_start + 0, 8);
422
	else
423
		cx_write(ch->cmds_start + 0, risc);
424 425 426 427 428
	cx_write(ch->cmds_start +  4, 0); /* 64 bits 63-32 */
	cx_write(ch->cmds_start +  8, cdt);
	cx_write(ch->cmds_start + 12, (lines*16) >> 3);
	cx_write(ch->cmds_start + 16, ch->ctrl_start);
	if (ch->jumponly)
429
		cx_write(ch->cmds_start + 20, 0x80000000 | (64 >> 2));
430 431 432 433 434 435 436 437 438
	else
		cx_write(ch->cmds_start + 20, 64 >> 2);
	for (i = 24; i < 80; i += 4)
		cx_write(ch->cmds_start + i, 0);

	/* fill registers */
	cx_write(ch->ptr1_reg, ch->fifo_start);
	cx_write(ch->ptr2_reg, cdt);
	cx_write(ch->cnt2_reg, (lines*16) >> 3);
439
	cx_write(ch->cnt1_reg, (bpl >> 3) - 1);
440

441
	dprintk(2, "[bridge %d] sram setup %s: bpl=%d lines=%d\n",
442
		dev->bridge,
443 444 445 446 447 448 449
		ch->name,
		bpl,
		lines);

	return 0;
}

450
void cx23885_sram_channel_dump(struct cx23885_dev *dev,
A
Adrian Bunk 已提交
451
				      struct sram_channel *ch)
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469
{
	static char *name[] = {
		"init risc lo",
		"init risc hi",
		"cdt base",
		"cdt size",
		"iq base",
		"iq size",
		"risc pc lo",
		"risc pc hi",
		"iq wr ptr",
		"iq rd ptr",
		"cdt current",
		"pci target lo",
		"pci target hi",
		"line / byte",
	};
	u32 risc;
470
	unsigned int i, j, n;
471

472
	printk(KERN_WARNING "%s: %s - dma channel status dump\n",
473 474
	       dev->name, ch->name);
	for (i = 0; i < ARRAY_SIZE(name); i++)
475
		printk(KERN_WARNING "%s:   cmds: %-15s: 0x%08x\n",
476 477 478 479
		       dev->name, name[i],
		       cx_read(ch->cmds_start + 4*i));

	for (i = 0; i < 4; i++) {
480
		risc = cx_read(ch->cmds_start + 4 * (i + 14));
481
		printk(KERN_WARNING "%s:   risc%d: ", dev->name, i);
482 483 484
		cx23885_risc_decode(risc);
	}
	for (i = 0; i < (64 >> 2); i += n) {
485 486 487
		risc = cx_read(ch->ctrl_start + 4 * i);
		/* No consideration for bits 63-32 */

488
		printk(KERN_WARNING "%s:   (0x%08x) iq %x: ", dev->name,
489
		       ch->ctrl_start + 4 * i, i);
490 491
		n = cx23885_risc_decode(risc);
		for (j = 1; j < n; j++) {
492
			risc = cx_read(ch->ctrl_start + 4 * (i + j));
493
			printk(KERN_WARNING "%s:   iq %x: 0x%08x [ arg #%d ]\n",
494 495 496 497
			       dev->name, i+j, risc, j);
		}
	}

498
	printk(KERN_WARNING "%s: fifo: 0x%08x -> 0x%x\n",
499
	       dev->name, ch->fifo_start, ch->fifo_start+ch->fifo_size);
500
	printk(KERN_WARNING "%s: ctrl: 0x%08x -> 0x%x\n",
501
	       dev->name, ch->ctrl_start, ch->ctrl_start + 6*16);
502
	printk(KERN_WARNING "%s:   ptr1_reg: 0x%08x\n",
503
	       dev->name, cx_read(ch->ptr1_reg));
504
	printk(KERN_WARNING "%s:   ptr2_reg: 0x%08x\n",
505
	       dev->name, cx_read(ch->ptr2_reg));
506
	printk(KERN_WARNING "%s:   cnt1_reg: 0x%08x\n",
507
	       dev->name, cx_read(ch->cnt1_reg));
508
	printk(KERN_WARNING "%s:   cnt2_reg: 0x%08x\n",
509 510 511
	       dev->name, cx_read(ch->cnt2_reg));
}

A
Adrian Bunk 已提交
512 513
static void cx23885_risc_disasm(struct cx23885_tsport *port,
				struct btcx_riscmem *risc)
514 515
{
	struct cx23885_dev *dev = port->dev;
516
	unsigned int i, j, n;
517

518
	printk(KERN_INFO "%s: risc disasm: %p [dma=0x%08lx]\n",
519 520
	       dev->name, risc->cpu, (unsigned long)risc->dma);
	for (i = 0; i < (risc->size >> 2); i += n) {
521
		printk(KERN_INFO "%s:   %04d: ", dev->name, i);
522
		n = cx23885_risc_decode(le32_to_cpu(risc->cpu[i]));
523
		for (j = 1; j < n; j++)
524
			printk(KERN_INFO "%s:   %04d: 0x%08x [ arg #%d ]\n",
525
			       dev->name, i + j, risc->cpu[i + j], j);
526
		if (risc->cpu[i] == cpu_to_le32(RISC_JUMP))
527 528 529 530
			break;
	}
}

A
Adrian Bunk 已提交
531
static void cx23885_shutdown(struct cx23885_dev *dev)
532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
{
	/* disable RISC controller */
	cx_write(DEV_CNTRL2, 0);

	/* Disable all IR activity */
	cx_write(IR_CNTRL_REG, 0);

	/* Disable Video A/B activity */
	cx_write(VID_A_DMA_CTL, 0);
	cx_write(VID_B_DMA_CTL, 0);
	cx_write(VID_C_DMA_CTL, 0);

	/* Disable Audio activity */
	cx_write(AUD_INT_DMA_CTL, 0);
	cx_write(AUD_EXT_DMA_CTL, 0);

	/* Disable Serial port */
	cx_write(UART_CTL, 0);

	/* Disable Interrupts */
	cx_write(PCI_INT_MSK, 0);
	cx_write(VID_A_INT_MSK, 0);
	cx_write(VID_B_INT_MSK, 0);
	cx_write(VID_C_INT_MSK, 0);
	cx_write(AUDIO_INT_INT_MSK, 0);
	cx_write(AUDIO_EXT_INT_MSK, 0);

}

A
Adrian Bunk 已提交
561
static void cx23885_reset(struct cx23885_dev *dev)
562
{
563
	dprintk(1, "%s()\n", __func__);
564 565 566 567 568 569 570 571 572 573

	cx23885_shutdown(dev);

	cx_write(PCI_INT_STAT, 0xffffffff);
	cx_write(VID_A_INT_STAT, 0xffffffff);
	cx_write(VID_B_INT_STAT, 0xffffffff);
	cx_write(VID_C_INT_STAT, 0xffffffff);
	cx_write(AUDIO_INT_INT_STAT, 0xffffffff);
	cx_write(AUDIO_EXT_INT_STAT, 0xffffffff);
	cx_write(CLK_DELAY, cx_read(CLK_DELAY) & 0x80000000);
574
	cx_write(PAD_CTRL, 0x00500300);
575 576 577

	mdelay(100);

578 579 580 581 582 583 584 585 586 587 588 589
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH01],
		720*4, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH02], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH03],
		188*4, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH04], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH05], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH06],
		188*4, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH07], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH08], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH09], 128, 0);
590

591
	cx23885_gpio_setup(dev);
592 593 594 595 596
}


static int cx23885_pci_quirks(struct cx23885_dev *dev)
{
597
	dprintk(1, "%s()\n", __func__);
598

599 600 601 602
	/* The cx23885 bridge has a weird bug which causes NMI to be asserted
	 * when DMA begins if RDR_TLCTL0 bit4 is not cleared. It does not
	 * occur on the cx23887 bridge.
	 */
603
	if (dev->bridge == CX23885_BRIDGE_885)
604
		cx_clear(RDR_TLCTL0, 1 << 4);
605

606 607 608 609 610
	return 0;
}

static int get_resources(struct cx23885_dev *dev)
{
611 612
	if (request_mem_region(pci_resource_start(dev->pci, 0),
			       pci_resource_len(dev->pci, 0),
613
			       dev->name))
614 615 616
		return 0;

	printk(KERN_ERR "%s: can't get MMIO memory @ 0x%llx\n",
617
		dev->name, (unsigned long long)pci_resource_start(dev->pci, 0));
618 619 620 621 622

	return -EBUSY;
}

static void cx23885_timeout(unsigned long data);
623
int cx23885_risc_stopper(struct pci_dev *pci, struct btcx_riscmem *risc,
A
Adrian Bunk 已提交
624
				u32 reg, u32 mask, u32 value);
625

626 627
static int cx23885_init_tsport(struct cx23885_dev *dev,
	struct cx23885_tsport *port, int portno)
628
{
629
	dprintk(1, "%s(portno=%d)\n", __func__, portno);
630 631 632 633

	/* Transport bus init dma queue  - Common settings */
	port->dma_ctl_val        = 0x11; /* Enable RISC controller and Fifo */
	port->ts_int_msk_val     = 0x1111; /* TS port bits for RISC */
634 635
	port->vld_misc_val       = 0x0;
	port->hw_sop_ctrl_val    = (0x47 << 16 | 188 << 4);
636 637 638 639 640 641 642 643 644 645 646

	spin_lock_init(&port->slock);
	port->dev = dev;
	port->nr = portno;

	INIT_LIST_HEAD(&port->mpegq.active);
	INIT_LIST_HEAD(&port->mpegq.queued);
	port->mpegq.timeout.function = cx23885_timeout;
	port->mpegq.timeout.data = (unsigned long)port;
	init_timer(&port->mpegq.timeout);

647
	mutex_init(&port->frontends.lock);
648
	INIT_LIST_HEAD(&port->frontends.felist);
649 650
	port->frontends.active_fe_id = 0;

651 652 653 654
	/* This should be hardcoded allow a single frontend
	 * attachment to this tsport, keeping the -dvb.c
	 * code clean and safe.
	 */
655
	if (!port->num_frontends)
656 657
		port->num_frontends = 1;

658
	switch (portno) {
659 660 661 662 663 664 665 666 667 668 669 670 671 672
	case 1:
		port->reg_gpcnt          = VID_B_GPCNT;
		port->reg_gpcnt_ctl      = VID_B_GPCNT_CTL;
		port->reg_dma_ctl        = VID_B_DMA_CTL;
		port->reg_lngth          = VID_B_LNGTH;
		port->reg_hw_sop_ctrl    = VID_B_HW_SOP_CTL;
		port->reg_gen_ctrl       = VID_B_GEN_CTL;
		port->reg_bd_pkt_status  = VID_B_BD_PKT_STATUS;
		port->reg_sop_status     = VID_B_SOP_STATUS;
		port->reg_fifo_ovfl_stat = VID_B_FIFO_OVFL_STAT;
		port->reg_vld_misc       = VID_B_VLD_MISC;
		port->reg_ts_clk_en      = VID_B_TS_CLK_EN;
		port->reg_src_sel        = VID_B_SRC_SEL;
		port->reg_ts_int_msk     = VID_B_INT_MSK;
673
		port->reg_ts_int_stat    = VID_B_INT_STAT;
674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
		port->sram_chno          = SRAM_CH03; /* VID_B */
		port->pci_irqmask        = 0x02; /* VID_B bit1 */
		break;
	case 2:
		port->reg_gpcnt          = VID_C_GPCNT;
		port->reg_gpcnt_ctl      = VID_C_GPCNT_CTL;
		port->reg_dma_ctl        = VID_C_DMA_CTL;
		port->reg_lngth          = VID_C_LNGTH;
		port->reg_hw_sop_ctrl    = VID_C_HW_SOP_CTL;
		port->reg_gen_ctrl       = VID_C_GEN_CTL;
		port->reg_bd_pkt_status  = VID_C_BD_PKT_STATUS;
		port->reg_sop_status     = VID_C_SOP_STATUS;
		port->reg_fifo_ovfl_stat = VID_C_FIFO_OVFL_STAT;
		port->reg_vld_misc       = VID_C_VLD_MISC;
		port->reg_ts_clk_en      = VID_C_TS_CLK_EN;
		port->reg_src_sel        = 0;
		port->reg_ts_int_msk     = VID_C_INT_MSK;
		port->reg_ts_int_stat    = VID_C_INT_STAT;
		port->sram_chno          = SRAM_CH06; /* VID_C */
		port->pci_irqmask        = 0x04; /* VID_C bit2 */
694
		break;
695 696
	default:
		BUG();
697 698
	}

699 700 701
	cx23885_risc_stopper(dev->pci, &port->mpegq.stopper,
		     port->reg_dma_ctl, port->dma_ctl_val, 0x00);

702 703 704
	return 0;
}

705 706 707 708 709 710 711 712 713 714 715 716
static void cx23885_dev_checkrevision(struct cx23885_dev *dev)
{
	switch (cx_read(RDR_CFG2) & 0xff) {
	case 0x00:
		/* cx23885 */
		dev->hwrevision = 0xa0;
		break;
	case 0x01:
		/* CX23885-12Z */
		dev->hwrevision = 0xa1;
		break;
	case 0x02:
717
		/* CX23885-13Z/14Z */
718 719 720
		dev->hwrevision = 0xb0;
		break;
	case 0x03:
721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
		if (dev->pci->device == 0x8880) {
			/* CX23888-21Z/22Z */
			dev->hwrevision = 0xc0;
		} else {
			/* CX23885-14Z */
			dev->hwrevision = 0xa4;
		}
		break;
	case 0x04:
		if (dev->pci->device == 0x8880) {
			/* CX23888-31Z */
			dev->hwrevision = 0xd0;
		} else {
			/* CX23885-15Z, CX23888-31Z */
			dev->hwrevision = 0xa5;
		}
737 738 739 740 741 742 743 744 745 746
		break;
	case 0x0e:
		/* CX23887-15Z */
		dev->hwrevision = 0xc0;
	case 0x0f:
		/* CX23887-14Z */
		dev->hwrevision = 0xb1;
		break;
	default:
		printk(KERN_ERR "%s() New hardware revision found 0x%x\n",
747
			__func__, dev->hwrevision);
748 749 750
	}
	if (dev->hwrevision)
		printk(KERN_INFO "%s() Hardware revision = 0x%02x\n",
751
			__func__, dev->hwrevision);
752 753
	else
		printk(KERN_ERR "%s() Hardware revision unknown 0x%x\n",
754
			__func__, dev->hwrevision);
755 756
}

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
/* Find the first v4l2_subdev member of the group id in hw */
struct v4l2_subdev *cx23885_find_hw(struct cx23885_dev *dev, u32 hw)
{
	struct v4l2_subdev *result = NULL;
	struct v4l2_subdev *sd;

	spin_lock(&dev->v4l2_dev.lock);
	v4l2_device_for_each_subdev(sd, &dev->v4l2_dev) {
		if (sd->grp_id == hw) {
			result = sd;
			break;
		}
	}
	spin_unlock(&dev->v4l2_dev.lock);
	return result;
}

774 775 776 777 778
static int cx23885_dev_setup(struct cx23885_dev *dev)
{
	int i;

	mutex_init(&dev->lock);
779
	mutex_init(&dev->gpio_lock);
780 781 782 783

	atomic_inc(&dev->refcount);

	dev->nr = cx23885_devcount++;
784 785 786 787 788 789 790
	sprintf(dev->name, "cx23885[%d]", dev->nr);

	mutex_lock(&devlist);
	list_add_tail(&dev->devlist, &cx23885_devlist);
	mutex_unlock(&devlist);

	/* Configure the internal memory */
791
	if (dev->pci->device == 0x8880) {
792
		/* Could be 887 or 888, assume a default */
793
		dev->bridge = CX23885_BRIDGE_887;
794 795
		/* Apply a sensible clock frequency for the PCIe bridge */
		dev->clk_freq = 25000000;
796
		dev->sram_channels = cx23887_sram_channels;
797
	} else
798
	if (dev->pci->device == 0x8852) {
799
		dev->bridge = CX23885_BRIDGE_885;
800 801
		/* Apply a sensible clock frequency for the PCIe bridge */
		dev->clk_freq = 28000000;
802
		dev->sram_channels = cx23885_sram_channels;
803 804 805 806
	} else
		BUG();

	dprintk(1, "%s() Memory configured for PCIe bridge type %d\n",
807
		__func__, dev->bridge);
808 809 810 811 812 813 814 815 816 817 818 819 820 821

	/* board config */
	dev->board = UNSET;
	if (card[dev->nr] < cx23885_bcount)
		dev->board = card[dev->nr];
	for (i = 0; UNSET == dev->board  &&  i < cx23885_idcount; i++)
		if (dev->pci->subsystem_vendor == cx23885_subids[i].subvendor &&
		    dev->pci->subsystem_device == cx23885_subids[i].subdevice)
			dev->board = cx23885_subids[i].card;
	if (UNSET == dev->board) {
		dev->board = CX23885_BOARD_UNKNOWN;
		cx23885_card_list(dev);
	}

822 823 824 825
	/* If the user specific a clk freq override, apply it */
	if (cx23885_boards[dev->board].clk_freq > 0)
		dev->clk_freq = cx23885_boards[dev->board].clk_freq;

826 827 828
	dev->pci_bus  = dev->pci->bus->number;
	dev->pci_slot = PCI_SLOT(dev->pci->devfn);
	dev->pci_irqmask = 0x001f00;
829 830
	if (cx23885_boards[dev->board].cimax > 0)
		dev->pci_irqmask |= 0x01800000; /* for CiMaxes */
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856

	/* External Master 1 Bus */
	dev->i2c_bus[0].nr = 0;
	dev->i2c_bus[0].dev = dev;
	dev->i2c_bus[0].reg_stat  = I2C1_STAT;
	dev->i2c_bus[0].reg_ctrl  = I2C1_CTRL;
	dev->i2c_bus[0].reg_addr  = I2C1_ADDR;
	dev->i2c_bus[0].reg_rdata = I2C1_RDATA;
	dev->i2c_bus[0].reg_wdata = I2C1_WDATA;
	dev->i2c_bus[0].i2c_period = (0x9d << 24); /* 100kHz */

	/* External Master 2 Bus */
	dev->i2c_bus[1].nr = 1;
	dev->i2c_bus[1].dev = dev;
	dev->i2c_bus[1].reg_stat  = I2C2_STAT;
	dev->i2c_bus[1].reg_ctrl  = I2C2_CTRL;
	dev->i2c_bus[1].reg_addr  = I2C2_ADDR;
	dev->i2c_bus[1].reg_rdata = I2C2_RDATA;
	dev->i2c_bus[1].reg_wdata = I2C2_WDATA;
	dev->i2c_bus[1].i2c_period = (0x9d << 24); /* 100kHz */

	/* Internal Master 3 Bus */
	dev->i2c_bus[2].nr = 2;
	dev->i2c_bus[2].dev = dev;
	dev->i2c_bus[2].reg_stat  = I2C3_STAT;
	dev->i2c_bus[2].reg_ctrl  = I2C3_CTRL;
857
	dev->i2c_bus[2].reg_addr  = I2C3_ADDR;
858 859 860 861
	dev->i2c_bus[2].reg_rdata = I2C3_RDATA;
	dev->i2c_bus[2].reg_wdata = I2C3_WDATA;
	dev->i2c_bus[2].i2c_period = (0x07 << 24); /* 1.95MHz */

862 863
	if ((cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) ||
		(cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER))
864
		cx23885_init_tsport(dev, &dev->ts1, 1);
865

866 867
	if ((cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) ||
		(cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER))
868
		cx23885_init_tsport(dev, &dev->ts2, 2);
869 870 871

	if (get_resources(dev) < 0) {
		printk(KERN_ERR "CORE %s No more PCIe resources for "
872 873 874
		       "subsystem: %04x:%04x\n",
		       dev->name, dev->pci->subsystem_vendor,
		       dev->pci->subsystem_device);
875 876

		cx23885_devcount--;
877
		return -ENODEV;
878 879 880
	}

	/* PCIe stuff */
881 882
	dev->lmmio = ioremap(pci_resource_start(dev->pci, 0),
			     pci_resource_len(dev->pci, 0));
883 884 885 886

	dev->bmmio = (u8 __iomem *)dev->lmmio;

	printk(KERN_INFO "CORE %s: subsystem: %04x:%04x, board: %s [card=%d,%s]\n",
887 888 889 890
	       dev->name, dev->pci->subsystem_vendor,
	       dev->pci->subsystem_device, cx23885_boards[dev->board].name,
	       dev->board, card[dev->nr] == dev->board ?
	       "insmod option" : "autodetected");
891

892 893
	cx23885_pci_quirks(dev);

894 895 896 897 898 899 900
	/* Assume some sensible defaults */
	dev->tuner_type = cx23885_boards[dev->board].tuner_type;
	dev->tuner_addr = cx23885_boards[dev->board].tuner_addr;
	dev->radio_type = cx23885_boards[dev->board].radio_type;
	dev->radio_addr = cx23885_boards[dev->board].radio_addr;

	dprintk(1, "%s() tuner_type = 0x%x tuner_addr = 0x%x\n",
901
		__func__, dev->tuner_type, dev->tuner_addr);
902
	dprintk(1, "%s() radio_type = 0x%x radio_addr = 0x%x\n",
903
		__func__, dev->radio_type, dev->radio_addr);
904

905 906 907 908 909 910 911 912
	/* The cx23417 encoder has GPIO's that need to be initialised
	 * before DVB, so that demodulators and tuners are out of
	 * reset before DVB uses them.
	 */
	if ((cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) ||
		(cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER))
			cx23885_mc417_init(dev);

913 914 915 916 917 918 919
	/* init hardware */
	cx23885_reset(dev);

	cx23885_i2c_register(&dev->i2c_bus[0]);
	cx23885_i2c_register(&dev->i2c_bus[1]);
	cx23885_i2c_register(&dev->i2c_bus[2]);
	cx23885_card_setup(dev);
920
	call_all(dev, tuner, s_standby);
921 922
	cx23885_ir_init(dev);

923 924 925
	if (cx23885_boards[dev->board].porta == CX23885_ANALOG_VIDEO) {
		if (cx23885_video_register(dev) < 0) {
			printk(KERN_ERR "%s() Failed to register analog "
926
				"video adapters on VID_A\n", __func__);
927 928 929 930
		}
	}

	if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) {
931 932
		if (cx23885_dvb_register(&dev->ts1) < 0) {
			printk(KERN_ERR "%s() Failed to register dvb adapters on VID_B\n",
933
			       __func__);
934
		}
935 936 937 938 939 940 941
	} else
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
		if (cx23885_417_register(dev) < 0) {
			printk(KERN_ERR
				"%s() Failed to register 417 on VID_B\n",
			       __func__);
		}
942 943
	}

944
	if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) {
945
		if (cx23885_dvb_register(&dev->ts2) < 0) {
946 947 948 949 950 951 952 953 954
			printk(KERN_ERR
				"%s() Failed to register dvb on VID_C\n",
			       __func__);
		}
	} else
	if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER) {
		if (cx23885_417_register(dev) < 0) {
			printk(KERN_ERR
				"%s() Failed to register 417 on VID_C\n",
955
			       __func__);
956
		}
957 958
	}

959 960
	cx23885_dev_checkrevision(dev);

961 962 963
	return 0;
}

A
Adrian Bunk 已提交
964
static void cx23885_dev_unregister(struct cx23885_dev *dev)
965
{
966 967
	release_mem_region(pci_resource_start(dev->pci, 0),
			   pci_resource_len(dev->pci, 0));
968 969 970 971

	if (!atomic_dec_and_test(&dev->refcount))
		return;

972 973 974
	if (cx23885_boards[dev->board].porta == CX23885_ANALOG_VIDEO)
		cx23885_video_unregister(dev);

975
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB)
976 977
		cx23885_dvb_unregister(&dev->ts1);

978 979 980 981
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
		cx23885_417_unregister(dev);

	if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB)
982 983
		cx23885_dvb_unregister(&dev->ts2);

984 985 986
	if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER)
		cx23885_417_unregister(dev);

987 988 989 990 991 992 993
	cx23885_i2c_unregister(&dev->i2c_bus[2]);
	cx23885_i2c_unregister(&dev->i2c_bus[1]);
	cx23885_i2c_unregister(&dev->i2c_bus[0]);

	iounmap(dev->lmmio);
}

994
static __le32 *cx23885_risc_field(__le32 *rp, struct scatterlist *sglist,
995 996 997
			       unsigned int offset, u32 sync_line,
			       unsigned int bpl, unsigned int padding,
			       unsigned int lines)
998 999
{
	struct scatterlist *sg;
1000
	unsigned int line, todo;
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014

	/* sync instruction */
	if (sync_line != NO_SYNC_LINE)
		*(rp++) = cpu_to_le32(RISC_RESYNC | sync_line);

	/* scan lines */
	sg = sglist;
	for (line = 0; line < lines; line++) {
		while (offset && offset >= sg_dma_len(sg)) {
			offset -= sg_dma_len(sg);
			sg++;
		}
		if (bpl <= sg_dma_len(sg)-offset) {
			/* fits into current chunk */
1015 1016 1017 1018
			*(rp++) = cpu_to_le32(RISC_WRITE|RISC_SOL|RISC_EOL|bpl);
			*(rp++) = cpu_to_le32(sg_dma_address(sg)+offset);
			*(rp++) = cpu_to_le32(0); /* bits 63-32 */
			offset += bpl;
1019 1020 1021
		} else {
			/* scanline needs to be split */
			todo = bpl;
1022
			*(rp++) = cpu_to_le32(RISC_WRITE|RISC_SOL|
1023
					    (sg_dma_len(sg)-offset));
1024 1025
			*(rp++) = cpu_to_le32(sg_dma_address(sg)+offset);
			*(rp++) = cpu_to_le32(0); /* bits 63-32 */
1026 1027 1028 1029
			todo -= (sg_dma_len(sg)-offset);
			offset = 0;
			sg++;
			while (todo > sg_dma_len(sg)) {
1030
				*(rp++) = cpu_to_le32(RISC_WRITE|
1031
						    sg_dma_len(sg));
1032 1033
				*(rp++) = cpu_to_le32(sg_dma_address(sg));
				*(rp++) = cpu_to_le32(0); /* bits 63-32 */
1034 1035 1036
				todo -= sg_dma_len(sg);
				sg++;
			}
1037 1038 1039
			*(rp++) = cpu_to_le32(RISC_WRITE|RISC_EOL|todo);
			*(rp++) = cpu_to_le32(sg_dma_address(sg));
			*(rp++) = cpu_to_le32(0); /* bits 63-32 */
1040 1041 1042 1043 1044 1045 1046 1047
			offset += todo;
		}
		offset += padding;
	}

	return rp;
}

1048 1049 1050 1051 1052 1053
int cx23885_risc_buffer(struct pci_dev *pci, struct btcx_riscmem *risc,
			struct scatterlist *sglist, unsigned int top_offset,
			unsigned int bottom_offset, unsigned int bpl,
			unsigned int padding, unsigned int lines)
{
	u32 instructions, fields;
A
Al Viro 已提交
1054
	__le32 *rp;
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
	int rc;

	fields = 0;
	if (UNSET != top_offset)
		fields++;
	if (UNSET != bottom_offset)
		fields++;

	/* estimate risc mem: worst case is one write per page border +
	   one write per scan line + syncs + jump (all 2 dwords).  Padding
	   can cause next bpl to start close to a page border.  First DMA
	   region may be smaller than PAGE_SIZE */
	/* write and jump need and extra dword */
1068 1069
	instructions  = fields * (1 + ((bpl + padding) * lines)
		/ PAGE_SIZE + lines);
1070
	instructions += 2;
1071 1072
	rc = btcx_riscmem_alloc(pci, risc, instructions*12);
	if (rc < 0)
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
		return rc;

	/* write risc instructions */
	rp = risc->cpu;
	if (UNSET != top_offset)
		rp = cx23885_risc_field(rp, sglist, top_offset, 0,
					bpl, padding, lines);
	if (UNSET != bottom_offset)
		rp = cx23885_risc_field(rp, sglist, bottom_offset, 0x200,
					bpl, padding, lines);

	/* save pointer to jmp instruction address */
	risc->jmp = rp;
1086
	BUG_ON((risc->jmp - risc->cpu + 2) * sizeof(*risc->cpu) > risc->size);
1087 1088
	return 0;
}
1089

A
Adrian Bunk 已提交
1090 1091 1092 1093 1094
static int cx23885_risc_databuffer(struct pci_dev *pci,
				   struct btcx_riscmem *risc,
				   struct scatterlist *sglist,
				   unsigned int bpl,
				   unsigned int lines)
1095 1096
{
	u32 instructions;
A
Al Viro 已提交
1097
	__le32 *rp;
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	int rc;

	/* estimate risc mem: worst case is one write per page border +
	   one write per scan line + syncs + jump (all 2 dwords).  Here
	   there is no padding and no sync.  First DMA region may be smaller
	   than PAGE_SIZE */
	/* Jump and write need an extra dword */
	instructions  = 1 + (bpl * lines) / PAGE_SIZE + lines;
	instructions += 1;

1108 1109
	rc = btcx_riscmem_alloc(pci, risc, instructions*12);
	if (rc < 0)
1110 1111 1112 1113 1114 1115 1116 1117
		return rc;

	/* write risc instructions */
	rp = risc->cpu;
	rp = cx23885_risc_field(rp, sglist, 0, NO_SYNC_LINE, bpl, 0, lines);

	/* save pointer to jmp instruction address */
	risc->jmp = rp;
1118
	BUG_ON((risc->jmp - risc->cpu + 2) * sizeof(*risc->cpu) > risc->size);
1119 1120 1121
	return 0;
}

1122
int cx23885_risc_stopper(struct pci_dev *pci, struct btcx_riscmem *risc,
A
Adrian Bunk 已提交
1123
				u32 reg, u32 mask, u32 value)
1124
{
A
Al Viro 已提交
1125
	__le32 *rp;
1126 1127
	int rc;

1128 1129
	rc = btcx_riscmem_alloc(pci, risc, 4*16);
	if (rc < 0)
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
		return rc;

	/* write risc instructions */
	rp = risc->cpu;
	*(rp++) = cpu_to_le32(RISC_WRITECR  | RISC_IRQ2);
	*(rp++) = cpu_to_le32(reg);
	*(rp++) = cpu_to_le32(value);
	*(rp++) = cpu_to_le32(mask);
	*(rp++) = cpu_to_le32(RISC_JUMP);
	*(rp++) = cpu_to_le32(risc->dma);
	*(rp++) = cpu_to_le32(0); /* bits 63-32 */
	return 0;
}

void cx23885_free_buffer(struct videobuf_queue *q, struct cx23885_buffer *buf)
{
1146 1147
	struct videobuf_dmabuf *dma = videobuf_to_dma(&buf->vb);

1148
	BUG_ON(in_interrupt());
1149
	videobuf_waiton(&buf->vb, 0, 0);
1150 1151
	videobuf_dma_unmap(q, dma);
	videobuf_dma_free(dma);
1152
	btcx_riscmem_free(to_pci_dev(q->dev), &buf->risc);
1153
	buf->vb.state = VIDEOBUF_NEEDS_INIT;
1154 1155
}

1156 1157 1158 1159
static void cx23885_tsport_reg_dump(struct cx23885_tsport *port)
{
	struct cx23885_dev *dev = port->dev;

1160 1161
	dprintk(1, "%s() Register Dump\n", __func__);
	dprintk(1, "%s() DEV_CNTRL2               0x%08X\n", __func__,
1162
		cx_read(DEV_CNTRL2));
1163
	dprintk(1, "%s() PCI_INT_MSK              0x%08X\n", __func__,
1164
		cx_read(PCI_INT_MSK));
1165
	dprintk(1, "%s() AUD_INT_INT_MSK          0x%08X\n", __func__,
1166
		cx_read(AUDIO_INT_INT_MSK));
1167
	dprintk(1, "%s() AUD_INT_DMA_CTL          0x%08X\n", __func__,
1168
		cx_read(AUD_INT_DMA_CTL));
1169
	dprintk(1, "%s() AUD_EXT_INT_MSK          0x%08X\n", __func__,
1170
		cx_read(AUDIO_EXT_INT_MSK));
1171
	dprintk(1, "%s() AUD_EXT_DMA_CTL          0x%08X\n", __func__,
1172
		cx_read(AUD_EXT_DMA_CTL));
1173
	dprintk(1, "%s() PAD_CTRL                 0x%08X\n", __func__,
1174
		cx_read(PAD_CTRL));
1175
	dprintk(1, "%s() ALT_PIN_OUT_SEL          0x%08X\n", __func__,
1176
		cx_read(ALT_PIN_OUT_SEL));
1177
	dprintk(1, "%s() GPIO2                    0x%08X\n", __func__,
1178
		cx_read(GPIO2));
1179
	dprintk(1, "%s() gpcnt(0x%08X)          0x%08X\n", __func__,
1180
		port->reg_gpcnt, cx_read(port->reg_gpcnt));
1181
	dprintk(1, "%s() gpcnt_ctl(0x%08X)      0x%08x\n", __func__,
1182
		port->reg_gpcnt_ctl, cx_read(port->reg_gpcnt_ctl));
1183
	dprintk(1, "%s() dma_ctl(0x%08X)        0x%08x\n", __func__,
1184
		port->reg_dma_ctl, cx_read(port->reg_dma_ctl));
1185 1186 1187
	if (port->reg_src_sel)
		dprintk(1, "%s() src_sel(0x%08X)        0x%08x\n", __func__,
			port->reg_src_sel, cx_read(port->reg_src_sel));
1188
	dprintk(1, "%s() lngth(0x%08X)          0x%08x\n", __func__,
1189
		port->reg_lngth, cx_read(port->reg_lngth));
1190
	dprintk(1, "%s() hw_sop_ctrl(0x%08X)    0x%08x\n", __func__,
1191
		port->reg_hw_sop_ctrl, cx_read(port->reg_hw_sop_ctrl));
1192
	dprintk(1, "%s() gen_ctrl(0x%08X)       0x%08x\n", __func__,
1193
		port->reg_gen_ctrl, cx_read(port->reg_gen_ctrl));
1194
	dprintk(1, "%s() bd_pkt_status(0x%08X)  0x%08x\n", __func__,
1195
		port->reg_bd_pkt_status, cx_read(port->reg_bd_pkt_status));
1196
	dprintk(1, "%s() sop_status(0x%08X)     0x%08x\n", __func__,
1197
		port->reg_sop_status, cx_read(port->reg_sop_status));
1198
	dprintk(1, "%s() fifo_ovfl_stat(0x%08X) 0x%08x\n", __func__,
1199
		port->reg_fifo_ovfl_stat, cx_read(port->reg_fifo_ovfl_stat));
1200
	dprintk(1, "%s() vld_misc(0x%08X)       0x%08x\n", __func__,
1201
		port->reg_vld_misc, cx_read(port->reg_vld_misc));
1202
	dprintk(1, "%s() ts_clk_en(0x%08X)      0x%08x\n", __func__,
1203
		port->reg_ts_clk_en, cx_read(port->reg_ts_clk_en));
1204
	dprintk(1, "%s() ts_int_msk(0x%08X)     0x%08x\n", __func__,
1205 1206 1207
		port->reg_ts_int_msk, cx_read(port->reg_ts_int_msk));
}

1208
static int cx23885_start_dma(struct cx23885_tsport *port,
1209 1210
			     struct cx23885_dmaqueue *q,
			     struct cx23885_buffer   *buf)
1211 1212
{
	struct cx23885_dev *dev = port->dev;
1213
	u32 reg;
1214

1215
	dprintk(1, "%s() w: %d, h: %d, f: %d\n", __func__,
1216
		buf->vb.width, buf->vb.height, buf->vb.field);
1217

1218 1219 1220
	/* Stop the fifo and risc engine for this port */
	cx_clear(port->reg_dma_ctl, port->dma_ctl_val);

1221 1222
	/* setup fifo + format */
	cx23885_sram_channel_setup(dev,
1223
				   &dev->sram_channels[port->sram_chno],
1224
				   port->ts_packet_size, buf->risc.dma);
1225 1226 1227
	if (debug > 5) {
		cx23885_sram_channel_dump(dev,
			&dev->sram_channels[port->sram_chno]);
1228
		cx23885_risc_disasm(port, &buf->risc);
1229
	}
1230 1231 1232 1233

	/* write TS length to chip */
	cx_write(port->reg_lngth, buf->vb.width);

1234 1235 1236
	if ((!(cx23885_boards[dev->board].portb & CX23885_MPEG_DVB)) &&
		(!(cx23885_boards[dev->board].portc & CX23885_MPEG_DVB))) {
		printk("%s() Unsupported .portb/c (0x%08x)/(0x%08x)\n",
1237
			__func__,
1238
			cx23885_boards[dev->board].portb,
1239
			cx23885_boards[dev->board].portc);
1240 1241 1242
		return -EINVAL;
	}

1243 1244 1245
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
		cx23885_av_clk(dev, 0);

1246 1247
	udelay(100);

1248
	/* If the port supports SRC SELECT, configure it */
1249
	if (port->reg_src_sel)
1250 1251
		cx_write(port->reg_src_sel, port->src_sel_val);

1252
	cx_write(port->reg_hw_sop_ctrl, port->hw_sop_ctrl_val);
1253
	cx_write(port->reg_ts_clk_en, port->ts_clk_en_val);
1254
	cx_write(port->reg_vld_misc, port->vld_misc_val);
1255 1256 1257
	cx_write(port->reg_gen_ctrl, port->gen_ctrl_val);
	udelay(100);

1258
	/* NOTE: this is 2 (reserved) for portb, does it matter? */
1259 1260 1261 1262
	/* reset counter to zero */
	cx_write(port->reg_gpcnt_ctl, 3);
	q->count = 1;

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
	/* Set VIDB pins to input */
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) {
		reg = cx_read(PAD_CTRL);
		reg &= ~0x3; /* Clear TS1_OE & TS1_SOP_OE */
		cx_write(PAD_CTRL, reg);
	}

	/* Set VIDC pins to input */
	if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) {
		reg = cx_read(PAD_CTRL);
		reg &= ~0x4; /* Clear TS2_SOP_OE */
		cx_write(PAD_CTRL, reg);
	}

	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291

		reg = cx_read(PAD_CTRL);
		reg = reg & ~0x1;    /* Clear TS1_OE */

		/* FIXME, bit 2 writing here is questionable */
		/* set TS1_SOP_OE and TS1_OE_HI */
		reg = reg | 0xa;
		cx_write(PAD_CTRL, reg);

		/* FIXME and these two registers should be documented. */
		cx_write(CLK_DELAY, cx_read(CLK_DELAY) | 0x80000011);
		cx_write(ALT_PIN_OUT_SEL, 0x10100045);
	}

1292
	switch (dev->bridge) {
1293
	case CX23885_BRIDGE_885:
1294
	case CX23885_BRIDGE_887:
1295
	case CX23885_BRIDGE_888:
1296
		/* enable irqs */
1297
		dprintk(1, "%s() enabling TS int's and DMA\n", __func__);
1298 1299 1300 1301 1302
		cx_set(port->reg_ts_int_msk,  port->ts_int_msk_val);
		cx_set(port->reg_dma_ctl, port->dma_ctl_val);
		cx_set(PCI_INT_MSK, dev->pci_irqmask | port->pci_irqmask);
		break;
	default:
1303
		BUG();
1304 1305 1306 1307
	}

	cx_set(DEV_CNTRL2, (1<<5)); /* Enable RISC controller */

1308 1309 1310
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
		cx23885_av_clk(dev, 1);

1311 1312 1313
	if (debug > 4)
		cx23885_tsport_reg_dump(port);

1314 1315 1316 1317 1318 1319
	return 0;
}

static int cx23885_stop_dma(struct cx23885_tsport *port)
{
	struct cx23885_dev *dev = port->dev;
1320 1321
	u32 reg;

1322
	dprintk(1, "%s()\n", __func__);
1323 1324 1325 1326 1327

	/* Stop interrupts and DMA */
	cx_clear(port->reg_ts_int_msk, port->ts_int_msk_val);
	cx_clear(port->reg_dma_ctl, port->dma_ctl_val);

1328
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345

		reg = cx_read(PAD_CTRL);

		/* Set TS1_OE */
		reg = reg | 0x1;

		/* clear TS1_SOP_OE and TS1_OE_HI */
		reg = reg & ~0xa;
		cx_write(PAD_CTRL, reg);
		cx_write(port->reg_src_sel, 0);
		cx_write(port->reg_gen_ctrl, 8);

	}

	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
		cx23885_av_clk(dev, 0);

1346 1347 1348
	return 0;
}

1349
int cx23885_restart_queue(struct cx23885_tsport *port,
1350 1351 1352 1353 1354
				struct cx23885_dmaqueue *q)
{
	struct cx23885_dev *dev = port->dev;
	struct cx23885_buffer *buf;

1355
	dprintk(5, "%s()\n", __func__);
1356
	if (list_empty(&q->active)) {
1357 1358
		struct cx23885_buffer *prev;
		prev = NULL;
1359

1360
		dprintk(5, "%s() queue is empty\n", __func__);
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370
		for (;;) {
			if (list_empty(&q->queued))
				return 0;
			buf = list_entry(q->queued.next, struct cx23885_buffer,
					 vb.queue);
			if (NULL == prev) {
				list_del(&buf->vb.queue);
				list_add_tail(&buf->vb.queue, &q->active);
				cx23885_start_dma(port, q, buf);
1371
				buf->vb.state = VIDEOBUF_ACTIVE;
1372 1373
				buf->count    = q->count++;
				mod_timer(&q->timeout, jiffies+BUFFER_TIMEOUT);
1374
				dprintk(5, "[%p/%d] restart_queue - f/active\n",
1375 1376 1377 1378 1379 1380 1381
					buf, buf->vb.i);

			} else if (prev->vb.width  == buf->vb.width  &&
				   prev->vb.height == buf->vb.height &&
				   prev->fmt       == buf->fmt) {
				list_del(&buf->vb.queue);
				list_add_tail(&buf->vb.queue, &q->active);
1382
				buf->vb.state = VIDEOBUF_ACTIVE;
1383 1384
				buf->count    = q->count++;
				prev->risc.jmp[1] = cpu_to_le32(buf->risc.dma);
1385 1386 1387
				/* 64 bit bits 63-32 */
				prev->risc.jmp[2] = cpu_to_le32(0);
				dprintk(5, "[%p/%d] restart_queue - m/active\n",
1388 1389 1390 1391 1392 1393
					buf, buf->vb.i);
			} else {
				return 0;
			}
			prev = buf;
		}
1394 1395 1396 1397
		return 0;
	}

	buf = list_entry(q->active.next, struct cx23885_buffer, vb.queue);
1398
	dprintk(2, "restart_queue [%p/%d]: restart dma\n",
1399 1400
		buf, buf->vb.i);
	cx23885_start_dma(port, q, buf);
1401
	list_for_each_entry(buf, &q->active, vb.queue)
1402
		buf->count = q->count++;
1403
	mod_timer(&q->timeout, jiffies + BUFFER_TIMEOUT);
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
	return 0;
}

/* ------------------------------------------------------------------ */

int cx23885_buf_prepare(struct videobuf_queue *q, struct cx23885_tsport *port,
			struct cx23885_buffer *buf, enum v4l2_field field)
{
	struct cx23885_dev *dev = port->dev;
	int size = port->ts_packet_size * port->ts_packet_count;
	int rc;

1416
	dprintk(1, "%s: %p\n", __func__, buf);
1417 1418 1419
	if (0 != buf->vb.baddr  &&  buf->vb.bsize < size)
		return -EINVAL;

1420
	if (VIDEOBUF_NEEDS_INIT == buf->vb.state) {
1421 1422 1423 1424 1425
		buf->vb.width  = port->ts_packet_size;
		buf->vb.height = port->ts_packet_count;
		buf->vb.size   = size;
		buf->vb.field  = field /*V4L2_FIELD_TOP*/;

1426 1427
		rc = videobuf_iolock(q, &buf->vb, NULL);
		if (0 != rc)
1428 1429
			goto fail;
		cx23885_risc_databuffer(dev->pci, &buf->risc,
1430 1431
					videobuf_to_dma(&buf->vb)->sglist,
					buf->vb.width, buf->vb.height);
1432
	}
1433
	buf->vb.state = VIDEOBUF_PREPARED;
1434 1435 1436
	return 0;

 fail:
1437
	cx23885_free_buffer(q, buf);
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
	return rc;
}

void cx23885_buf_queue(struct cx23885_tsport *port, struct cx23885_buffer *buf)
{
	struct cx23885_buffer    *prev;
	struct cx23885_dev *dev = port->dev;
	struct cx23885_dmaqueue  *cx88q = &port->mpegq;

	/* add jump to stopper */
	buf->risc.jmp[0] = cpu_to_le32(RISC_JUMP | RISC_IRQ1 | RISC_CNT_INC);
	buf->risc.jmp[1] = cpu_to_le32(cx88q->stopper.dma);
	buf->risc.jmp[2] = cpu_to_le32(0); /* bits 63-32 */

	if (list_empty(&cx88q->active)) {
1453
		dprintk(1, "queue is empty - first active\n");
1454
		list_add_tail(&buf->vb.queue, &cx88q->active);
1455
		cx23885_start_dma(port, cx88q, buf);
1456
		buf->vb.state = VIDEOBUF_ACTIVE;
1457
		buf->count    = cx88q->count++;
1458 1459
		mod_timer(&cx88q->timeout, jiffies + BUFFER_TIMEOUT);
		dprintk(1, "[%p/%d] %s - first active\n",
1460
			buf, buf->vb.i, __func__);
1461
	} else {
1462
		dprintk(1, "queue is not empty - append to active\n");
1463 1464 1465
		prev = list_entry(cx88q->active.prev, struct cx23885_buffer,
				  vb.queue);
		list_add_tail(&buf->vb.queue, &cx88q->active);
1466
		buf->vb.state = VIDEOBUF_ACTIVE;
1467 1468 1469
		buf->count    = cx88q->count++;
		prev->risc.jmp[1] = cpu_to_le32(buf->risc.dma);
		prev->risc.jmp[2] = cpu_to_le32(0); /* 64 bit bits 63-32 */
1470
		dprintk(1, "[%p/%d] %s - append to active\n",
1471
			 buf, buf->vb.i, __func__);
1472 1473 1474 1475 1476
	}
}

/* ----------------------------------------------------------- */

1477 1478
static void do_cancel_buffers(struct cx23885_tsport *port, char *reason,
			      int restart)
1479 1480 1481 1482 1483 1484
{
	struct cx23885_dev *dev = port->dev;
	struct cx23885_dmaqueue *q = &port->mpegq;
	struct cx23885_buffer *buf;
	unsigned long flags;

1485
	spin_lock_irqsave(&port->slock, flags);
1486
	while (!list_empty(&q->active)) {
1487 1488
		buf = list_entry(q->active.next, struct cx23885_buffer,
				 vb.queue);
1489
		list_del(&buf->vb.queue);
1490
		buf->vb.state = VIDEOBUF_ERROR;
1491
		wake_up(&buf->vb.done);
1492
		dprintk(1, "[%p/%d] %s - dma=0x%08lx\n",
1493 1494
			buf, buf->vb.i, reason, (unsigned long)buf->risc.dma);
	}
1495
	if (restart) {
1496
		dprintk(1, "restarting queue\n");
1497 1498
		cx23885_restart_queue(port, q);
	}
1499
	spin_unlock_irqrestore(&port->slock, flags);
1500 1501
}

1502 1503 1504 1505 1506
void cx23885_cancel_buffers(struct cx23885_tsport *port)
{
	struct cx23885_dev *dev = port->dev;
	struct cx23885_dmaqueue *q = &port->mpegq;

1507
	dprintk(1, "%s()\n", __func__);
1508 1509 1510 1511
	del_timer_sync(&q->timeout);
	cx23885_stop_dma(port);
	do_cancel_buffers(port, "cancel", 0);
}
1512 1513 1514 1515 1516 1517

static void cx23885_timeout(unsigned long data)
{
	struct cx23885_tsport *port = (struct cx23885_tsport *)data;
	struct cx23885_dev *dev = port->dev;

1518
	dprintk(1, "%s()\n", __func__);
1519 1520

	if (debug > 5)
1521 1522
		cx23885_sram_channel_dump(dev,
			&dev->sram_channels[port->sram_chno]);
1523

1524 1525 1526 1527
	cx23885_stop_dma(port);
	do_cancel_buffers(port, "timeout", 1);
}

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
int cx23885_irq_417(struct cx23885_dev *dev, u32 status)
{
	/* FIXME: port1 assumption here. */
	struct cx23885_tsport *port = &dev->ts1;
	int count = 0;
	int handled = 0;

	if (status == 0)
		return handled;

	count = cx_read(port->reg_gpcnt);
	dprintk(7, "status: 0x%08x  mask: 0x%08x count: 0x%x\n",
		status, cx_read(port->reg_ts_int_msk), count);

	if ((status & VID_B_MSK_BAD_PKT)         ||
		(status & VID_B_MSK_OPC_ERR)     ||
		(status & VID_B_MSK_VBI_OPC_ERR) ||
		(status & VID_B_MSK_SYNC)        ||
		(status & VID_B_MSK_VBI_SYNC)    ||
		(status & VID_B_MSK_OF)          ||
		(status & VID_B_MSK_VBI_OF)) {
		printk(KERN_ERR "%s: V4L mpeg risc op code error, status "
			"= 0x%x\n", dev->name, status);
		if (status & VID_B_MSK_BAD_PKT)
			dprintk(1, "        VID_B_MSK_BAD_PKT\n");
		if (status & VID_B_MSK_OPC_ERR)
			dprintk(1, "        VID_B_MSK_OPC_ERR\n");
		if (status & VID_B_MSK_VBI_OPC_ERR)
			dprintk(1, "        VID_B_MSK_VBI_OPC_ERR\n");
		if (status & VID_B_MSK_SYNC)
			dprintk(1, "        VID_B_MSK_SYNC\n");
		if (status & VID_B_MSK_VBI_SYNC)
			dprintk(1, "        VID_B_MSK_VBI_SYNC\n");
		if (status & VID_B_MSK_OF)
			dprintk(1, "        VID_B_MSK_OF\n");
		if (status & VID_B_MSK_VBI_OF)
			dprintk(1, "        VID_B_MSK_VBI_OF\n");

		cx_clear(port->reg_dma_ctl, port->dma_ctl_val);
		cx23885_sram_channel_dump(dev,
			&dev->sram_channels[port->sram_chno]);
		cx23885_417_check_encoder(dev);
	} else if (status & VID_B_MSK_RISCI1) {
		dprintk(7, "        VID_B_MSK_RISCI1\n");
		spin_lock(&port->slock);
		cx23885_wakeup(port, &port->mpegq, count);
		spin_unlock(&port->slock);
	} else if (status & VID_B_MSK_RISCI2) {
		dprintk(7, "        VID_B_MSK_RISCI2\n");
		spin_lock(&port->slock);
		cx23885_restart_queue(port, &port->mpegq);
		spin_unlock(&port->slock);
	}
	if (status) {
		cx_write(port->reg_ts_int_stat, status);
		handled = 1;
	}

	return handled;
}

1589 1590 1591 1592 1593 1594
static int cx23885_irq_ts(struct cx23885_tsport *port, u32 status)
{
	struct cx23885_dev *dev = port->dev;
	int handled = 0;
	u32 count;

1595 1596 1597
	if ((status & VID_BC_MSK_OPC_ERR) ||
		(status & VID_BC_MSK_BAD_PKT) ||
		(status & VID_BC_MSK_SYNC) ||
1598 1599
		(status & VID_BC_MSK_OF)) {

1600
		if (status & VID_BC_MSK_OPC_ERR)
1601 1602 1603
			dprintk(7, " (VID_BC_MSK_OPC_ERR 0x%08x)\n",
				VID_BC_MSK_OPC_ERR);

1604
		if (status & VID_BC_MSK_BAD_PKT)
1605 1606 1607
			dprintk(7, " (VID_BC_MSK_BAD_PKT 0x%08x)\n",
				VID_BC_MSK_BAD_PKT);

1608
		if (status & VID_BC_MSK_SYNC)
1609 1610 1611
			dprintk(7, " (VID_BC_MSK_SYNC    0x%08x)\n",
				VID_BC_MSK_SYNC);

1612
		if (status & VID_BC_MSK_OF)
1613 1614
			dprintk(7, " (VID_BC_MSK_OF      0x%08x)\n",
				VID_BC_MSK_OF);
1615 1616 1617 1618

		printk(KERN_ERR "%s: mpeg risc op code error\n", dev->name);

		cx_clear(port->reg_dma_ctl, port->dma_ctl_val);
1619 1620
		cx23885_sram_channel_dump(dev,
			&dev->sram_channels[port->sram_chno]);
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647

	} else if (status & VID_BC_MSK_RISCI1) {

		dprintk(7, " (RISCI1            0x%08x)\n", VID_BC_MSK_RISCI1);

		spin_lock(&port->slock);
		count = cx_read(port->reg_gpcnt);
		cx23885_wakeup(port, &port->mpegq, count);
		spin_unlock(&port->slock);

	} else if (status & VID_BC_MSK_RISCI2) {

		dprintk(7, " (RISCI2            0x%08x)\n", VID_BC_MSK_RISCI2);

		spin_lock(&port->slock);
		cx23885_restart_queue(port, &port->mpegq);
		spin_unlock(&port->slock);

	}
	if (status) {
		cx_write(port->reg_ts_int_stat, status);
		handled = 1;
	}

	return handled;
}

1648
static irqreturn_t cx23885_irq(int irq, void *dev_id)
1649 1650
{
	struct cx23885_dev *dev = dev_id;
1651 1652
	struct cx23885_tsport *ts1 = &dev->ts1;
	struct cx23885_tsport *ts2 = &dev->ts2;
1653
	u32 pci_status, pci_mask;
1654
	u32 vida_status, vida_mask;
1655
	u32 ts1_status, ts1_mask;
1656
	u32 ts2_status, ts2_mask;
1657
	int vida_count = 0, ts1_count = 0, ts2_count = 0, handled = 0;
1658 1659 1660

	pci_status = cx_read(PCI_INT_STAT);
	pci_mask = cx_read(PCI_INT_MSK);
1661 1662
	vida_status = cx_read(VID_A_INT_STAT);
	vida_mask = cx_read(VID_A_INT_MSK);
1663 1664
	ts1_status = cx_read(VID_B_INT_STAT);
	ts1_mask = cx_read(VID_B_INT_MSK);
1665 1666 1667
	ts2_status = cx_read(VID_C_INT_STAT);
	ts2_mask = cx_read(VID_C_INT_MSK);

1668
	if ((pci_status == 0) && (ts2_status == 0) && (ts1_status == 0))
1669 1670
		goto out;

1671
	vida_count = cx_read(VID_A_GPCNT);
1672 1673
	ts1_count = cx_read(ts1->reg_gpcnt);
	ts2_count = cx_read(ts2->reg_gpcnt);
1674 1675 1676 1677 1678 1679 1680 1681
	dprintk(7, "pci_status: 0x%08x  pci_mask: 0x%08x\n",
		pci_status, pci_mask);
	dprintk(7, "vida_status: 0x%08x vida_mask: 0x%08x count: 0x%x\n",
		vida_status, vida_mask, vida_count);
	dprintk(7, "ts1_status: 0x%08x  ts1_mask: 0x%08x count: 0x%x\n",
		ts1_status, ts1_mask, ts1_count);
	dprintk(7, "ts2_status: 0x%08x  ts2_mask: 0x%08x count: 0x%x\n",
		ts2_status, ts2_mask, ts2_count);
1682

1683 1684 1685 1686 1687 1688 1689 1690 1691
	if ((pci_status & PCI_MSK_RISC_RD) ||
	    (pci_status & PCI_MSK_RISC_WR) ||
	    (pci_status & PCI_MSK_AL_RD) ||
	    (pci_status & PCI_MSK_AL_WR) ||
	    (pci_status & PCI_MSK_APB_DMA) ||
	    (pci_status & PCI_MSK_VID_C) ||
	    (pci_status & PCI_MSK_VID_B) ||
	    (pci_status & PCI_MSK_VID_A) ||
	    (pci_status & PCI_MSK_AUD_INT) ||
1692 1693 1694
	    (pci_status & PCI_MSK_AUD_EXT) ||
	    (pci_status & PCI_MSK_GPIO0) ||
	    (pci_status & PCI_MSK_GPIO1)) {
1695 1696

		if (pci_status & PCI_MSK_RISC_RD)
1697 1698 1699
			dprintk(7, " (PCI_MSK_RISC_RD   0x%08x)\n",
				PCI_MSK_RISC_RD);

1700
		if (pci_status & PCI_MSK_RISC_WR)
1701 1702 1703
			dprintk(7, " (PCI_MSK_RISC_WR   0x%08x)\n",
				PCI_MSK_RISC_WR);

1704
		if (pci_status & PCI_MSK_AL_RD)
1705 1706 1707
			dprintk(7, " (PCI_MSK_AL_RD     0x%08x)\n",
				PCI_MSK_AL_RD);

1708
		if (pci_status & PCI_MSK_AL_WR)
1709 1710 1711
			dprintk(7, " (PCI_MSK_AL_WR     0x%08x)\n",
				PCI_MSK_AL_WR);

1712
		if (pci_status & PCI_MSK_APB_DMA)
1713 1714 1715
			dprintk(7, " (PCI_MSK_APB_DMA   0x%08x)\n",
				PCI_MSK_APB_DMA);

1716
		if (pci_status & PCI_MSK_VID_C)
1717 1718 1719
			dprintk(7, " (PCI_MSK_VID_C     0x%08x)\n",
				PCI_MSK_VID_C);

1720
		if (pci_status & PCI_MSK_VID_B)
1721 1722 1723
			dprintk(7, " (PCI_MSK_VID_B     0x%08x)\n",
				PCI_MSK_VID_B);

1724
		if (pci_status & PCI_MSK_VID_A)
1725 1726 1727
			dprintk(7, " (PCI_MSK_VID_A     0x%08x)\n",
				PCI_MSK_VID_A);

1728
		if (pci_status & PCI_MSK_AUD_INT)
1729 1730 1731
			dprintk(7, " (PCI_MSK_AUD_INT   0x%08x)\n",
				PCI_MSK_AUD_INT);

1732
		if (pci_status & PCI_MSK_AUD_EXT)
1733 1734
			dprintk(7, " (PCI_MSK_AUD_EXT   0x%08x)\n",
				PCI_MSK_AUD_EXT);
1735

1736 1737 1738 1739 1740 1741 1742
		if (pci_status & PCI_MSK_GPIO0)
			dprintk(7, " (PCI_MSK_GPIO0     0x%08x)\n",
				PCI_MSK_GPIO0);

		if (pci_status & PCI_MSK_GPIO1)
			dprintk(7, " (PCI_MSK_GPIO1     0x%08x)\n",
				PCI_MSK_GPIO1);
1743 1744
	}

1745
	if (cx23885_boards[dev->board].cimax > 0 &&
1746 1747 1748 1749 1750 1751 1752
		((pci_status & PCI_MSK_GPIO0) ||
			(pci_status & PCI_MSK_GPIO1))) {

		if (cx23885_boards[dev->board].cimax > 0)
			handled += netup_ci_slot_status(dev, pci_status);

	}
1753

1754 1755 1756
	if (ts1_status) {
		if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB)
			handled += cx23885_irq_ts(ts1, ts1_status);
1757 1758 1759
		else
		if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
			handled += cx23885_irq_417(dev, ts1_status);
1760 1761 1762 1763 1764
	}

	if (ts2_status) {
		if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB)
			handled += cx23885_irq_ts(ts2, ts2_status);
1765 1766 1767
		else
		if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER)
			handled += cx23885_irq_417(dev, ts2_status);
1768
	}
1769

1770 1771
	if (vida_status)
		handled += cx23885_video_irq(dev, vida_status);
1772 1773 1774

	if (handled)
		cx_write(PCI_INT_STAT, pci_status);
1775 1776 1777 1778
out:
	return IRQ_RETVAL(handled);
}

1779
static inline int encoder_on_portb(struct cx23885_dev *dev)
1780 1781 1782 1783
{
	return cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER;
}

1784
static inline int encoder_on_portc(struct cx23885_dev *dev)
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
{
	return cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER;
}

/* Mask represents 32 different GPIOs, GPIO's are split into multiple
 * registers depending on the board configuration (and whether the
 * 417 encoder (wi it's own GPIO's) are present. Each GPIO bit will
 * be pushed into the correct hardware register, regardless of the
 * physical location. Certain registers are shared so we sanity check
 * and report errors if we think we're tampering with a GPIo that might
 * be assigned to the encoder (and used for the host bus).
 *
 * GPIO  2 thru  0 - On the cx23885 bridge
 * GPIO 18 thru  3 - On the cx23417 host bus interface
 * GPIO 23 thru 19 - On the cx25840 a/v core
 */
void cx23885_gpio_set(struct cx23885_dev *dev, u32 mask)
{
	if (mask & 0x7)
		cx_set(GP0_IO, mask & 0x7);

	if (mask & 0x0007fff8) {
		if (encoder_on_portb(dev) || encoder_on_portc(dev))
			printk(KERN_ERR
				"%s: Setting GPIO on encoder ports\n",
				dev->name);
		cx_set(MC417_RWD, (mask & 0x0007fff8) >> 3);
	}

	/* TODO: 23-19 */
	if (mask & 0x00f80000)
		printk(KERN_INFO "%s: Unsupported\n", dev->name);
}

void cx23885_gpio_clear(struct cx23885_dev *dev, u32 mask)
{
	if (mask & 0x00000007)
		cx_clear(GP0_IO, mask & 0x7);

	if (mask & 0x0007fff8) {
		if (encoder_on_portb(dev) || encoder_on_portc(dev))
			printk(KERN_ERR
				"%s: Clearing GPIO moving on encoder ports\n",
				dev->name);
		cx_clear(MC417_RWD, (mask & 0x7fff8) >> 3);
	}

	/* TODO: 23-19 */
	if (mask & 0x00f80000)
		printk(KERN_INFO "%s: Unsupported\n", dev->name);
}

void cx23885_gpio_enable(struct cx23885_dev *dev, u32 mask, int asoutput)
{
	if ((mask & 0x00000007) && asoutput)
		cx_set(GP0_IO, (mask & 0x7) << 16);
	else if ((mask & 0x00000007) && !asoutput)
		cx_clear(GP0_IO, (mask & 0x7) << 16);

	if (mask & 0x0007fff8) {
		if (encoder_on_portb(dev) || encoder_on_portc(dev))
			printk(KERN_ERR
				"%s: Enabling GPIO on encoder ports\n",
				dev->name);
	}

	/* MC417_OEN is active low for output, write 1 for an input */
	if ((mask & 0x0007fff8) && asoutput)
		cx_clear(MC417_OEN, (mask & 0x7fff8) >> 3);

	else if ((mask & 0x0007fff8) && !asoutput)
		cx_set(MC417_OEN, (mask & 0x7fff8) >> 3);

	/* TODO: 23-19 */
}

1861
static int __devinit cx23885_initdev(struct pci_dev *pci_dev,
1862
				     const struct pci_device_id *pci_id)
1863 1864 1865 1866
{
	struct cx23885_dev *dev;
	int err;

1867
	dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1868 1869 1870
	if (NULL == dev)
		return -ENOMEM;

1871 1872 1873 1874
	err = v4l2_device_register(&pci_dev->dev, &dev->v4l2_dev);
	if (err < 0)
		goto fail_free;

1875 1876 1877 1878
	/* pci init */
	dev->pci = pci_dev;
	if (pci_enable_device(pci_dev)) {
		err = -EIO;
1879
		goto fail_unreg;
1880 1881 1882 1883
	}

	if (cx23885_dev_setup(dev) < 0) {
		err = -EINVAL;
1884
		goto fail_unreg;
1885 1886 1887 1888 1889 1890 1891 1892
	}

	/* print pci info */
	pci_read_config_byte(pci_dev, PCI_CLASS_REVISION, &dev->pci_rev);
	pci_read_config_byte(pci_dev, PCI_LATENCY_TIMER,  &dev->pci_lat);
	printk(KERN_INFO "%s/0: found at %s, rev: %d, irq: %d, "
	       "latency: %d, mmio: 0x%llx\n", dev->name,
	       pci_name(pci_dev), dev->pci_rev, pci_dev->irq,
1893 1894
	       dev->pci_lat,
		(unsigned long long)pci_resource_start(pci_dev, 0));
1895 1896 1897 1898 1899 1900 1901 1902

	pci_set_master(pci_dev);
	if (!pci_dma_supported(pci_dev, 0xffffffff)) {
		printk("%s/0: Oops: no 32bit PCI DMA ???\n", dev->name);
		err = -EIO;
		goto fail_irq;
	}

1903 1904
	err = request_irq(pci_dev->irq, cx23885_irq,
			  IRQF_SHARED | IRQF_DISABLED, dev->name, dev);
1905 1906 1907 1908 1909 1910
	if (err < 0) {
		printk(KERN_ERR "%s: can't get IRQ %d\n",
		       dev->name, pci_dev->irq);
		goto fail_irq;
	}

1911 1912 1913 1914 1915
	switch (dev->board) {
	case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
		cx_set(PCI_INT_MSK, 0x01800000); /* for NetUP */
		break;
	}
1916

1917 1918 1919 1920
	return 0;

fail_irq:
	cx23885_dev_unregister(dev);
1921 1922
fail_unreg:
	v4l2_device_unregister(&dev->v4l2_dev);
1923 1924 1925 1926 1927 1928 1929
fail_free:
	kfree(dev);
	return err;
}

static void __devexit cx23885_finidev(struct pci_dev *pci_dev)
{
1930 1931
	struct v4l2_device *v4l2_dev = pci_get_drvdata(pci_dev);
	struct cx23885_dev *dev = to_cx23885(v4l2_dev);
1932 1933 1934

	cx23885_shutdown(dev);

1935 1936
	cx23888_ir_remove(dev);

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
	pci_disable_device(pci_dev);

	/* unregister stuff */
	free_irq(pci_dev->irq, dev);

	mutex_lock(&devlist);
	list_del(&dev->devlist);
	mutex_unlock(&devlist);

	cx23885_dev_unregister(dev);
1947
	v4l2_device_unregister(v4l2_dev);
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957
	kfree(dev);
}

static struct pci_device_id cx23885_pci_tbl[] = {
	{
		/* CX23885 */
		.vendor       = 0x14f1,
		.device       = 0x8852,
		.subvendor    = PCI_ANY_ID,
		.subdevice    = PCI_ANY_ID,
1958
	}, {
1959 1960 1961 1962 1963
		/* CX23887 Rev 2 */
		.vendor       = 0x14f1,
		.device       = 0x8880,
		.subvendor    = PCI_ANY_ID,
		.subdevice    = PCI_ANY_ID,
1964
	}, {
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
		/* --- end of list --- */
	}
};
MODULE_DEVICE_TABLE(pci, cx23885_pci_tbl);

static struct pci_driver cx23885_pci_driver = {
	.name     = "cx23885",
	.id_table = cx23885_pci_tbl,
	.probe    = cx23885_initdev,
	.remove   = __devexit_p(cx23885_finidev),
	/* TODO */
	.suspend  = NULL,
	.resume   = NULL,
};

static int cx23885_init(void)
{
	printk(KERN_INFO "cx23885 driver version %d.%d.%d loaded\n",
S
Steven Toth 已提交
1983 1984 1985
	       (CX23885_VERSION_CODE >> 16) & 0xff,
	       (CX23885_VERSION_CODE >>  8) & 0xff,
	       CX23885_VERSION_CODE & 0xff);
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
#ifdef SNAPSHOT
	printk(KERN_INFO "cx23885: snapshot date %04d-%02d-%02d\n",
	       SNAPSHOT/10000, (SNAPSHOT/100)%100, SNAPSHOT%100);
#endif
	return pci_register_driver(&cx23885_pci_driver);
}

static void cx23885_fini(void)
{
	pci_unregister_driver(&cx23885_pci_driver);
}

module_init(cx23885_init);
module_exit(cx23885_fini);

/* ----------------------------------------------------------- */