exynos4.dtsi 13.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Samsung's Exynos4 SoC series common device tree source
 *
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 * Copyright (c) 2010-2011 Linaro Ltd.
 *		www.linaro.org
 *
 * Samsung's Exynos4 SoC series device nodes are listed in this file.  Particular
 * SoCs from Exynos4 series can include this file and provide values for SoCs
 * specfic bindings.
 *
 * Note: This file does not include device nodes for all the controllers in
 * Exynos4 SoCs. As device tree coverage for Exynos4 increases, additional
 * nodes can be added to this file.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

22
#include <dt-bindings/clock/exynos4.h>
23
#include "skeleton.dtsi"
24 25 26 27 28 29 30 31

/ {
	interrupt-parent = <&gic>;

	aliases {
		spi0 = &spi_0;
		spi1 = &spi_1;
		spi2 = &spi_2;
32 33 34 35 36 37 38 39
		i2c0 = &i2c_0;
		i2c1 = &i2c_1;
		i2c2 = &i2c_2;
		i2c3 = &i2c_3;
		i2c4 = &i2c_4;
		i2c5 = &i2c_5;
		i2c6 = &i2c_6;
		i2c7 = &i2c_7;
40 41 42 43 44 45
		csis0 = &csis_0;
		csis1 = &csis_1;
		fimc0 = &fimc_0;
		fimc1 = &fimc_1;
		fimc2 = &fimc_2;
		fimc3 = &fimc_3;
46 47
	};

48 49 50 51 52
	chipid@10000000 {
		compatible = "samsung,exynos4210-chipid";
		reg = <0x10000000 0x100>;
	};

53 54 55 56 57 58
	mipi_phy: video-phy@10020710 {
		compatible = "samsung,s5pv210-mipi-video-phy";
		reg = <0x10020710 8>;
		#phy-cells = <1>;
	};

59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
	pd_mfc: mfc-power-domain@10023C40 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C40 0x20>;
	};

	pd_g3d: g3d-power-domain@10023C60 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C60 0x20>;
	};

	pd_lcd0: lcd0-power-domain@10023C80 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C80 0x20>;
	};

	pd_tv: tv-power-domain@10023C20 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C20 0x20>;
	};

	pd_cam: cam-power-domain@10023C00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C00 0x20>;
	};

	pd_gps: gps-power-domain@10023CE0 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023CE0 0x20>;
87 88
	};

89 90 91 92 93
	pd_gps_alive: gps-alive-power-domain@10023D00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023D00 0x20>;
	};

94
	gic: interrupt-controller@10490000 {
95 96 97 98 99 100
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0x10490000 0x1000>, <0x10480000 0x100>;
	};

101
	combiner: interrupt-controller@10440000 {
102 103 104 105 106 107
		compatible = "samsung,exynos4210-combiner";
		#interrupt-cells = <2>;
		interrupt-controller;
		reg = <0x10440000 0x1000>;
	};

108
	sys_reg: syscon@10010000 {
109 110 111 112
		compatible = "samsung,exynos4-sysreg", "syscon";
		reg = <0x10010000 0x400>;
	};

113 114 115 116 117 118 119 120 121 122 123 124 125 126
	dsi_0: dsi@11C80000 {
		compatible = "samsung,exynos4210-mipi-dsi";
		reg = <0x11C80000 0x10000>;
		interrupts = <0 79 0>;
		samsung,power-domain = <&pd_lcd0>;
		phys = <&mipi_phy 1>;
		phy-names = "dsim";
		clocks = <&clock 286>, <&clock 143>;
		clock-names = "bus_clk", "pll_clk";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <0>;
	};

127 128 129 130 131
	camera {
		compatible = "samsung,fimc", "simple-bus";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <1>;
132 133
		#clock-cells = <1>;
		clock-output-names = "cam_a_clkout", "cam_b_clkout";
134 135 136 137 138 139
		ranges;

		fimc_0: fimc@11800000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11800000 0x1000>;
			interrupts = <0 84 0>;
140
			clocks = <&clock CLK_FIMC0>, <&clock CLK_SCLK_FIMC0>;
141 142 143 144 145 146 147 148 149 150
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_1: fimc@11810000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11810000 0x1000>;
			interrupts = <0 85 0>;
151
			clocks = <&clock CLK_FIMC1>, <&clock CLK_SCLK_FIMC1>;
152 153 154 155 156 157 158 159 160 161
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_2: fimc@11820000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11820000 0x1000>;
			interrupts = <0 86 0>;
162
			clocks = <&clock CLK_FIMC2>, <&clock CLK_SCLK_FIMC2>;
163 164 165 166 167 168 169 170 171 172
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_3: fimc@11830000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11830000 0x1000>;
			interrupts = <0 87 0>;
173
			clocks = <&clock CLK_FIMC3>, <&clock CLK_SCLK_FIMC3>;
174 175 176 177 178 179 180 181 182 183
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		csis_0: csis@11880000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11880000 0x4000>;
			interrupts = <0 78 0>;
184
			clocks = <&clock CLK_CSIS0>, <&clock CLK_SCLK_CSIS0>;
185 186 187
			clock-names = "csis", "sclk_csis";
			bus-width = <4>;
			samsung,power-domain = <&pd_cam>;
188 189
			phys = <&mipi_phy 0>;
			phy-names = "csis";
190 191 192 193 194 195 196 197 198
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		csis_1: csis@11890000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11890000 0x4000>;
			interrupts = <0 80 0>;
199
			clocks = <&clock CLK_CSIS1>, <&clock CLK_SCLK_CSIS1>;
200 201 202
			clock-names = "csis", "sclk_csis";
			bus-width = <2>;
			samsung,power-domain = <&pd_cam>;
203 204
			phys = <&mipi_phy 2>;
			phy-names = "csis";
205 206 207 208 209 210
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};
	};

211 212 213 214
	watchdog@10060000 {
		compatible = "samsung,s3c2410-wdt";
		reg = <0x10060000 0x100>;
		interrupts = <0 43 0>;
215
		clocks = <&clock CLK_WDT>;
216
		clock-names = "watchdog";
217
		status = "disabled";
218 219 220 221 222 223
	};

	rtc@10070000 {
		compatible = "samsung,s3c6410-rtc";
		reg = <0x10070000 0x100>;
		interrupts = <0 44 0>, <0 45 0>;
224
		clocks = <&clock CLK_RTC>;
225
		clock-names = "rtc";
226
		status = "disabled";
227 228 229 230 231 232
	};

	keypad@100A0000 {
		compatible = "samsung,s5pv210-keypad";
		reg = <0x100A0000 0x100>;
		interrupts = <0 109 0>;
233
		clocks = <&clock CLK_KEYIF>;
234
		clock-names = "keypad";
235
		status = "disabled";
236 237 238 239 240 241
	};

	sdhci@12510000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12510000 0x100>;
		interrupts = <0 73 0>;
242
		clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
243
		clock-names = "hsmmc", "mmc_busclk.2";
244
		status = "disabled";
245 246 247 248 249 250
	};

	sdhci@12520000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12520000 0x100>;
		interrupts = <0 74 0>;
251
		clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
252
		clock-names = "hsmmc", "mmc_busclk.2";
253
		status = "disabled";
254 255 256 257 258 259
	};

	sdhci@12530000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12530000 0x100>;
		interrupts = <0 75 0>;
260
		clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
261
		clock-names = "hsmmc", "mmc_busclk.2";
262
		status = "disabled";
263 264 265 266 267 268
	};

	sdhci@12540000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12540000 0x100>;
		interrupts = <0 76 0>;
269
		clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
270
		clock-names = "hsmmc", "mmc_busclk.2";
271
		status = "disabled";
272 273
	};

274 275 276 277
	ehci@12580000 {
		compatible = "samsung,exynos4210-ehci";
		reg = <0x12580000 0x100>;
		interrupts = <0 70 0>;
278
		clocks = <&clock CLK_USB_HOST>;
279 280 281 282 283 284 285 286
		clock-names = "usbhost";
		status = "disabled";
	};

	ohci@12590000 {
		compatible = "samsung,exynos4210-ohci";
		reg = <0x12590000 0x100>;
		interrupts = <0 70 0>;
287
		clocks = <&clock CLK_USB_HOST>;
288 289 290 291
		clock-names = "usbhost";
		status = "disabled";
	};

292 293 294 295 296
	mfc: codec@13400000 {
		compatible = "samsung,mfc-v5";
		reg = <0x13400000 0x10000>;
		interrupts = <0 94 0>;
		samsung,power-domain = <&pd_mfc>;
297
		clocks = <&clock CLK_MFC>;
298
		clock-names = "mfc";
299 300 301
		status = "disabled";
	};

302 303 304 305
	serial@13800000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0x13800000 0x100>;
		interrupts = <0 52 0>;
306
		clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
307
		clock-names = "uart", "clk_uart_baud0";
308
		status = "disabled";
309 310 311 312 313 314
	};

	serial@13810000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0x13810000 0x100>;
		interrupts = <0 53 0>;
315
		clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
316
		clock-names = "uart", "clk_uart_baud0";
317
		status = "disabled";
318 319 320 321 322 323
	};

	serial@13820000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0x13820000 0x100>;
		interrupts = <0 54 0>;
324
		clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
325
		clock-names = "uart", "clk_uart_baud0";
326
		status = "disabled";
327 328 329 330 331 332
	};

	serial@13830000 {
		compatible = "samsung,exynos4210-uart";
		reg = <0x13830000 0x100>;
		interrupts = <0 55 0>;
333
		clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
334
		clock-names = "uart", "clk_uart_baud0";
335
		status = "disabled";
336 337
	};

338
	i2c_0: i2c@13860000 {
339 340
		#address-cells = <1>;
		#size-cells = <0>;
341 342 343
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13860000 0x100>;
		interrupts = <0 58 0>;
344
		clocks = <&clock CLK_I2C0>;
345
		clock-names = "i2c";
346 347
		pinctrl-names = "default";
		pinctrl-0 = <&i2c0_bus>;
348
		status = "disabled";
349 350
	};

351
	i2c_1: i2c@13870000 {
352 353
		#address-cells = <1>;
		#size-cells = <0>;
354 355 356
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13870000 0x100>;
		interrupts = <0 59 0>;
357
		clocks = <&clock CLK_I2C1>;
358
		clock-names = "i2c";
359 360
		pinctrl-names = "default";
		pinctrl-0 = <&i2c1_bus>;
361
		status = "disabled";
362 363
	};

364
	i2c_2: i2c@13880000 {
365 366
		#address-cells = <1>;
		#size-cells = <0>;
367 368 369
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13880000 0x100>;
		interrupts = <0 60 0>;
370
		clocks = <&clock CLK_I2C2>;
371
		clock-names = "i2c";
372 373
		pinctrl-names = "default";
		pinctrl-0 = <&i2c2_bus>;
374
		status = "disabled";
375 376
	};

377
	i2c_3: i2c@13890000 {
378 379
		#address-cells = <1>;
		#size-cells = <0>;
380 381 382
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13890000 0x100>;
		interrupts = <0 61 0>;
383
		clocks = <&clock CLK_I2C3>;
384
		clock-names = "i2c";
385 386
		pinctrl-names = "default";
		pinctrl-0 = <&i2c3_bus>;
387
		status = "disabled";
388 389
	};

390
	i2c_4: i2c@138A0000 {
391 392
		#address-cells = <1>;
		#size-cells = <0>;
393 394 395
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138A0000 0x100>;
		interrupts = <0 62 0>;
396
		clocks = <&clock CLK_I2C4>;
397
		clock-names = "i2c";
398 399
		pinctrl-names = "default";
		pinctrl-0 = <&i2c4_bus>;
400
		status = "disabled";
401 402
	};

403
	i2c_5: i2c@138B0000 {
404 405
		#address-cells = <1>;
		#size-cells = <0>;
406 407 408
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138B0000 0x100>;
		interrupts = <0 63 0>;
409
		clocks = <&clock CLK_I2C5>;
410
		clock-names = "i2c";
411 412
		pinctrl-names = "default";
		pinctrl-0 = <&i2c5_bus>;
413
		status = "disabled";
414 415
	};

416
	i2c_6: i2c@138C0000 {
417 418
		#address-cells = <1>;
		#size-cells = <0>;
419 420 421
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138C0000 0x100>;
		interrupts = <0 64 0>;
422
		clocks = <&clock CLK_I2C6>;
423
		clock-names = "i2c";
424 425
		pinctrl-names = "default";
		pinctrl-0 = <&i2c6_bus>;
426
		status = "disabled";
427 428
	};

429
	i2c_7: i2c@138D0000 {
430 431
		#address-cells = <1>;
		#size-cells = <0>;
432 433 434
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138D0000 0x100>;
		interrupts = <0 65 0>;
435
		clocks = <&clock CLK_I2C7>;
436
		clock-names = "i2c";
437 438
		pinctrl-names = "default";
		pinctrl-0 = <&i2c7_bus>;
439
		status = "disabled";
440 441 442 443 444 445
	};

	spi_0: spi@13920000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13920000 0x100>;
		interrupts = <0 66 0>;
446 447
		dmas = <&pdma0 7>, <&pdma0 6>;
		dma-names = "tx", "rx";
448 449
		#address-cells = <1>;
		#size-cells = <0>;
450
		clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
451
		clock-names = "spi", "spi_busclk0";
452 453
		pinctrl-names = "default";
		pinctrl-0 = <&spi0_bus>;
454
		status = "disabled";
455 456 457 458 459 460
	};

	spi_1: spi@13930000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13930000 0x100>;
		interrupts = <0 67 0>;
461 462
		dmas = <&pdma1 7>, <&pdma1 6>;
		dma-names = "tx", "rx";
463 464
		#address-cells = <1>;
		#size-cells = <0>;
465
		clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
466
		clock-names = "spi", "spi_busclk0";
467 468
		pinctrl-names = "default";
		pinctrl-0 = <&spi1_bus>;
469
		status = "disabled";
470 471 472 473 474 475
	};

	spi_2: spi@13940000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13940000 0x100>;
		interrupts = <0 68 0>;
476 477
		dmas = <&pdma0 9>, <&pdma0 8>;
		dma-names = "tx", "rx";
478 479
		#address-cells = <1>;
		#size-cells = <0>;
480
		clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
481
		clock-names = "spi", "spi_busclk0";
482 483
		pinctrl-names = "default";
		pinctrl-0 = <&spi2_bus>;
484
		status = "disabled";
485 486
	};

487 488 489 490
	pwm@139D0000 {
		compatible = "samsung,exynos4210-pwm";
		reg = <0x139D0000 0x1000>;
		interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>, <0 41 0>;
491
		clocks = <&clock CLK_PWM>;
492
		clock-names = "timers";
493 494 495 496
		#pwm-cells = <2>;
		status = "disabled";
	};

497 498 499 500 501 502 503 504 505 506 507
	amba {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "arm,amba-bus";
		interrupt-parent = <&gic>;
		ranges;

		pdma0: pdma@12680000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12680000 0x1000>;
			interrupts = <0 35 0>;
508
			clocks = <&clock CLK_PDMA0>;
509
			clock-names = "apb_pclk";
510 511 512
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
513 514 515 516 517 518
		};

		pdma1: pdma@12690000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12690000 0x1000>;
			interrupts = <0 36 0>;
519
			clocks = <&clock CLK_PDMA1>;
520
			clock-names = "apb_pclk";
521 522 523
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
524
		};
525 526 527 528 529

		mdma1: mdma@12850000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12850000 0x1000>;
			interrupts = <0 34 0>;
530
			clocks = <&clock CLK_MDMA>;
531
			clock-names = "apb_pclk";
532 533 534
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <1>;
535
		};
536
	};
537 538 539 540 541 542 543

	fimd: fimd@11c00000 {
		compatible = "samsung,exynos4210-fimd";
		interrupt-parent = <&combiner>;
		reg = <0x11c00000 0x20000>;
		interrupt-names = "fifo", "vsync", "lcd_sys";
		interrupts = <11 0>, <11 1>, <11 2>;
544
		clocks = <&clock CLK_SCLK_FIMD0>, <&clock CLK_FIMD0>;
545 546 547 548
		clock-names = "sclk_fimd", "fimd";
		samsung,power-domain = <&pd_lcd0>;
		status = "disabled";
	};
549
};