adv7604.c 88.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * adv7604 - Analog Devices ADV7604 video decoder driver
 *
 * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
 *
 * This program is free software; you may redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 */

/*
 * References (c = chapter, p = page):
 * REF_01 - Analog devices, ADV7604, Register Settings Recommendations,
 *		Revision 2.5, June 2010
 * REF_02 - Analog devices, Register map documentation, Documentation of
 *		the register maps, Software manual, Rev. F, June 2010
 * REF_03 - Analog devices, ADV7604, Hardware Manual, Rev. F, August 2010
 */

30
#include <linux/delay.h>
31
#include <linux/gpio/consumer.h>
32
#include <linux/i2c.h>
33 34 35
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/slab.h>
36
#include <linux/v4l2-dv-timings.h>
37 38
#include <linux/videodev2.h>
#include <linux/workqueue.h>
39 40

#include <media/adv7604.h>
41
#include <media/v4l2-ctrls.h>
42
#include <media/v4l2-device.h>
43
#include <media/v4l2-dv-timings.h>
44
#include <media/v4l2-of.h>
45 46 47 48 49 50 51 52 53 54 55

static int debug;
module_param(debug, int, 0644);
MODULE_PARM_DESC(debug, "debug level (0-2)");

MODULE_DESCRIPTION("Analog Devices ADV7604 video decoder driver");
MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>");
MODULE_LICENSE("GPL");

/* ADV7604 system clock frequency */
56
#define ADV76XX_FSC (28636360)
57

58
#define ADV76XX_RGB_OUT					(1 << 1)
59

60
#define ADV76XX_OP_FORMAT_SEL_8BIT			(0 << 0)
61
#define ADV7604_OP_FORMAT_SEL_10BIT			(1 << 0)
62
#define ADV76XX_OP_FORMAT_SEL_12BIT			(2 << 0)
63

64
#define ADV76XX_OP_MODE_SEL_SDR_422			(0 << 5)
65
#define ADV7604_OP_MODE_SEL_DDR_422			(1 << 5)
66
#define ADV76XX_OP_MODE_SEL_SDR_444			(2 << 5)
67
#define ADV7604_OP_MODE_SEL_DDR_444			(3 << 5)
68
#define ADV76XX_OP_MODE_SEL_SDR_422_2X			(4 << 5)
69 70
#define ADV7604_OP_MODE_SEL_ADI_CM			(5 << 5)

71 72 73 74 75 76
#define ADV76XX_OP_CH_SEL_GBR				(0 << 5)
#define ADV76XX_OP_CH_SEL_GRB				(1 << 5)
#define ADV76XX_OP_CH_SEL_BGR				(2 << 5)
#define ADV76XX_OP_CH_SEL_RGB				(3 << 5)
#define ADV76XX_OP_CH_SEL_BRG				(4 << 5)
#define ADV76XX_OP_CH_SEL_RBG				(5 << 5)
77

78
#define ADV76XX_OP_SWAP_CB_CR				(1 << 0)
79

80
enum adv76xx_type {
81 82 83 84
	ADV7604,
	ADV7611,
};

85
struct adv76xx_reg_seq {
86 87 88 89
	unsigned int reg;
	u8 val;
};

90
struct adv76xx_format_info {
91
	u32 code;
92 93 94 95 96 97
	u8 op_ch_sel;
	bool rgb_out;
	bool swap_cb_cr;
	u8 op_format_sel;
};

98 99
struct adv76xx_chip_info {
	enum adv76xx_type type;
100 101 102 103 104 105 106 107 108 109 110 111

	bool has_afe;
	unsigned int max_port;
	unsigned int num_dv_ports;

	unsigned int edid_enable_reg;
	unsigned int edid_status_reg;
	unsigned int lcf_reg;

	unsigned int cable_det_mask;
	unsigned int tdms_lock_mask;
	unsigned int fmt_change_digital_mask;
112
	unsigned int cp_csc;
113

114
	const struct adv76xx_format_info *formats;
115 116
	unsigned int nformats;

117 118 119 120 121 122
	void (*set_termination)(struct v4l2_subdev *sd, bool enable);
	void (*setup_irqs)(struct v4l2_subdev *sd);
	unsigned int (*read_hdmi_pixelclock)(struct v4l2_subdev *sd);
	unsigned int (*read_cable_det)(struct v4l2_subdev *sd);

	/* 0 = AFE, 1 = HDMI */
123
	const struct adv76xx_reg_seq *recommended_settings[2];
124 125 126
	unsigned int num_recommended_settings[2];

	unsigned long page_mask;
127 128 129 130 131 132 133 134 135 136 137 138 139 140

	/* Masks for timings */
	unsigned int linewidth_mask;
	unsigned int field0_height_mask;
	unsigned int field1_height_mask;
	unsigned int hfrontporch_mask;
	unsigned int hsync_mask;
	unsigned int hbackporch_mask;
	unsigned int field0_vfrontporch_mask;
	unsigned int field1_vfrontporch_mask;
	unsigned int field0_vsync_mask;
	unsigned int field1_vsync_mask;
	unsigned int field0_vbackporch_mask;
	unsigned int field1_vbackporch_mask;
141 142
};

143 144 145 146 147 148 149
/*
 **********************************************************************
 *
 *  Arrays with configuration parameters for the ADV7604
 *
 **********************************************************************
 */
150

151 152 153
struct adv76xx_state {
	const struct adv76xx_chip_info *info;
	struct adv76xx_platform_data pdata;
154

155 156
	struct gpio_desc *hpd_gpio[4];

157
	struct v4l2_subdev sd;
158
	struct media_pad pads[ADV76XX_PAD_MAX];
159
	unsigned int source_pad;
160

161
	struct v4l2_ctrl_handler hdl;
162

163
	enum adv76xx_pad selected_input;
164

165
	struct v4l2_dv_timings timings;
166
	const struct adv76xx_format_info *format;
167

168 169 170 171 172
	struct {
		u8 edid[256];
		u32 present;
		unsigned blocks;
	} edid;
173
	u16 spa_port_a[2];
174 175 176 177
	struct v4l2_fract aspect_ratio;
	u32 rgb_quantization_range;
	struct workqueue_struct *work_queues;
	struct delayed_work delayed_work_enable_hotplug;
178
	bool restart_stdi_once;
179 180

	/* i2c clients */
181
	struct i2c_client *i2c_clients[ADV76XX_PAGE_MAX];
182 183 184 185 186 187 188 189 190

	/* controls */
	struct v4l2_ctrl *detect_tx_5v_ctrl;
	struct v4l2_ctrl *analog_sampling_phase_ctrl;
	struct v4l2_ctrl *free_run_color_manual_ctrl;
	struct v4l2_ctrl *free_run_color_ctrl;
	struct v4l2_ctrl *rgb_quantization_range_ctrl;
};

191
static bool adv76xx_has_afe(struct adv76xx_state *state)
192 193 194 195
{
	return state->info->has_afe;
}

196
/* Supported CEA and DMT timings */
197
static const struct v4l2_dv_timings adv76xx_timings[] = {
198 199 200 201 202 203 204 205 206 207 208 209
	V4L2_DV_BT_CEA_720X480P59_94,
	V4L2_DV_BT_CEA_720X576P50,
	V4L2_DV_BT_CEA_1280X720P24,
	V4L2_DV_BT_CEA_1280X720P25,
	V4L2_DV_BT_CEA_1280X720P50,
	V4L2_DV_BT_CEA_1280X720P60,
	V4L2_DV_BT_CEA_1920X1080P24,
	V4L2_DV_BT_CEA_1920X1080P25,
	V4L2_DV_BT_CEA_1920X1080P30,
	V4L2_DV_BT_CEA_1920X1080P50,
	V4L2_DV_BT_CEA_1920X1080P60,

210
	/* sorted by DMT ID */
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
	V4L2_DV_BT_DMT_640X350P85,
	V4L2_DV_BT_DMT_640X400P85,
	V4L2_DV_BT_DMT_720X400P85,
	V4L2_DV_BT_DMT_640X480P60,
	V4L2_DV_BT_DMT_640X480P72,
	V4L2_DV_BT_DMT_640X480P75,
	V4L2_DV_BT_DMT_640X480P85,
	V4L2_DV_BT_DMT_800X600P56,
	V4L2_DV_BT_DMT_800X600P60,
	V4L2_DV_BT_DMT_800X600P72,
	V4L2_DV_BT_DMT_800X600P75,
	V4L2_DV_BT_DMT_800X600P85,
	V4L2_DV_BT_DMT_848X480P60,
	V4L2_DV_BT_DMT_1024X768P60,
	V4L2_DV_BT_DMT_1024X768P70,
	V4L2_DV_BT_DMT_1024X768P75,
	V4L2_DV_BT_DMT_1024X768P85,
	V4L2_DV_BT_DMT_1152X864P75,
	V4L2_DV_BT_DMT_1280X768P60_RB,
	V4L2_DV_BT_DMT_1280X768P60,
	V4L2_DV_BT_DMT_1280X768P75,
	V4L2_DV_BT_DMT_1280X768P85,
	V4L2_DV_BT_DMT_1280X800P60_RB,
	V4L2_DV_BT_DMT_1280X800P60,
	V4L2_DV_BT_DMT_1280X800P75,
	V4L2_DV_BT_DMT_1280X800P85,
	V4L2_DV_BT_DMT_1280X960P60,
	V4L2_DV_BT_DMT_1280X960P85,
	V4L2_DV_BT_DMT_1280X1024P60,
	V4L2_DV_BT_DMT_1280X1024P75,
	V4L2_DV_BT_DMT_1280X1024P85,
	V4L2_DV_BT_DMT_1360X768P60,
	V4L2_DV_BT_DMT_1400X1050P60_RB,
	V4L2_DV_BT_DMT_1400X1050P60,
	V4L2_DV_BT_DMT_1400X1050P75,
	V4L2_DV_BT_DMT_1400X1050P85,
	V4L2_DV_BT_DMT_1440X900P60_RB,
	V4L2_DV_BT_DMT_1440X900P60,
	V4L2_DV_BT_DMT_1600X1200P60,
	V4L2_DV_BT_DMT_1680X1050P60_RB,
	V4L2_DV_BT_DMT_1680X1050P60,
	V4L2_DV_BT_DMT_1792X1344P60,
	V4L2_DV_BT_DMT_1856X1392P60,
	V4L2_DV_BT_DMT_1920X1200P60_RB,
255
	V4L2_DV_BT_DMT_1366X768P60_RB,
256 257 258 259 260
	V4L2_DV_BT_DMT_1366X768P60,
	V4L2_DV_BT_DMT_1920X1080P60,
	{ },
};

261
struct adv76xx_video_standards {
262 263 264 265 266 267
	struct v4l2_dv_timings timings;
	u8 vid_std;
	u8 v_freq;
};

/* sorted by number of lines */
268
static const struct adv76xx_video_standards adv7604_prim_mode_comp[] = {
269 270 271 272 273 274 275 276 277 278 279 280 281 282
	/* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
	{ V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
	{ V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
	{ V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
	{ V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
	{ V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
	{ V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
	{ V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
	{ V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
	/* TODO add 1920x1080P60_RB (CVT timing) */
	{ },
};

/* sorted by number of lines */
283
static const struct adv76xx_video_standards adv7604_prim_mode_gr[] = {
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
	{ V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
	{ V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
	{ V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
	{ V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
	{ V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
	{ V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
	/* TODO add 1600X1200P60_RB (not a DMT timing) */
	{ V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
	{ V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
	{ },
};

/* sorted by number of lines */
311
static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_comp[] = {
312 313 314 315 316 317 318 319 320 321 322 323 324
	{ V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
	{ V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
	{ V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
	{ V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
	{ V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
	{ V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
	{ V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
	{ V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
	{ V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
	{ },
};

/* sorted by number of lines */
325
static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_gr[] = {
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	{ V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
	{ },
};

344 345
/* ----------------------------------------------------------------------- */

346
static inline struct adv76xx_state *to_state(struct v4l2_subdev *sd)
347
{
348
	return container_of(sd, struct adv76xx_state, sd);
349 350 351 352
}

static inline unsigned htotal(const struct v4l2_bt_timings *t)
{
353
	return V4L2_DV_BT_FRAME_WIDTH(t);
354 355 356 357
}

static inline unsigned vtotal(const struct v4l2_bt_timings *t)
{
358
	return V4L2_DV_BT_FRAME_HEIGHT(t);
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
}

/* ----------------------------------------------------------------------- */

static s32 adv_smbus_read_byte_data_check(struct i2c_client *client,
		u8 command, bool check)
{
	union i2c_smbus_data data;

	if (!i2c_smbus_xfer(client->adapter, client->addr, client->flags,
			I2C_SMBUS_READ, command,
			I2C_SMBUS_BYTE_DATA, &data))
		return data.byte;
	if (check)
		v4l_err(client, "error reading %02x, %02x\n",
				client->addr, command);
	return -EIO;
}

378 379
static s32 adv_smbus_read_byte_data(struct adv76xx_state *state,
				    enum adv76xx_page page, u8 command)
380
{
381 382
	return adv_smbus_read_byte_data_check(state->i2c_clients[page],
					      command, true);
383 384
}

385 386
static s32 adv_smbus_write_byte_data(struct adv76xx_state *state,
				     enum adv76xx_page page, u8 command,
387
				     u8 value)
388
{
389
	struct i2c_client *client = state->i2c_clients[page];
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
	union i2c_smbus_data data;
	int err;
	int i;

	data.byte = value;
	for (i = 0; i < 3; i++) {
		err = i2c_smbus_xfer(client->adapter, client->addr,
				client->flags,
				I2C_SMBUS_WRITE, command,
				I2C_SMBUS_BYTE_DATA, &data);
		if (!err)
			break;
	}
	if (err < 0)
		v4l_err(client, "error writing %02x, %02x, %02x\n",
				client->addr, command, value);
	return err;
}

409 410
static s32 adv_smbus_write_i2c_block_data(struct adv76xx_state *state,
					  enum adv76xx_page page, u8 command,
411
					  unsigned length, const u8 *values)
412
{
413
	struct i2c_client *client = state->i2c_clients[page];
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
	union i2c_smbus_data data;

	if (length > I2C_SMBUS_BLOCK_MAX)
		length = I2C_SMBUS_BLOCK_MAX;
	data.block[0] = length;
	memcpy(data.block + 1, values, length);
	return i2c_smbus_xfer(client->adapter, client->addr, client->flags,
			      I2C_SMBUS_WRITE, command,
			      I2C_SMBUS_I2C_BLOCK_DATA, &data);
}

/* ----------------------------------------------------------------------- */

static inline int io_read(struct v4l2_subdev *sd, u8 reg)
{
429
	struct adv76xx_state *state = to_state(sd);
430

431
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_IO, reg);
432 433 434 435
}

static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
436
	struct adv76xx_state *state = to_state(sd);
437

438
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_IO, reg, val);
439 440
}

441
static inline int io_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
442
{
443
	return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
444 445 446 447
}

static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
{
448
	struct adv76xx_state *state = to_state(sd);
449

450
	return adv_smbus_read_byte_data(state, ADV7604_PAGE_AVLINK, reg);
451 452 453 454
}

static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
455
	struct adv76xx_state *state = to_state(sd);
456

457
	return adv_smbus_write_byte_data(state, ADV7604_PAGE_AVLINK, reg, val);
458 459 460 461
}

static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
{
462
	struct adv76xx_state *state = to_state(sd);
463

464
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_CEC, reg);
465 466 467 468
}

static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
469
	struct adv76xx_state *state = to_state(sd);
470

471
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_CEC, reg, val);
472 473 474 475
}

static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
{
476
	struct adv76xx_state *state = to_state(sd);
477

478
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_INFOFRAME, reg);
479 480 481 482
}

static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
483
	struct adv76xx_state *state = to_state(sd);
484

485
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_INFOFRAME,
486
					 reg, val);
487 488 489 490
}

static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
{
491
	struct adv76xx_state *state = to_state(sd);
492

493
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_AFE, reg);
494 495 496 497
}

static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
498
	struct adv76xx_state *state = to_state(sd);
499

500
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_AFE, reg, val);
501 502 503 504
}

static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
{
505
	struct adv76xx_state *state = to_state(sd);
506

507
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_REP, reg);
508 509 510 511
}

static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
512
	struct adv76xx_state *state = to_state(sd);
513

514
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_REP, reg, val);
515 516
}

517
static inline int rep_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
518
{
519
	return rep_write(sd, reg, (rep_read(sd, reg) & ~mask) | val);
520 521 522 523
}

static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
{
524
	struct adv76xx_state *state = to_state(sd);
525

526
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_EDID, reg);
527 528 529 530
}

static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
531
	struct adv76xx_state *state = to_state(sd);
532

533
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_EDID, reg, val);
534 535 536 537 538
}

static inline int edid_write_block(struct v4l2_subdev *sd,
					unsigned len, const u8 *val)
{
539
	struct adv76xx_state *state = to_state(sd);
540 541 542 543 544 545
	int err = 0;
	int i;

	v4l2_dbg(2, debug, sd, "%s: write EDID block (%d byte)\n", __func__, len);

	for (i = 0; !err && i < len; i += I2C_SMBUS_BLOCK_MAX)
546
		err = adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_EDID,
547
				i, I2C_SMBUS_BLOCK_MAX, val + i);
548 549
	return err;
}
550

551
static void adv76xx_set_hpd(struct adv76xx_state *state, unsigned int hpd)
552 553 554
{
	unsigned int i;

555
	for (i = 0; i < state->info->num_dv_ports; ++i)
556 557
		gpiod_set_value_cansleep(state->hpd_gpio[i], hpd & BIT(i));

558
	v4l2_subdev_notify(&state->sd, ADV76XX_HOTPLUG, &hpd);
559 560
}

561
static void adv76xx_delayed_work_enable_hotplug(struct work_struct *work)
562 563
{
	struct delayed_work *dwork = to_delayed_work(work);
564
	struct adv76xx_state *state = container_of(dwork, struct adv76xx_state,
565 566
						delayed_work_enable_hotplug);
	struct v4l2_subdev *sd = &state->sd;
567

568
	v4l2_dbg(2, debug, sd, "%s: enable hotplug\n", __func__);
569

570
	adv76xx_set_hpd(state, state->edid.present);
571 572 573 574
}

static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
{
575
	struct adv76xx_state *state = to_state(sd);
576

577
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_HDMI, reg);
578 579
}

580 581 582 583 584
static u16 hdmi_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
{
	return ((hdmi_read(sd, reg) << 8) | hdmi_read(sd, reg + 1)) & mask;
}

585 586
static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
587
	struct adv76xx_state *state = to_state(sd);
588

589
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_HDMI, reg, val);
590 591
}

592
static inline int hdmi_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
593
{
594
	return hdmi_write(sd, reg, (hdmi_read(sd, reg) & ~mask) | val);
595 596
}

597 598
static inline int test_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
599
	struct adv76xx_state *state = to_state(sd);
600

601
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_TEST, reg, val);
602 603 604 605
}

static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
{
606
	struct adv76xx_state *state = to_state(sd);
607

608
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_CP, reg);
609 610
}

611 612 613 614 615
static u16 cp_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
{
	return ((cp_read(sd, reg) << 8) | cp_read(sd, reg + 1)) & mask;
}

616 617
static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
618
	struct adv76xx_state *state = to_state(sd);
619

620
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_CP, reg, val);
621 622
}

623
static inline int cp_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
624
{
625
	return cp_write(sd, reg, (cp_read(sd, reg) & ~mask) | val);
626 627 628 629
}

static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
{
630
	struct adv76xx_state *state = to_state(sd);
631

632
	return adv_smbus_read_byte_data(state, ADV7604_PAGE_VDP, reg);
633 634 635 636
}

static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
637
	struct adv76xx_state *state = to_state(sd);
638

639 640
	return adv_smbus_write_byte_data(state, ADV7604_PAGE_VDP, reg, val);
}
641

642 643
#define ADV76XX_REG(page, offset)	(((page) << 8) | (offset))
#define ADV76XX_REG_SEQ_TERM		0xffff
644 645

#ifdef CONFIG_VIDEO_ADV_DEBUG
646
static int adv76xx_read_reg(struct v4l2_subdev *sd, unsigned int reg)
647
{
648
	struct adv76xx_state *state = to_state(sd);
649 650 651 652 653 654 655
	unsigned int page = reg >> 8;

	if (!(BIT(page) & state->info->page_mask))
		return -EINVAL;

	reg &= 0xff;

656
	return adv_smbus_read_byte_data(state, page, reg);
657 658 659
}
#endif

660
static int adv76xx_write_reg(struct v4l2_subdev *sd, unsigned int reg, u8 val)
661
{
662
	struct adv76xx_state *state = to_state(sd);
663 664 665 666 667 668 669
	unsigned int page = reg >> 8;

	if (!(BIT(page) & state->info->page_mask))
		return -EINVAL;

	reg &= 0xff;

670
	return adv_smbus_write_byte_data(state, page, reg, val);
671 672
}

673 674
static void adv76xx_write_reg_seq(struct v4l2_subdev *sd,
				  const struct adv76xx_reg_seq *reg_seq)
675 676 677
{
	unsigned int i;

678 679
	for (i = 0; reg_seq[i].reg != ADV76XX_REG_SEQ_TERM; i++)
		adv76xx_write_reg(sd, reg_seq[i].reg, reg_seq[i].val);
680 681
}

682 683 684 685
/* -----------------------------------------------------------------------------
 * Format helpers
 */

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
static const struct adv76xx_format_info adv7604_formats[] = {
	{ MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
	  ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV10_2X10, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YVYU10_2X10, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_UYVY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_VYUY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YUYV10_1X20, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YVYU10_1X20, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
725 726
};

727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
static const struct adv76xx_format_info adv7611_formats[] = {
	{ MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
	  ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
754 755
};

756 757
static const struct adv76xx_format_info *
adv76xx_format_info(struct adv76xx_state *state, u32 code)
758 759 760 761 762 763 764 765 766 767 768
{
	unsigned int i;

	for (i = 0; i < state->info->nformats; ++i) {
		if (state->info->formats[i].code == code)
			return &state->info->formats[i];
	}

	return NULL;
}

769 770
/* ----------------------------------------------------------------------- */

771 772
static inline bool is_analog_input(struct v4l2_subdev *sd)
{
773
	struct adv76xx_state *state = to_state(sd);
774

775 776
	return state->selected_input == ADV7604_PAD_VGA_RGB ||
	       state->selected_input == ADV7604_PAD_VGA_COMP;
777 778 779 780
}

static inline bool is_digital_input(struct v4l2_subdev *sd)
{
781
	struct adv76xx_state *state = to_state(sd);
782

783
	return state->selected_input == ADV76XX_PAD_HDMI_PORT_A ||
784 785 786
	       state->selected_input == ADV7604_PAD_HDMI_PORT_B ||
	       state->selected_input == ADV7604_PAD_HDMI_PORT_C ||
	       state->selected_input == ADV7604_PAD_HDMI_PORT_D;
787 788 789 790
}

/* ----------------------------------------------------------------------- */

791
#ifdef CONFIG_VIDEO_ADV_DEBUG
792
static void adv76xx_inv_register(struct v4l2_subdev *sd)
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
{
	v4l2_info(sd, "0x000-0x0ff: IO Map\n");
	v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
	v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
	v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
	v4l2_info(sd, "0x400-0x4ff: ESDP Map\n");
	v4l2_info(sd, "0x500-0x5ff: DPP Map\n");
	v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
	v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
	v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
	v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
	v4l2_info(sd, "0xa00-0xaff: Test Map\n");
	v4l2_info(sd, "0xb00-0xbff: CP Map\n");
	v4l2_info(sd, "0xc00-0xcff: VDP Map\n");
}

809
static int adv76xx_g_register(struct v4l2_subdev *sd,
810 811
					struct v4l2_dbg_register *reg)
{
812 813
	int ret;

814
	ret = adv76xx_read_reg(sd, reg->reg);
815
	if (ret < 0) {
816
		v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
817
		adv76xx_inv_register(sd);
818
		return ret;
819
	}
820 821 822 823

	reg->size = 1;
	reg->val = ret;

824 825 826
	return 0;
}

827
static int adv76xx_s_register(struct v4l2_subdev *sd,
828
					const struct v4l2_dbg_register *reg)
829
{
830
	int ret;
831

832
	ret = adv76xx_write_reg(sd, reg->reg, reg->val);
833
	if (ret < 0) {
834
		v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
835
		adv76xx_inv_register(sd);
836
		return ret;
837
	}
838

839 840 841 842
	return 0;
}
#endif

843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
static unsigned int adv7604_read_cable_det(struct v4l2_subdev *sd)
{
	u8 value = io_read(sd, 0x6f);

	return ((value & 0x10) >> 4)
	     | ((value & 0x08) >> 2)
	     | ((value & 0x04) << 0)
	     | ((value & 0x02) << 2);
}

static unsigned int adv7611_read_cable_det(struct v4l2_subdev *sd)
{
	u8 value = io_read(sd, 0x6f);

	return value & 1;
}

860
static int adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
861
{
862 863
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
864 865

	return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl,
866
				info->read_cable_det(sd));
867 868
}

869 870
static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
		u8 prim_mode,
871
		const struct adv76xx_video_standards *predef_vid_timings,
872 873 874 875 876
		const struct v4l2_dv_timings *timings)
{
	int i;

	for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
877
		if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
878
					is_digital_input(sd) ? 250000 : 1000000))
879 880 881 882 883 884 885 886 887 888 889 890
			continue;
		io_write(sd, 0x00, predef_vid_timings[i].vid_std); /* video std */
		io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) +
				prim_mode); /* v_freq and prim mode */
		return 0;
	}

	return -1;
}

static int configure_predefined_video_timings(struct v4l2_subdev *sd,
		struct v4l2_dv_timings *timings)
891
{
892
	struct adv76xx_state *state = to_state(sd);
893 894 895 896
	int err;

	v4l2_dbg(1, debug, sd, "%s", __func__);

897
	if (adv76xx_has_afe(state)) {
898 899 900 901
		/* reset to default values */
		io_write(sd, 0x16, 0x43);
		io_write(sd, 0x17, 0x5a);
	}
902
	/* disable embedded syncs for auto graphics mode */
903
	cp_write_clr_set(sd, 0x81, 0x10, 0x00);
904 905 906 907 908 909 910 911 912 913 914
	cp_write(sd, 0x8f, 0x00);
	cp_write(sd, 0x90, 0x00);
	cp_write(sd, 0xa2, 0x00);
	cp_write(sd, 0xa3, 0x00);
	cp_write(sd, 0xa4, 0x00);
	cp_write(sd, 0xa5, 0x00);
	cp_write(sd, 0xa6, 0x00);
	cp_write(sd, 0xa7, 0x00);
	cp_write(sd, 0xab, 0x00);
	cp_write(sd, 0xac, 0x00);

915
	if (is_analog_input(sd)) {
916 917 918 919 920
		err = find_and_set_predefined_video_timings(sd,
				0x01, adv7604_prim_mode_comp, timings);
		if (err)
			err = find_and_set_predefined_video_timings(sd,
					0x02, adv7604_prim_mode_gr, timings);
921
	} else if (is_digital_input(sd)) {
922
		err = find_and_set_predefined_video_timings(sd,
923
				0x05, adv76xx_prim_mode_hdmi_comp, timings);
924 925
		if (err)
			err = find_and_set_predefined_video_timings(sd,
926
					0x06, adv76xx_prim_mode_hdmi_gr, timings);
927 928 929
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
930 931 932 933 934 935 936 937 938 939
		err = -1;
	}


	return err;
}

static void configure_custom_video_timings(struct v4l2_subdev *sd,
		const struct v4l2_bt_timings *bt)
{
940
	struct adv76xx_state *state = to_state(sd);
941 942 943 944 945 946 947
	u32 width = htotal(bt);
	u32 height = vtotal(bt);
	u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
	u16 cp_start_eav = width - bt->hfrontporch;
	u16 cp_start_vbi = height - bt->vfrontporch;
	u16 cp_end_vbi = bt->vsync + bt->vbackporch;
	u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
948
		((width * (ADV76XX_FSC / 100)) / ((u32)bt->pixelclock / 100)) : 0;
949 950 951 952
	const u8 pll[2] = {
		0xc0 | ((width >> 8) & 0x1f),
		width & 0xff
	};
953 954 955

	v4l2_dbg(2, debug, sd, "%s\n", __func__);

956
	if (is_analog_input(sd)) {
957 958 959 960
		/* auto graphics */
		io_write(sd, 0x00, 0x07); /* video std */
		io_write(sd, 0x01, 0x02); /* prim mode */
		/* enable embedded syncs for auto graphics mode */
961
		cp_write_clr_set(sd, 0x81, 0x10, 0x10);
962

963
		/* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
964 965
		/* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
		/* IO-map reg. 0x16 and 0x17 should be written in sequence */
966
		if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_IO,
967
						   0x16, 2, pll))
968 969 970 971
			v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");

		/* active video - horizontal timing */
		cp_write(sd, 0xa2, (cp_start_sav >> 4) & 0xff);
972
		cp_write(sd, 0xa3, ((cp_start_sav & 0x0f) << 4) |
973
				   ((cp_start_eav >> 8) & 0x0f));
974 975 976 977
		cp_write(sd, 0xa4, cp_start_eav & 0xff);

		/* active video - vertical timing */
		cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
978
		cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
979
				   ((cp_end_vbi >> 8) & 0xf));
980
		cp_write(sd, 0xa7, cp_end_vbi & 0xff);
981
	} else if (is_digital_input(sd)) {
982
		/* set default prim_mode/vid_std for HDMI
983
		   according to [REF_03, c. 4.2] */
984 985
		io_write(sd, 0x00, 0x02); /* video std */
		io_write(sd, 0x01, 0x06); /* prim mode */
986 987 988
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
989 990
	}

991 992 993 994 995
	cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
	cp_write(sd, 0x90, ch1_fr_ll & 0xff);
	cp_write(sd, 0xab, (height >> 4) & 0xff);
	cp_write(sd, 0xac, (height & 0x0f) << 4);
}
996

997
static void adv76xx_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
998
{
999
	struct adv76xx_state *state = to_state(sd);
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
	u8 offset_buf[4];

	if (auto_offset) {
		offset_a = 0x3ff;
		offset_b = 0x3ff;
		offset_c = 0x3ff;
	}

	v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
			__func__, auto_offset ? "Auto" : "Manual",
			offset_a, offset_b, offset_c);

	offset_buf[0] = (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
	offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
	offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
	offset_buf[3] = offset_c & 0x0ff;

	/* Registers must be written in this order with no i2c access in between */
1018
	if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_CP,
1019
					   0x77, 4, offset_buf))
1020 1021 1022
		v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
}

1023
static void adv76xx_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
1024
{
1025
	struct adv76xx_state *state = to_state(sd);
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
	u8 gain_buf[4];
	u8 gain_man = 1;
	u8 agc_mode_man = 1;

	if (auto_gain) {
		gain_man = 0;
		agc_mode_man = 0;
		gain_a = 0x100;
		gain_b = 0x100;
		gain_c = 0x100;
	}

	v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
			__func__, auto_gain ? "Auto" : "Manual",
			gain_a, gain_b, gain_c);

	gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
	gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
	gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
	gain_buf[3] = ((gain_c & 0x0ff));

	/* Registers must be written in this order with no i2c access in between */
1048
	if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_CP,
1049
					   0x73, 4, gain_buf))
1050 1051 1052
		v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
}

1053 1054
static void set_rgb_quantization_range(struct v4l2_subdev *sd)
{
1055
	struct adv76xx_state *state = to_state(sd);
1056 1057 1058 1059 1060 1061
	bool rgb_output = io_read(sd, 0x02) & 0x02;
	bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;

	v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
			__func__, state->rgb_quantization_range,
			rgb_output, hdmi_signal);
1062

1063 1064
	adv76xx_set_gain(sd, true, 0x0, 0x0, 0x0);
	adv76xx_set_offset(sd, true, 0x0, 0x0, 0x0);
1065

1066 1067
	switch (state->rgb_quantization_range) {
	case V4L2_DV_RGB_RANGE_AUTO:
1068
		if (state->selected_input == ADV7604_PAD_VGA_RGB) {
1069 1070
			/* Receiving analog RGB signal
			 * Set RGB full range (0-255) */
1071
			io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1072 1073 1074
			break;
		}

1075
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1076 1077
			/* Receiving analog YPbPr signal
			 * Set automode */
1078
			io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
1079 1080 1081
			break;
		}

1082
		if (hdmi_signal) {
1083 1084
			/* Receiving HDMI signal
			 * Set automode */
1085
			io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
1086 1087 1088 1089 1090 1091
			break;
		}

		/* Receiving DVI-D signal
		 * ADV7604 selects RGB limited range regardless of
		 * input format (CE/IT) in automatic mode */
1092
		if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
1093
			/* RGB limited range (16-235) */
1094
			io_write_clr_set(sd, 0x02, 0xf0, 0x00);
1095 1096
		} else {
			/* RGB full range (0-255) */
1097
			io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1098 1099

			if (is_digital_input(sd) && rgb_output) {
1100
				adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
1101
			} else {
1102 1103
				adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
				adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
1104
			}
1105 1106 1107
		}
		break;
	case V4L2_DV_RGB_RANGE_LIMITED:
1108
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1109
			/* YCrCb limited range (16-235) */
1110
			io_write_clr_set(sd, 0x02, 0xf0, 0x20);
1111
			break;
1112
		}
1113 1114

		/* RGB limited range (16-235) */
1115
		io_write_clr_set(sd, 0x02, 0xf0, 0x00);
1116

1117 1118
		break;
	case V4L2_DV_RGB_RANGE_FULL:
1119
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1120
			/* YCrCb full range (0-255) */
1121
			io_write_clr_set(sd, 0x02, 0xf0, 0x60);
1122 1123 1124 1125
			break;
		}

		/* RGB full range (0-255) */
1126
		io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1127 1128 1129 1130 1131 1132

		if (is_analog_input(sd) || hdmi_signal)
			break;

		/* Adjust gain/offset for DVI-D signals only */
		if (rgb_output) {
1133
			adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
1134
		} else {
1135 1136
			adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
			adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
1137
		}
1138 1139 1140 1141
		break;
	}
}

1142
static int adv76xx_s_ctrl(struct v4l2_ctrl *ctrl)
1143
{
1144
	struct v4l2_subdev *sd =
1145
		&container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
1146

1147
	struct adv76xx_state *state = to_state(sd);
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166

	switch (ctrl->id) {
	case V4L2_CID_BRIGHTNESS:
		cp_write(sd, 0x3c, ctrl->val);
		return 0;
	case V4L2_CID_CONTRAST:
		cp_write(sd, 0x3a, ctrl->val);
		return 0;
	case V4L2_CID_SATURATION:
		cp_write(sd, 0x3b, ctrl->val);
		return 0;
	case V4L2_CID_HUE:
		cp_write(sd, 0x3d, ctrl->val);
		return 0;
	case  V4L2_CID_DV_RX_RGB_RANGE:
		state->rgb_quantization_range = ctrl->val;
		set_rgb_quantization_range(sd);
		return 0;
	case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
1167
		if (!adv76xx_has_afe(state))
1168
			return -EINVAL;
1169 1170 1171 1172 1173 1174 1175 1176 1177
		/* Set the analog sampling phase. This is needed to find the
		   best sampling phase for analog video: an application or
		   driver has to try a number of phases and analyze the picture
		   quality before settling on the best performing phase. */
		afe_write(sd, 0xc8, ctrl->val);
		return 0;
	case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
		/* Use the default blue color for free running mode,
		   or supply your own. */
1178
		cp_write_clr_set(sd, 0xbf, 0x04, ctrl->val << 2);
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
		return 0;
	case V4L2_CID_ADV_RX_FREE_RUN_COLOR:
		cp_write(sd, 0xc0, (ctrl->val & 0xff0000) >> 16);
		cp_write(sd, 0xc1, (ctrl->val & 0x00ff00) >> 8);
		cp_write(sd, 0xc2, (u8)(ctrl->val & 0x0000ff));
		return 0;
	}
	return -EINVAL;
}

/* ----------------------------------------------------------------------- */

static inline bool no_power(struct v4l2_subdev *sd)
{
	/* Entire chip or CP powered off */
	return io_read(sd, 0x0c) & 0x24;
}

static inline bool no_signal_tmds(struct v4l2_subdev *sd)
{
1199
	struct adv76xx_state *state = to_state(sd);
1200 1201

	return !(io_read(sd, 0x6a) & (0x10 >> state->selected_input));
1202 1203 1204 1205
}

static inline bool no_lock_tmds(struct v4l2_subdev *sd)
{
1206 1207
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1208 1209

	return (io_read(sd, 0x6a) & info->tdms_lock_mask) != info->tdms_lock_mask;
1210 1211
}

1212 1213 1214 1215 1216
static inline bool is_hdmi(struct v4l2_subdev *sd)
{
	return hdmi_read(sd, 0x05) & 0x80;
}

1217 1218
static inline bool no_lock_sspd(struct v4l2_subdev *sd)
{
1219
	struct adv76xx_state *state = to_state(sd);
1220 1221 1222 1223 1224

	/*
	 * Chips without a AFE don't expose registers for the SSPD, so just assume
	 * that we have a lock.
	 */
1225
	if (adv76xx_has_afe(state))
1226 1227
		return false;

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
	/* TODO channel 2 */
	return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0);
}

static inline bool no_lock_stdi(struct v4l2_subdev *sd)
{
	/* TODO channel 2 */
	return !(cp_read(sd, 0xb1) & 0x80);
}

static inline bool no_signal(struct v4l2_subdev *sd)
{
	bool ret;

	ret = no_power(sd);

	ret |= no_lock_stdi(sd);
	ret |= no_lock_sspd(sd);

1247
	if (is_digital_input(sd)) {
1248 1249 1250 1251 1252 1253 1254 1255 1256
		ret |= no_lock_tmds(sd);
		ret |= no_signal_tmds(sd);
	}

	return ret;
}

static inline bool no_lock_cp(struct v4l2_subdev *sd)
{
1257
	struct adv76xx_state *state = to_state(sd);
1258

1259
	if (!adv76xx_has_afe(state))
1260 1261
		return false;

1262 1263 1264 1265 1266
	/* CP has detected a non standard number of lines on the incoming
	   video compared to what it is configured to receive by s_dv_timings */
	return io_read(sd, 0x12) & 0x01;
}

1267 1268 1269 1270 1271
static inline bool in_free_run(struct v4l2_subdev *sd)
{
	return cp_read(sd, 0xff) & 0x10;
}

1272
static int adv76xx_g_input_status(struct v4l2_subdev *sd, u32 *status)
1273 1274 1275 1276
{
	*status = 0;
	*status |= no_power(sd) ? V4L2_IN_ST_NO_POWER : 0;
	*status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0;
1277 1278 1279
	if (!in_free_run(sd) && no_lock_cp(sd))
		*status |= is_digital_input(sd) ?
			   V4L2_IN_ST_NO_SYNC : V4L2_IN_ST_NO_H_LOCK;
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

	v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status);

	return 0;
}

/* ----------------------------------------------------------------------- */

struct stdi_readback {
	u16 bl, lcf, lcvs;
	u8 hs_pol, vs_pol;
	bool interlaced;
};

static int stdi2dv_timings(struct v4l2_subdev *sd,
		struct stdi_readback *stdi,
		struct v4l2_dv_timings *timings)
{
1298 1299
	struct adv76xx_state *state = to_state(sd);
	u32 hfreq = (ADV76XX_FSC * 8) / stdi->bl;
1300 1301 1302
	u32 pix_clk;
	int i;

1303 1304
	for (i = 0; adv76xx_timings[i].bt.height; i++) {
		if (vtotal(&adv76xx_timings[i].bt) != stdi->lcf + 1)
1305
			continue;
1306
		if (adv76xx_timings[i].bt.vsync != stdi->lcvs)
1307 1308
			continue;

1309
		pix_clk = hfreq * htotal(&adv76xx_timings[i].bt);
1310

1311 1312 1313
		if ((pix_clk < adv76xx_timings[i].bt.pixelclock + 1000000) &&
		    (pix_clk > adv76xx_timings[i].bt.pixelclock - 1000000)) {
			*timings = adv76xx_timings[i];
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
			return 0;
		}
	}

	if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs,
			(stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
			(stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
			timings))
		return 0;
	if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
			(stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
			(stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
			state->aspect_ratio, timings))
		return 0;

1329 1330 1331 1332
	v4l2_dbg(2, debug, sd,
		"%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
		__func__, stdi->lcvs, stdi->lcf, stdi->bl,
		stdi->hs_pol, stdi->vs_pol);
1333 1334 1335
	return -1;
}

1336

1337 1338
static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
{
1339 1340
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1341 1342
	u8 polarity;

1343 1344 1345 1346 1347 1348
	if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
		v4l2_dbg(2, debug, sd, "%s: STDI and/or SSPD not locked\n", __func__);
		return -1;
	}

	/* read STDI */
1349
	stdi->bl = cp_read16(sd, 0xb1, 0x3fff);
1350
	stdi->lcf = cp_read16(sd, info->lcf_reg, 0x7ff);
1351 1352 1353
	stdi->lcvs = cp_read(sd, 0xb3) >> 3;
	stdi->interlaced = io_read(sd, 0x12) & 0x10;

1354
	if (adv76xx_has_afe(state)) {
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
		/* read SSPD */
		polarity = cp_read(sd, 0xb5);
		if ((polarity & 0x03) == 0x01) {
			stdi->hs_pol = polarity & 0x10
				     ? (polarity & 0x08 ? '+' : '-') : 'x';
			stdi->vs_pol = polarity & 0x40
				     ? (polarity & 0x20 ? '+' : '-') : 'x';
		} else {
			stdi->hs_pol = 'x';
			stdi->vs_pol = 'x';
		}
1366
	} else {
1367 1368 1369
		polarity = hdmi_read(sd, 0x05);
		stdi->hs_pol = polarity & 0x20 ? '+' : '-';
		stdi->vs_pol = polarity & 0x10 ? '+' : '-';
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	}

	if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
		v4l2_dbg(2, debug, sd,
			"%s: signal lost during readout of STDI/SSPD\n", __func__);
		return -1;
	}

	if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
		v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
		memset(stdi, 0, sizeof(struct stdi_readback));
		return -1;
	}

	v4l2_dbg(2, debug, sd,
		"%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
		__func__, stdi->lcf, stdi->bl, stdi->lcvs,
		stdi->hs_pol, stdi->vs_pol,
		stdi->interlaced ? "interlaced" : "progressive");

	return 0;
}

1393
static int adv76xx_enum_dv_timings(struct v4l2_subdev *sd,
1394 1395
			struct v4l2_enum_dv_timings *timings)
{
1396
	struct adv76xx_state *state = to_state(sd);
1397

1398
	if (timings->index >= ARRAY_SIZE(adv76xx_timings) - 1)
1399
		return -EINVAL;
1400 1401 1402 1403

	if (timings->pad >= state->source_pad)
		return -EINVAL;

1404
	memset(timings->reserved, 0, sizeof(timings->reserved));
1405
	timings->timings = adv76xx_timings[timings->index];
1406 1407 1408
	return 0;
}

1409
static int adv76xx_dv_timings_cap(struct v4l2_subdev *sd,
1410
			struct v4l2_dv_timings_cap *cap)
1411
{
1412
	struct adv76xx_state *state = to_state(sd);
1413 1414 1415 1416

	if (cap->pad >= state->source_pad)
		return -EINVAL;

1417 1418 1419
	cap->type = V4L2_DV_BT_656_1120;
	cap->bt.max_width = 1920;
	cap->bt.max_height = 1200;
1420
	cap->bt.min_pixelclock = 25000000;
1421

1422
	switch (cap->pad) {
1423
	case ADV76XX_PAD_HDMI_PORT_A:
1424 1425 1426
	case ADV7604_PAD_HDMI_PORT_B:
	case ADV7604_PAD_HDMI_PORT_C:
	case ADV7604_PAD_HDMI_PORT_D:
1427
		cap->bt.max_pixelclock = 225000000;
1428 1429 1430 1431
		break;
	case ADV7604_PAD_VGA_RGB:
	case ADV7604_PAD_VGA_COMP:
	default:
1432
		cap->bt.max_pixelclock = 170000000;
1433 1434 1435
		break;
	}

1436 1437 1438 1439 1440 1441 1442 1443
	cap->bt.standards = V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
			 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT;
	cap->bt.capabilities = V4L2_DV_BT_CAP_PROGRESSIVE |
		V4L2_DV_BT_CAP_REDUCED_BLANKING | V4L2_DV_BT_CAP_CUSTOM;
	return 0;
}

/* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
1444 1445
   if the format is listed in adv76xx_timings[] */
static void adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
1446 1447 1448 1449
		struct v4l2_dv_timings *timings)
{
	int i;

1450 1451
	for (i = 0; adv76xx_timings[i].bt.width; i++) {
		if (v4l2_match_dv_timings(timings, &adv76xx_timings[i],
1452
					is_digital_input(sd) ? 250000 : 1000000)) {
1453
			*timings = adv76xx_timings[i];
1454 1455 1456 1457 1458
			break;
		}
	}
}

1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
static unsigned int adv7604_read_hdmi_pixelclock(struct v4l2_subdev *sd)
{
	unsigned int freq;
	int a, b;

	a = hdmi_read(sd, 0x06);
	b = hdmi_read(sd, 0x3b);
	if (a < 0 || b < 0)
		return 0;
	freq =  a * 1000000 + ((b & 0x30) >> 4) * 250000;

	if (is_hdmi(sd)) {
		/* adjust for deep color mode */
		unsigned bits_per_channel = ((hdmi_read(sd, 0x0b) & 0x60) >> 4) + 8;

		freq = freq * 8 / bits_per_channel;
	}

	return freq;
}

static unsigned int adv7611_read_hdmi_pixelclock(struct v4l2_subdev *sd)
{
	int a, b;

	a = hdmi_read(sd, 0x51);
	b = hdmi_read(sd, 0x52);
	if (a < 0 || b < 0)
		return 0;
	return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128;
}

1491
static int adv76xx_query_dv_timings(struct v4l2_subdev *sd,
1492 1493
			struct v4l2_dv_timings *timings)
{
1494 1495
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1496 1497 1498 1499 1500 1501 1502 1503 1504
	struct v4l2_bt_timings *bt = &timings->bt;
	struct stdi_readback stdi;

	if (!timings)
		return -EINVAL;

	memset(timings, 0, sizeof(struct v4l2_dv_timings));

	if (no_signal(sd)) {
1505
		state->restart_stdi_once = true;
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
		v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
		return -ENOLINK;
	}

	/* read STDI */
	if (read_stdi(sd, &stdi)) {
		v4l2_dbg(1, debug, sd, "%s: STDI/SSPD not locked\n", __func__);
		return -ENOLINK;
	}
	bt->interlaced = stdi.interlaced ?
		V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;

1518
	if (is_digital_input(sd)) {
1519 1520
		timings->type = V4L2_DV_BT_656_1120;

1521 1522
		bt->width = hdmi_read16(sd, 0x07, info->linewidth_mask);
		bt->height = hdmi_read16(sd, 0x09, info->field0_height_mask);
1523
		bt->pixelclock = info->read_hdmi_pixelclock(sd);
1524 1525 1526 1527 1528 1529 1530 1531
		bt->hfrontporch = hdmi_read16(sd, 0x20, info->hfrontporch_mask);
		bt->hsync = hdmi_read16(sd, 0x22, info->hsync_mask);
		bt->hbackporch = hdmi_read16(sd, 0x24, info->hbackporch_mask);
		bt->vfrontporch = hdmi_read16(sd, 0x2a,
			info->field0_vfrontporch_mask) / 2;
		bt->vsync = hdmi_read16(sd, 0x2e, info->field0_vsync_mask) / 2;
		bt->vbackporch = hdmi_read16(sd, 0x32,
			info->field0_vbackporch_mask) / 2;
1532 1533 1534
		bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
			((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
		if (bt->interlaced == V4L2_DV_INTERLACED) {
1535 1536 1537 1538 1539 1540 1541 1542
			bt->height += hdmi_read16(sd, 0x0b,
				info->field1_height_mask);
			bt->il_vfrontporch = hdmi_read16(sd, 0x2c,
				info->field1_vfrontporch_mask) / 2;
			bt->il_vsync = hdmi_read16(sd, 0x30,
				info->field1_vsync_mask) / 2;
			bt->il_vbackporch = hdmi_read16(sd, 0x34,
				info->field1_vbackporch_mask) / 2;
1543
		}
1544
		adv76xx_fill_optional_dv_timings_fields(sd, timings);
1545 1546
	} else {
		/* find format
H
Hans Verkuil 已提交
1547
		 * Since LCVS values are inaccurate [REF_03, p. 275-276],
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
		 * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
		 */
		if (!stdi2dv_timings(sd, &stdi, timings))
			goto found;
		stdi.lcvs += 1;
		v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
		if (!stdi2dv_timings(sd, &stdi, timings))
			goto found;
		stdi.lcvs -= 2;
		v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
		if (stdi2dv_timings(sd, &stdi, timings)) {
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
			/*
			 * The STDI block may measure wrong values, especially
			 * for lcvs and lcf. If the driver can not find any
			 * valid timing, the STDI block is restarted to measure
			 * the video timings again. The function will return an
			 * error, but the restart of STDI will generate a new
			 * STDI interrupt and the format detection process will
			 * restart.
			 */
			if (state->restart_stdi_once) {
				v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
				/* TODO restart STDI for Sync Channel 2 */
				/* enter one-shot mode */
1572
				cp_write_clr_set(sd, 0x86, 0x06, 0x00);
1573
				/* trigger STDI restart */
1574
				cp_write_clr_set(sd, 0x86, 0x06, 0x04);
1575
				/* reset to continuous mode */
1576
				cp_write_clr_set(sd, 0x86, 0x06, 0x02);
1577 1578 1579
				state->restart_stdi_once = false;
				return -ENOLINK;
			}
1580 1581 1582
			v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
			return -ERANGE;
		}
1583
		state->restart_stdi_once = true;
1584 1585 1586 1587 1588 1589 1590 1591 1592
	}
found:

	if (no_signal(sd)) {
		v4l2_dbg(1, debug, sd, "%s: signal lost during readout\n", __func__);
		memset(timings, 0, sizeof(struct v4l2_dv_timings));
		return -ENOLINK;
	}

1593 1594
	if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
			(is_digital_input(sd) && bt->pixelclock > 225000000)) {
1595 1596 1597 1598 1599 1600
		v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
				__func__, (u32)bt->pixelclock);
		return -ERANGE;
	}

	if (debug > 1)
1601
		v4l2_print_dv_timings(sd->name, "adv76xx_query_dv_timings: ",
1602
				      timings, true);
1603 1604 1605 1606

	return 0;
}

1607
static int adv76xx_s_dv_timings(struct v4l2_subdev *sd,
1608 1609
		struct v4l2_dv_timings *timings)
{
1610
	struct adv76xx_state *state = to_state(sd);
1611
	struct v4l2_bt_timings *bt;
1612
	int err;
1613 1614 1615 1616

	if (!timings)
		return -EINVAL;

1617 1618 1619 1620 1621
	if (v4l2_match_dv_timings(&state->timings, timings, 0)) {
		v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
		return 0;
	}

1622 1623
	bt = &timings->bt;

1624 1625
	if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
			(is_digital_input(sd) && bt->pixelclock > 225000000)) {
1626 1627 1628 1629
		v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
				__func__, (u32)bt->pixelclock);
		return -ERANGE;
	}
1630

1631
	adv76xx_fill_optional_dv_timings_fields(sd, timings);
1632 1633 1634

	state->timings = *timings;

1635
	cp_write_clr_set(sd, 0x91, 0x40, bt->interlaced ? 0x40 : 0x00);
1636 1637 1638 1639 1640 1641 1642 1643

	/* Use prim_mode and vid_std when available */
	err = configure_predefined_video_timings(sd, timings);
	if (err) {
		/* custom settings when the video format
		 does not have prim_mode/vid_std */
		configure_custom_video_timings(sd, bt);
	}
1644 1645 1646 1647

	set_rgb_quantization_range(sd);

	if (debug > 1)
1648
		v4l2_print_dv_timings(sd->name, "adv76xx_s_dv_timings: ",
1649
				      timings, true);
1650 1651 1652
	return 0;
}

1653
static int adv76xx_g_dv_timings(struct v4l2_subdev *sd,
1654 1655
		struct v4l2_dv_timings *timings)
{
1656
	struct adv76xx_state *state = to_state(sd);
1657 1658 1659 1660 1661

	*timings = state->timings;
	return 0;
}

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
static void adv7604_set_termination(struct v4l2_subdev *sd, bool enable)
{
	hdmi_write(sd, 0x01, enable ? 0x00 : 0x78);
}

static void adv7611_set_termination(struct v4l2_subdev *sd, bool enable)
{
	hdmi_write(sd, 0x83, enable ? 0xfe : 0xff);
}

1672
static void enable_input(struct v4l2_subdev *sd)
1673
{
1674
	struct adv76xx_state *state = to_state(sd);
1675

1676
	if (is_analog_input(sd)) {
1677
		io_write(sd, 0x15, 0xb0);   /* Disable Tristate of Pins (no audio) */
1678
	} else if (is_digital_input(sd)) {
1679
		hdmi_write_clr_set(sd, 0x00, 0x03, state->selected_input);
1680
		state->info->set_termination(sd, true);
1681
		io_write(sd, 0x15, 0xa0);   /* Disable Tristate of Pins */
1682
		hdmi_write_clr_set(sd, 0x1a, 0x10, 0x00); /* Unmute audio */
1683 1684 1685
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
1686 1687 1688 1689 1690
	}
}

static void disable_input(struct v4l2_subdev *sd)
{
1691
	struct adv76xx_state *state = to_state(sd);
1692

1693
	hdmi_write_clr_set(sd, 0x1a, 0x10, 0x10); /* Mute audio */
1694
	msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 7.16.10] */
1695
	io_write(sd, 0x15, 0xbe);   /* Tristate all outputs from video core */
1696
	state->info->set_termination(sd, false);
1697 1698
}

1699
static void select_input(struct v4l2_subdev *sd)
1700
{
1701 1702
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1703

1704
	if (is_analog_input(sd)) {
1705
		adv76xx_write_reg_seq(sd, info->recommended_settings[0]);
1706 1707 1708 1709

		afe_write(sd, 0x00, 0x08); /* power up ADC */
		afe_write(sd, 0x01, 0x06); /* power up Analog Front End */
		afe_write(sd, 0xc8, 0x00); /* phase control */
1710 1711
	} else if (is_digital_input(sd)) {
		hdmi_write(sd, 0x00, state->selected_input & 0x03);
1712

1713
		adv76xx_write_reg_seq(sd, info->recommended_settings[1]);
1714

1715
		if (adv76xx_has_afe(state)) {
1716 1717 1718 1719 1720
			afe_write(sd, 0x00, 0xff); /* power down ADC */
			afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */
			afe_write(sd, 0xc8, 0x40); /* phase control */
		}

1721 1722 1723
		cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
		cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
		cp_write(sd, 0x40, 0x80); /* CP core pre-gain control. Graphics mode */
1724 1725 1726
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
1727 1728 1729
	}
}

1730
static int adv76xx_s_routing(struct v4l2_subdev *sd,
1731 1732
		u32 input, u32 output, u32 config)
{
1733
	struct adv76xx_state *state = to_state(sd);
1734

1735 1736 1737 1738 1739
	v4l2_dbg(2, debug, sd, "%s: input %d, selected input %d",
			__func__, input, state->selected_input);

	if (input == state->selected_input)
		return 0;
1740

1741 1742 1743
	if (input > state->info->max_port)
		return -EINVAL;

1744
	state->selected_input = input;
1745 1746 1747

	disable_input(sd);

1748
	select_input(sd);
1749

1750
	enable_input(sd);
1751 1752 1753 1754

	return 0;
}

1755
static int adv76xx_enum_mbus_code(struct v4l2_subdev *sd,
1756
				  struct v4l2_subdev_pad_config *cfg,
1757
				  struct v4l2_subdev_mbus_code_enum *code)
1758
{
1759
	struct adv76xx_state *state = to_state(sd);
1760 1761

	if (code->index >= state->info->nformats)
1762
		return -EINVAL;
1763 1764 1765

	code->code = state->info->formats[code->index].code;

1766 1767 1768
	return 0;
}

1769
static void adv76xx_fill_format(struct adv76xx_state *state,
1770
				struct v4l2_mbus_framefmt *format)
1771
{
1772
	memset(format, 0, sizeof(*format));
1773

1774 1775 1776
	format->width = state->timings.bt.width;
	format->height = state->timings.bt.height;
	format->field = V4L2_FIELD_NONE;
1777
	format->colorspace = V4L2_COLORSPACE_SRGB;
1778

1779
	if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
1780
		format->colorspace = (state->timings.bt.height <= 576) ?
1781
			V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
1782 1783 1784 1785 1786 1787 1788 1789 1790
}

/*
 * Compute the op_ch_sel value required to obtain on the bus the component order
 * corresponding to the selected format taking into account bus reordering
 * applied by the board at the output of the device.
 *
 * The following table gives the op_ch_value from the format component order
 * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
1791
 * adv76xx_bus_order value in row).
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
 *
 *           |	GBR(0)	GRB(1)	BGR(2)	RGB(3)	BRG(4)	RBG(5)
 * ----------+-------------------------------------------------
 * RGB (NOP) |	GBR	GRB	BGR	RGB	BRG	RBG
 * GRB (1-2) |	BGR	RGB	GBR	GRB	RBG	BRG
 * RBG (2-3) |	GRB	GBR	BRG	RBG	BGR	RGB
 * BGR (1-3) |	RBG	BRG	RGB	BGR	GRB	GBR
 * BRG (ROR) |	BRG	RBG	GRB	GBR	RGB	BGR
 * GBR (ROL) |	RGB	BGR	RBG	BRG	GBR	GRB
 */
1802
static unsigned int adv76xx_op_ch_sel(struct adv76xx_state *state)
1803 1804
{
#define _SEL(a,b,c,d,e,f)	{ \
1805 1806
	ADV76XX_OP_CH_SEL_##a, ADV76XX_OP_CH_SEL_##b, ADV76XX_OP_CH_SEL_##c, \
	ADV76XX_OP_CH_SEL_##d, ADV76XX_OP_CH_SEL_##e, ADV76XX_OP_CH_SEL_##f }
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
#define _BUS(x)			[ADV7604_BUS_ORDER_##x]

	static const unsigned int op_ch_sel[6][6] = {
		_BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
		_BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
		_BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
		_BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
		_BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
		_BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
	};

	return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
}

1821
static void adv76xx_setup_format(struct adv76xx_state *state)
1822 1823 1824
{
	struct v4l2_subdev *sd = &state->sd;

1825
	io_write_clr_set(sd, 0x02, 0x02,
1826
			state->format->rgb_out ? ADV76XX_RGB_OUT : 0);
1827 1828
	io_write(sd, 0x03, state->format->op_format_sel |
		 state->pdata.op_format_mode_sel);
1829
	io_write_clr_set(sd, 0x04, 0xe0, adv76xx_op_ch_sel(state));
1830
	io_write_clr_set(sd, 0x05, 0x01,
1831
			state->format->swap_cb_cr ? ADV76XX_OP_SWAP_CB_CR : 0);
1832 1833
}

1834 1835
static int adv76xx_get_format(struct v4l2_subdev *sd,
			      struct v4l2_subdev_pad_config *cfg,
1836 1837
			      struct v4l2_subdev_format *format)
{
1838
	struct adv76xx_state *state = to_state(sd);
1839 1840 1841 1842

	if (format->pad != state->source_pad)
		return -EINVAL;

1843
	adv76xx_fill_format(state, &format->format);
1844 1845 1846 1847

	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
		struct v4l2_mbus_framefmt *fmt;

1848
		fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
1849 1850 1851
		format->format.code = fmt->code;
	} else {
		format->format.code = state->format->code;
1852
	}
1853 1854 1855 1856

	return 0;
}

1857 1858
static int adv76xx_set_format(struct v4l2_subdev *sd,
			      struct v4l2_subdev_pad_config *cfg,
1859 1860
			      struct v4l2_subdev_format *format)
{
1861 1862
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_format_info *info;
1863 1864 1865 1866

	if (format->pad != state->source_pad)
		return -EINVAL;

1867
	info = adv76xx_format_info(state, format->format.code);
1868
	if (info == NULL)
1869
		info = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
1870

1871
	adv76xx_fill_format(state, &format->format);
1872 1873 1874 1875 1876
	format->format.code = info->code;

	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
		struct v4l2_mbus_framefmt *fmt;

1877
		fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
1878 1879 1880
		fmt->code = format->format.code;
	} else {
		state->format = info;
1881
		adv76xx_setup_format(state);
1882 1883
	}

1884 1885 1886
	return 0;
}

1887
static int adv76xx_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
1888
{
1889 1890
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
	const u8 irq_reg_0x43 = io_read(sd, 0x43);
	const u8 irq_reg_0x6b = io_read(sd, 0x6b);
	const u8 irq_reg_0x70 = io_read(sd, 0x70);
	u8 fmt_change_digital;
	u8 fmt_change;
	u8 tx_5v;

	if (irq_reg_0x43)
		io_write(sd, 0x44, irq_reg_0x43);
	if (irq_reg_0x70)
		io_write(sd, 0x71, irq_reg_0x70);
	if (irq_reg_0x6b)
		io_write(sd, 0x6c, irq_reg_0x6b);
1904

1905 1906
	v4l2_dbg(2, debug, sd, "%s: ", __func__);

1907
	/* format change */
1908
	fmt_change = irq_reg_0x43 & 0x98;
1909 1910 1911
	fmt_change_digital = is_digital_input(sd)
			   ? irq_reg_0x6b & info->fmt_change_digital_mask
			   : 0;
1912

1913 1914
	if (fmt_change || fmt_change_digital) {
		v4l2_dbg(1, debug, sd,
1915
			"%s: fmt_change = 0x%x, fmt_change_digital = 0x%x\n",
1916
			__func__, fmt_change, fmt_change_digital);
1917

1918
		v4l2_subdev_notify(sd, ADV76XX_FMT_CHANGE, NULL);
1919

1920 1921 1922
		if (handled)
			*handled = true;
	}
1923 1924 1925 1926 1927 1928 1929 1930 1931
	/* HDMI/DVI mode */
	if (irq_reg_0x6b & 0x01) {
		v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
			(io_read(sd, 0x6a) & 0x01) ? "HDMI" : "DVI");
		set_rgb_quantization_range(sd);
		if (handled)
			*handled = true;
	}

1932
	/* tx 5v detect */
1933
	tx_5v = io_read(sd, 0x70) & info->cable_det_mask;
1934 1935 1936
	if (tx_5v) {
		v4l2_dbg(1, debug, sd, "%s: tx_5v: 0x%x\n", __func__, tx_5v);
		io_write(sd, 0x71, tx_5v);
1937
		adv76xx_s_detect_tx_5v_ctrl(sd);
1938 1939 1940 1941 1942 1943
		if (handled)
			*handled = true;
	}
	return 0;
}

1944
static int adv76xx_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
1945
{
1946
	struct adv76xx_state *state = to_state(sd);
1947
	u8 *data = NULL;
1948

1949
	memset(edid->reserved, 0, sizeof(edid->reserved));
1950 1951

	switch (edid->pad) {
1952
	case ADV76XX_PAD_HDMI_PORT_A:
1953 1954 1955
	case ADV7604_PAD_HDMI_PORT_B:
	case ADV7604_PAD_HDMI_PORT_C:
	case ADV7604_PAD_HDMI_PORT_D:
1956 1957 1958 1959 1960 1961
		if (state->edid.present & (1 << edid->pad))
			data = state->edid.edid;
		break;
	default:
		return -EINVAL;
	}
1962 1963 1964 1965 1966 1967 1968

	if (edid->start_block == 0 && edid->blocks == 0) {
		edid->blocks = data ? state->edid.blocks : 0;
		return 0;
	}

	if (data == NULL)
1969 1970
		return -ENODATA;

1971 1972 1973 1974 1975 1976 1977 1978
	if (edid->start_block >= state->edid.blocks)
		return -EINVAL;

	if (edid->start_block + edid->blocks > state->edid.blocks)
		edid->blocks = state->edid.blocks - edid->start_block;

	memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);

1979 1980 1981
	return 0;
}

1982
static int get_edid_spa_location(const u8 *edid)
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
{
	u8 d;

	if ((edid[0x7e] != 1) ||
	    (edid[0x80] != 0x02) ||
	    (edid[0x81] != 0x03)) {
		return -1;
	}

	/* search Vendor Specific Data Block (tag 3) */
	d = edid[0x82] & 0x7f;
	if (d > 4) {
		int i = 0x84;
		int end = 0x80 + d;

		do {
			u8 tag = edid[i] >> 5;
			u8 len = edid[i] & 0x1f;

			if ((tag == 3) && (len >= 5))
				return i + 4;
			i += len + 1;
		} while (i < end);
	}
	return -1;
}

2010
static int adv76xx_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
2011
{
2012 2013
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
2014
	int spa_loc;
2015
	int err;
2016
	int i;
2017

2018 2019
	memset(edid->reserved, 0, sizeof(edid->reserved));

2020
	if (edid->pad > ADV7604_PAD_HDMI_PORT_D)
2021 2022 2023 2024
		return -EINVAL;
	if (edid->start_block != 0)
		return -EINVAL;
	if (edid->blocks == 0) {
2025
		/* Disable hotplug and I2C access to EDID RAM from DDC port */
2026
		state->edid.present &= ~(1 << edid->pad);
2027
		adv76xx_set_hpd(state, state->edid.present);
2028
		rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
2029

2030 2031 2032
		/* Fall back to a 16:9 aspect ratio */
		state->aspect_ratio.numerator = 16;
		state->aspect_ratio.denominator = 9;
2033 2034 2035 2036 2037 2038

		if (!state->edid.present)
			state->edid.blocks = 0;

		v4l2_dbg(2, debug, sd, "%s: clear EDID pad %d, edid.present = 0x%x\n",
				__func__, edid->pad, state->edid.present);
2039 2040
		return 0;
	}
2041 2042
	if (edid->blocks > 2) {
		edid->blocks = 2;
2043
		return -E2BIG;
2044 2045
	}

2046 2047 2048
	v4l2_dbg(2, debug, sd, "%s: write EDID pad %d, edid.present = 0x%x\n",
			__func__, edid->pad, state->edid.present);

2049
	/* Disable hotplug and I2C access to EDID RAM from DDC port */
2050
	cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
2051
	adv76xx_set_hpd(state, 0);
2052
	rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, 0x00);
2053

2054 2055 2056 2057
	spa_loc = get_edid_spa_location(edid->edid);
	if (spa_loc < 0)
		spa_loc = 0xc0; /* Default value [REF_02, p. 116] */

2058
	switch (edid->pad) {
2059
	case ADV76XX_PAD_HDMI_PORT_A:
2060 2061
		state->spa_port_a[0] = edid->edid[spa_loc];
		state->spa_port_a[1] = edid->edid[spa_loc + 1];
2062
		break;
2063
	case ADV7604_PAD_HDMI_PORT_B:
2064 2065
		rep_write(sd, 0x70, edid->edid[spa_loc]);
		rep_write(sd, 0x71, edid->edid[spa_loc + 1]);
2066
		break;
2067
	case ADV7604_PAD_HDMI_PORT_C:
2068 2069
		rep_write(sd, 0x72, edid->edid[spa_loc]);
		rep_write(sd, 0x73, edid->edid[spa_loc + 1]);
2070
		break;
2071
	case ADV7604_PAD_HDMI_PORT_D:
2072 2073
		rep_write(sd, 0x74, edid->edid[spa_loc]);
		rep_write(sd, 0x75, edid->edid[spa_loc + 1]);
2074
		break;
2075 2076
	default:
		return -EINVAL;
2077
	}
2078 2079 2080

	if (info->type == ADV7604) {
		rep_write(sd, 0x76, spa_loc & 0xff);
2081
		rep_write_clr_set(sd, 0x77, 0x40, (spa_loc & 0x100) >> 2);
2082 2083
	} else {
		/* FIXME: Where is the SPA location LSB register ? */
2084
		rep_write_clr_set(sd, 0x71, 0x01, (spa_loc & 0x100) >> 8);
2085
	}
2086

2087 2088
	edid->edid[spa_loc] = state->spa_port_a[0];
	edid->edid[spa_loc + 1] = state->spa_port_a[1];
2089 2090 2091

	memcpy(state->edid.edid, edid->edid, 128 * edid->blocks);
	state->edid.blocks = edid->blocks;
2092 2093
	state->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15],
			edid->edid[0x16]);
2094
	state->edid.present |= 1 << edid->pad;
2095 2096 2097

	err = edid_write_block(sd, 128 * edid->blocks, state->edid.edid);
	if (err < 0) {
2098
		v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad);
2099 2100 2101
		return err;
	}

2102
	/* adv76xx calculates the checksums and enables I2C access to internal
2103
	   EDID RAM from DDC port. */
2104
	rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
2105 2106

	for (i = 0; i < 1000; i++) {
2107
		if (rep_read(sd, info->edid_status_reg) & state->edid.present)
2108 2109 2110 2111 2112 2113 2114 2115
			break;
		mdelay(1);
	}
	if (i == 1000) {
		v4l2_err(sd, "error enabling edid (0x%x)\n", state->edid.present);
		return -EIO;
	}

2116 2117 2118 2119
	/* enable hotplug after 100 ms */
	queue_delayed_work(state->work_queues,
			&state->delayed_work_enable_hotplug, HZ / 10);
	return 0;
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
}

/*********** avi info frame CEA-861-E **************/

static void print_avi_infoframe(struct v4l2_subdev *sd)
{
	int i;
	u8 buf[14];
	u8 avi_len;
	u8 avi_ver;

2131
	if (!is_hdmi(sd)) {
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
		v4l2_info(sd, "receive DVI-D signal (AVI infoframe not supported)\n");
		return;
	}
	if (!(io_read(sd, 0x60) & 0x01)) {
		v4l2_info(sd, "AVI infoframe not received\n");
		return;
	}

	if (io_read(sd, 0x83) & 0x01) {
		v4l2_info(sd, "AVI infoframe checksum error has occurred earlier\n");
		io_write(sd, 0x85, 0x01); /* clear AVI_INF_CKS_ERR_RAW */
		if (io_read(sd, 0x83) & 0x01) {
			v4l2_info(sd, "AVI infoframe checksum error still present\n");
			io_write(sd, 0x85, 0x01); /* clear AVI_INF_CKS_ERR_RAW */
		}
	}

	avi_len = infoframe_read(sd, 0xe2);
	avi_ver = infoframe_read(sd, 0xe1);
	v4l2_info(sd, "AVI infoframe version %d (%d byte)\n",
			avi_ver, avi_len);

	if (avi_ver != 0x02)
		return;

	for (i = 0; i < 14; i++)
		buf[i] = infoframe_read(sd, i);

	v4l2_info(sd,
		"\t%02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
		buf[0], buf[1], buf[2], buf[3], buf[4], buf[5], buf[6], buf[7],
		buf[8], buf[9], buf[10], buf[11], buf[12], buf[13]);
}

2166
static int adv76xx_log_status(struct v4l2_subdev *sd)
2167
{
2168 2169
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
2170 2171 2172
	struct v4l2_dv_timings timings;
	struct stdi_readback stdi;
	u8 reg_io_0x02 = io_read(sd, 0x02);
2173 2174
	u8 edid_enabled;
	u8 cable_det;
2175

2176
	static const char * const csc_coeff_sel_rb[16] = {
2177 2178 2179 2180 2181
		"bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
		"reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
		"reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
		"reserved", "reserved", "reserved", "reserved", "manual"
	};
2182
	static const char * const input_color_space_txt[16] = {
2183 2184
		"RGB limited range (16-235)", "RGB full range (0-255)",
		"YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2185
		"xvYCC Bt.601", "xvYCC Bt.709",
2186 2187 2188 2189
		"YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
		"invalid", "invalid", "invalid", "invalid", "invalid",
		"invalid", "invalid", "automatic"
	};
2190
	static const char * const rgb_quantization_range_txt[] = {
2191 2192 2193 2194
		"Automatic",
		"RGB limited range (16-235)",
		"RGB full range (0-255)",
	};
2195
	static const char * const deep_color_mode_txt[4] = {
2196 2197 2198 2199 2200
		"8-bits per channel",
		"10-bits per channel",
		"12-bits per channel",
		"16-bits per channel (not supported)"
	};
2201 2202 2203

	v4l2_info(sd, "-----Chip status-----\n");
	v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
2204
	edid_enabled = rep_read(sd, info->edid_status_reg);
2205
	v4l2_info(sd, "EDID enabled port A: %s, B: %s, C: %s, D: %s\n",
2206 2207 2208 2209
			((edid_enabled & 0x01) ? "Yes" : "No"),
			((edid_enabled & 0x02) ? "Yes" : "No"),
			((edid_enabled & 0x04) ? "Yes" : "No"),
			((edid_enabled & 0x08) ? "Yes" : "No"));
2210 2211 2212 2213
	v4l2_info(sd, "CEC: %s\n", !!(cec_read(sd, 0x2a) & 0x01) ?
			"enabled" : "disabled");

	v4l2_info(sd, "-----Signal status-----\n");
2214
	cable_det = info->read_cable_det(sd);
2215
	v4l2_info(sd, "Cable detected (+5V power) port A: %s, B: %s, C: %s, D: %s\n",
2216 2217
			((cable_det & 0x01) ? "Yes" : "No"),
			((cable_det & 0x02) ? "Yes" : "No"),
2218
			((cable_det & 0x04) ? "Yes" : "No"),
2219
			((cable_det & 0x08) ? "Yes" : "No"));
2220 2221 2222 2223 2224 2225 2226 2227
	v4l2_info(sd, "TMDS signal detected: %s\n",
			no_signal_tmds(sd) ? "false" : "true");
	v4l2_info(sd, "TMDS signal locked: %s\n",
			no_lock_tmds(sd) ? "false" : "true");
	v4l2_info(sd, "SSPD locked: %s\n", no_lock_sspd(sd) ? "false" : "true");
	v4l2_info(sd, "STDI locked: %s\n", no_lock_stdi(sd) ? "false" : "true");
	v4l2_info(sd, "CP locked: %s\n", no_lock_cp(sd) ? "false" : "true");
	v4l2_info(sd, "CP free run: %s\n",
2228
			(in_free_run(sd)) ? "on" : "off");
2229 2230 2231
	v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
			io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
			(io_read(sd, 0x01) & 0x70) >> 4);
2232 2233 2234 2235 2236 2237 2238 2239 2240

	v4l2_info(sd, "-----Video Timings-----\n");
	if (read_stdi(sd, &stdi))
		v4l2_info(sd, "STDI: not locked\n");
	else
		v4l2_info(sd, "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %s, %chsync, %cvsync\n",
				stdi.lcf, stdi.bl, stdi.lcvs,
				stdi.interlaced ? "interlaced" : "progressive",
				stdi.hs_pol, stdi.vs_pol);
2241
	if (adv76xx_query_dv_timings(sd, &timings))
2242 2243
		v4l2_info(sd, "No video detected\n");
	else
2244 2245 2246 2247
		v4l2_print_dv_timings(sd->name, "Detected format: ",
				      &timings, true);
	v4l2_print_dv_timings(sd->name, "Configured format: ",
			      &state->timings, true);
2248

2249 2250 2251
	if (no_signal(sd))
		return 0;

2252 2253 2254 2255 2256 2257 2258 2259 2260
	v4l2_info(sd, "-----Color space-----\n");
	v4l2_info(sd, "RGB quantization range ctrl: %s\n",
			rgb_quantization_range_txt[state->rgb_quantization_range]);
	v4l2_info(sd, "Input color space: %s\n",
			input_color_space_txt[reg_io_0x02 >> 4]);
	v4l2_info(sd, "Output color space: %s %s, saturator %s\n",
			(reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
			(reg_io_0x02 & 0x04) ? "(16-235)" : "(0-255)",
			((reg_io_0x02 & 0x04) ^ (reg_io_0x02 & 0x01)) ?
2261
				"enabled" : "disabled");
2262
	v4l2_info(sd, "Color space conversion: %s\n",
2263
			csc_coeff_sel_rb[cp_read(sd, info->cp_csc) >> 4]);
2264

2265
	if (!is_digital_input(sd))
2266 2267 2268
		return 0;

	v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
2269 2270 2271 2272
	v4l2_info(sd, "Digital video port selected: %c\n",
			(hdmi_read(sd, 0x00) & 0x03) + 'A');
	v4l2_info(sd, "HDCP encrypted content: %s\n",
			(hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
2273 2274 2275
	v4l2_info(sd, "HDCP keys read: %s%s\n",
			(hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
			(hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
2276
	if (is_hdmi(sd)) {
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
		bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
		bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
		bool audio_mute = io_read(sd, 0x65) & 0x40;

		v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
				audio_pll_locked ? "locked" : "not locked",
				audio_sample_packet_detect ? "detected" : "not detected",
				audio_mute ? "muted" : "enabled");
		if (audio_pll_locked && audio_sample_packet_detect) {
			v4l2_info(sd, "Audio format: %s\n",
					(hdmi_read(sd, 0x07) & 0x20) ? "multi-channel" : "stereo");
		}
		v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
				(hdmi_read(sd, 0x5c) << 8) +
				(hdmi_read(sd, 0x5d) & 0xf0));
		v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
				(hdmi_read(sd, 0x5e) << 8) +
				hdmi_read(sd, 0x5f));
		v4l2_info(sd, "AV Mute: %s\n", (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");

		v4l2_info(sd, "Deep color mode: %s\n", deep_color_mode_txt[(hdmi_read(sd, 0x0b) & 0x60) >> 5]);

2299 2300 2301 2302 2303 2304 2305 2306
		print_avi_infoframe(sd);
	}

	return 0;
}

/* ----------------------------------------------------------------------- */

2307 2308
static const struct v4l2_ctrl_ops adv76xx_ctrl_ops = {
	.s_ctrl = adv76xx_s_ctrl,
2309 2310
};

2311 2312 2313
static const struct v4l2_subdev_core_ops adv76xx_core_ops = {
	.log_status = adv76xx_log_status,
	.interrupt_service_routine = adv76xx_isr,
2314
#ifdef CONFIG_VIDEO_ADV_DEBUG
2315 2316
	.g_register = adv76xx_g_register,
	.s_register = adv76xx_s_register,
2317 2318 2319
#endif
};

2320 2321 2322 2323 2324 2325
static const struct v4l2_subdev_video_ops adv76xx_video_ops = {
	.s_routing = adv76xx_s_routing,
	.g_input_status = adv76xx_g_input_status,
	.s_dv_timings = adv76xx_s_dv_timings,
	.g_dv_timings = adv76xx_g_dv_timings,
	.query_dv_timings = adv76xx_query_dv_timings,
2326 2327
};

2328 2329 2330 2331 2332 2333 2334 2335
static const struct v4l2_subdev_pad_ops adv76xx_pad_ops = {
	.enum_mbus_code = adv76xx_enum_mbus_code,
	.get_fmt = adv76xx_get_format,
	.set_fmt = adv76xx_set_format,
	.get_edid = adv76xx_get_edid,
	.set_edid = adv76xx_set_edid,
	.dv_timings_cap = adv76xx_dv_timings_cap,
	.enum_dv_timings = adv76xx_enum_dv_timings,
2336 2337
};

2338 2339 2340 2341
static const struct v4l2_subdev_ops adv76xx_ops = {
	.core = &adv76xx_core_ops,
	.video = &adv76xx_video_ops,
	.pad = &adv76xx_pad_ops,
2342 2343 2344 2345 2346
};

/* -------------------------- custom ctrls ---------------------------------- */

static const struct v4l2_ctrl_config adv7604_ctrl_analog_sampling_phase = {
2347
	.ops = &adv76xx_ctrl_ops,
2348 2349 2350 2351 2352 2353 2354 2355 2356
	.id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
	.name = "Analog Sampling Phase",
	.type = V4L2_CTRL_TYPE_INTEGER,
	.min = 0,
	.max = 0x1f,
	.step = 1,
	.def = 0,
};

2357 2358
static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color_manual = {
	.ops = &adv76xx_ctrl_ops,
2359 2360 2361 2362 2363 2364 2365 2366 2367
	.id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
	.name = "Free Running Color, Manual",
	.type = V4L2_CTRL_TYPE_BOOLEAN,
	.min = false,
	.max = true,
	.step = 1,
	.def = false,
};

2368 2369
static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color = {
	.ops = &adv76xx_ctrl_ops,
2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
	.id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
	.name = "Free Running Color",
	.type = V4L2_CTRL_TYPE_INTEGER,
	.min = 0x0,
	.max = 0xffffff,
	.step = 0x1,
	.def = 0x0,
};

/* ----------------------------------------------------------------------- */

2381
static int adv76xx_core_init(struct v4l2_subdev *sd)
2382
{
2383 2384 2385
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
	struct adv76xx_platform_data *pdata = &state->pdata;
2386 2387 2388 2389 2390 2391 2392

	hdmi_write(sd, 0x48,
		(pdata->disable_pwrdnb ? 0x80 : 0) |
		(pdata->disable_cable_det_rst ? 0x40 : 0));

	disable_input(sd);

2393 2394 2395 2396 2397 2398 2399
	if (pdata->default_input >= 0 &&
	    pdata->default_input < state->source_pad) {
		state->selected_input = pdata->default_input;
		select_input(sd);
		enable_input(sd);
	}

2400 2401 2402 2403 2404 2405
	/* power */
	io_write(sd, 0x0c, 0x42);   /* Power up part and power down VDP */
	io_write(sd, 0x0b, 0x44);   /* Power down ESDP block */
	cp_write(sd, 0xcf, 0x01);   /* Power down macrovision */

	/* video format */
2406
	io_write_clr_set(sd, 0x02, 0x0f,
2407 2408 2409
			pdata->alt_gamma << 3 |
			pdata->op_656_range << 2 |
			pdata->alt_data_sat << 0);
2410
	io_write_clr_set(sd, 0x05, 0x0e, pdata->blank_data << 3 |
2411 2412
			pdata->insert_av_codes << 2 |
			pdata->replicate_av_codes << 1);
2413
	adv76xx_setup_format(state);
2414 2415

	cp_write(sd, 0x69, 0x30);   /* Enable CP CSC */
2416 2417

	/* VS, HS polarities */
2418 2419
	io_write(sd, 0x06, 0xa0 | pdata->inv_vs_pol << 2 |
		 pdata->inv_hs_pol << 1 | pdata->inv_llc_pol);
2420 2421 2422 2423 2424 2425

	/* Adjust drive strength */
	io_write(sd, 0x14, 0x40 | pdata->dr_str_data << 4 |
				pdata->dr_str_clk << 2 |
				pdata->dr_str_sync);

2426 2427 2428
	cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01); /* HDMI free run */
	cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
	cp_write(sd, 0xf9, 0x23); /*  STDI ch. 1 - LCVS change threshold -
H
Hans Verkuil 已提交
2429
				      ADI recommended setting [REF_01, c. 2.3.3] */
2430
	cp_write(sd, 0x45, 0x23); /*  STDI ch. 2 - LCVS change threshold -
H
Hans Verkuil 已提交
2431
				      ADI recommended setting [REF_01, c. 2.3.3] */
2432 2433 2434
	cp_write(sd, 0xc9, 0x2d); /* use prim_mode and vid_std as free run resolution
				     for digital formats */

2435
	/* HDMI audio */
2436 2437 2438
	hdmi_write_clr_set(sd, 0x15, 0x03, 0x03); /* Mute on FIFO over-/underflow [REF_01, c. 1.2.18] */
	hdmi_write_clr_set(sd, 0x1a, 0x0e, 0x08); /* Wait 1 s before unmute */
	hdmi_write_clr_set(sd, 0x68, 0x06, 0x06); /* FIFO reset on over-/underflow [REF_01, c. 1.2.19] */
2439

2440 2441 2442
	/* TODO from platform data */
	afe_write(sd, 0xb5, 0x01);  /* Setting MCLK to 256Fs */

2443
	if (adv76xx_has_afe(state)) {
2444
		afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
2445
		io_write_clr_set(sd, 0x30, 1 << 4, pdata->output_bus_lsb_to_msb << 4);
2446
	}
2447 2448

	/* interrupts */
2449
	io_write(sd, 0x40, 0xc0 | pdata->int1_config); /* Configure INT1 */
2450
	io_write(sd, 0x46, 0x98); /* Enable SSPD, STDI and CP unlocked interrupts */
2451 2452 2453
	io_write(sd, 0x6e, info->fmt_change_digital_mask); /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
	io_write(sd, 0x73, info->cable_det_mask); /* Enable cable detection (+5v) interrupts */
	info->setup_irqs(sd);
2454 2455 2456 2457

	return v4l2_ctrl_handler_setup(sd->ctrl_handler);
}

2458 2459 2460 2461 2462 2463 2464 2465 2466 2467
static void adv7604_setup_irqs(struct v4l2_subdev *sd)
{
	io_write(sd, 0x41, 0xd7); /* STDI irq for any change, disable INT2 */
}

static void adv7611_setup_irqs(struct v4l2_subdev *sd)
{
	io_write(sd, 0x41, 0xd0); /* STDI irq for any change, disable INT2 */
}

2468
static void adv76xx_unregister_clients(struct adv76xx_state *state)
2469
{
2470 2471 2472 2473 2474 2475
	unsigned int i;

	for (i = 1; i < ARRAY_SIZE(state->i2c_clients); ++i) {
		if (state->i2c_clients[i])
			i2c_unregister_device(state->i2c_clients[i]);
	}
2476 2477
}

2478
static struct i2c_client *adv76xx_dummy_client(struct v4l2_subdev *sd,
2479 2480 2481 2482 2483 2484 2485 2486 2487
							u8 addr, u8 io_reg)
{
	struct i2c_client *client = v4l2_get_subdevdata(sd);

	if (addr)
		io_write(sd, io_reg, addr << 1);
	return i2c_new_dummy(client->adapter, io_read(sd, io_reg) >> 1);
}

2488
static const struct adv76xx_reg_seq adv7604_recommended_settings_afe[] = {
2489 2490
	/* reset ADI recommended settings for HDMI: */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x00 }, /* DDC bus active pull-up control */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x74 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0x74 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x63 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x88 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2e }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x00 }, /* enable automatic EQ changing */
2503 2504 2505

	/* set ADI recommended settings for digitizer */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
2506 2507 2508 2509 2510
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0x7b }, /* ADC noise shaping filter controls */
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x1f }, /* CP core gain controls */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x3e), 0x04 }, /* CP core pre-gain control */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0xc3), 0x39 }, /* CP coast control. Graphics mode */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x40), 0x5c }, /* CP core pre-gain control. Graphics mode */
2511

2512
	{ ADV76XX_REG_SEQ_TERM, 0 },
2513 2514
};

2515
static const struct adv76xx_reg_seq adv7604_recommended_settings_hdmi[] = {
2516 2517
	/* set ADI recommended settings for HDMI: */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x84 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x10 }, /* DDC bus active pull-up control */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x39 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xb6 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x03 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x8b }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2d }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x01 }, /* enable automatic EQ changing */
2529 2530 2531

	/* reset ADI recommended settings for digitizer */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
2532 2533
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0xfb }, /* ADC noise shaping filter controls */
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x0d }, /* CP core gain controls */
2534

2535
	{ ADV76XX_REG_SEQ_TERM, 0 },
2536 2537
};

2538
static const struct adv76xx_reg_seq adv7611_recommended_settings_hdmi[] = {
2539
	/* ADV7611 Register Settings Recommendations Rev 1.5, May 2014 */
2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x04 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x1e },

	{ ADV76XX_REG_SEQ_TERM, 0 },
2553 2554
};

2555
static const struct adv76xx_chip_info adv76xx_chip_info[] = {
2556 2557 2558
	[ADV7604] = {
		.type = ADV7604,
		.has_afe = true,
2559
		.max_port = ADV7604_PAD_VGA_COMP,
2560 2561 2562 2563 2564 2565 2566
		.num_dv_ports = 4,
		.edid_enable_reg = 0x77,
		.edid_status_reg = 0x7d,
		.lcf_reg = 0xb3,
		.tdms_lock_mask = 0xe0,
		.cable_det_mask = 0x1e,
		.fmt_change_digital_mask = 0xc1,
2567
		.cp_csc = 0xfc,
2568 2569
		.formats = adv7604_formats,
		.nformats = ARRAY_SIZE(adv7604_formats),
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
		.set_termination = adv7604_set_termination,
		.setup_irqs = adv7604_setup_irqs,
		.read_hdmi_pixelclock = adv7604_read_hdmi_pixelclock,
		.read_cable_det = adv7604_read_cable_det,
		.recommended_settings = {
		    [0] = adv7604_recommended_settings_afe,
		    [1] = adv7604_recommended_settings_hdmi,
		},
		.num_recommended_settings = {
		    [0] = ARRAY_SIZE(adv7604_recommended_settings_afe),
		    [1] = ARRAY_SIZE(adv7604_recommended_settings_hdmi),
		},
2582 2583
		.page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV7604_PAGE_AVLINK) |
			BIT(ADV76XX_PAGE_CEC) | BIT(ADV76XX_PAGE_INFOFRAME) |
2584
			BIT(ADV7604_PAGE_ESDP) | BIT(ADV7604_PAGE_DPP) |
2585 2586 2587
			BIT(ADV76XX_PAGE_AFE) | BIT(ADV76XX_PAGE_REP) |
			BIT(ADV76XX_PAGE_EDID) | BIT(ADV76XX_PAGE_HDMI) |
			BIT(ADV76XX_PAGE_TEST) | BIT(ADV76XX_PAGE_CP) |
2588
			BIT(ADV7604_PAGE_VDP),
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
		.linewidth_mask = 0xfff,
		.field0_height_mask = 0xfff,
		.field1_height_mask = 0xfff,
		.hfrontporch_mask = 0x3ff,
		.hsync_mask = 0x3ff,
		.hbackporch_mask = 0x3ff,
		.field0_vfrontporch_mask = 0x1fff,
		.field0_vsync_mask = 0x1fff,
		.field0_vbackporch_mask = 0x1fff,
		.field1_vfrontporch_mask = 0x1fff,
		.field1_vsync_mask = 0x1fff,
		.field1_vbackporch_mask = 0x1fff,
2601 2602 2603 2604
	},
	[ADV7611] = {
		.type = ADV7611,
		.has_afe = false,
2605
		.max_port = ADV76XX_PAD_HDMI_PORT_A,
2606 2607 2608 2609 2610 2611 2612
		.num_dv_ports = 1,
		.edid_enable_reg = 0x74,
		.edid_status_reg = 0x76,
		.lcf_reg = 0xa3,
		.tdms_lock_mask = 0x43,
		.cable_det_mask = 0x01,
		.fmt_change_digital_mask = 0x03,
2613
		.cp_csc = 0xf4,
2614 2615
		.formats = adv7611_formats,
		.nformats = ARRAY_SIZE(adv7611_formats),
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
		.set_termination = adv7611_set_termination,
		.setup_irqs = adv7611_setup_irqs,
		.read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
		.read_cable_det = adv7611_read_cable_det,
		.recommended_settings = {
		    [1] = adv7611_recommended_settings_hdmi,
		},
		.num_recommended_settings = {
		    [1] = ARRAY_SIZE(adv7611_recommended_settings_hdmi),
		},
2626 2627 2628 2629
		.page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
			BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
			BIT(ADV76XX_PAGE_REP) |  BIT(ADV76XX_PAGE_EDID) |
			BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
		.linewidth_mask = 0x1fff,
		.field0_height_mask = 0x1fff,
		.field1_height_mask = 0x1fff,
		.hfrontporch_mask = 0x1fff,
		.hsync_mask = 0x1fff,
		.hbackporch_mask = 0x1fff,
		.field0_vfrontporch_mask = 0x3fff,
		.field0_vsync_mask = 0x3fff,
		.field0_vbackporch_mask = 0x3fff,
		.field1_vfrontporch_mask = 0x3fff,
		.field1_vsync_mask = 0x3fff,
		.field1_vbackporch_mask = 0x3fff,
2642 2643 2644
	},
};

2645
static const struct i2c_device_id adv76xx_i2c_id[] = {
2646 2647
	{ "adv7604", (kernel_ulong_t)&adv76xx_chip_info[ADV7604] },
	{ "adv7611", (kernel_ulong_t)&adv76xx_chip_info[ADV7611] },
2648 2649
	{ }
};
2650
MODULE_DEVICE_TABLE(i2c, adv76xx_i2c_id);
2651

2652
static const struct of_device_id adv76xx_of_id[] __maybe_unused = {
2653
	{ .compatible = "adi,adv7611", .data = &adv76xx_chip_info[ADV7611] },
2654 2655
	{ }
};
2656
MODULE_DEVICE_TABLE(of, adv76xx_of_id);
2657

2658
static int adv76xx_parse_dt(struct adv76xx_state *state)
2659
{
2660 2661 2662 2663 2664
	struct v4l2_of_endpoint bus_cfg;
	struct device_node *endpoint;
	struct device_node *np;
	unsigned int flags;

2665
	np = state->i2c_clients[ADV76XX_PAGE_IO]->dev.of_node;
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690

	/* Parse the endpoint. */
	endpoint = of_graph_get_next_endpoint(np, NULL);
	if (!endpoint)
		return -EINVAL;

	v4l2_of_parse_endpoint(endpoint, &bus_cfg);
	of_node_put(endpoint);

	flags = bus_cfg.bus.parallel.flags;

	if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
		state->pdata.inv_hs_pol = 1;

	if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
		state->pdata.inv_vs_pol = 1;

	if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
		state->pdata.inv_llc_pol = 1;

	if (bus_cfg.bus_type == V4L2_MBUS_BT656) {
		state->pdata.insert_av_codes = 1;
		state->pdata.op_656_range = 1;
	}

2691
	/* Disable the interrupt for now as no DT-based board uses it. */
2692
	state->pdata.int1_config = ADV76XX_INT1_CONFIG_DISABLED;
2693 2694 2695

	/* Use the default I2C addresses. */
	state->pdata.i2c_addresses[ADV7604_PAGE_AVLINK] = 0x42;
2696 2697
	state->pdata.i2c_addresses[ADV76XX_PAGE_CEC] = 0x40;
	state->pdata.i2c_addresses[ADV76XX_PAGE_INFOFRAME] = 0x3e;
2698 2699
	state->pdata.i2c_addresses[ADV7604_PAGE_ESDP] = 0x38;
	state->pdata.i2c_addresses[ADV7604_PAGE_DPP] = 0x3c;
2700 2701 2702 2703 2704 2705
	state->pdata.i2c_addresses[ADV76XX_PAGE_AFE] = 0x26;
	state->pdata.i2c_addresses[ADV76XX_PAGE_REP] = 0x32;
	state->pdata.i2c_addresses[ADV76XX_PAGE_EDID] = 0x36;
	state->pdata.i2c_addresses[ADV76XX_PAGE_HDMI] = 0x34;
	state->pdata.i2c_addresses[ADV76XX_PAGE_TEST] = 0x30;
	state->pdata.i2c_addresses[ADV76XX_PAGE_CP] = 0x22;
2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
	state->pdata.i2c_addresses[ADV7604_PAGE_VDP] = 0x24;

	/* Hardcode the remaining platform data fields. */
	state->pdata.disable_pwrdnb = 0;
	state->pdata.disable_cable_det_rst = 0;
	state->pdata.default_input = -1;
	state->pdata.blank_data = 1;
	state->pdata.alt_data_sat = 1;
	state->pdata.op_format_mode_sel = ADV7604_OP_FORMAT_MODE0;
	state->pdata.bus_order = ADV7604_BUS_ORDER_RGB;

	return 0;
}

2720
static int adv76xx_probe(struct i2c_client *client,
2721 2722
			 const struct i2c_device_id *id)
{
2723 2724
	static const struct v4l2_dv_timings cea640x480 =
		V4L2_DV_BT_CEA_640X480P59_94;
2725
	struct adv76xx_state *state;
2726 2727
	struct v4l2_ctrl_handler *hdl;
	struct v4l2_subdev *sd;
2728
	unsigned int i;
2729
	u16 val;
2730 2731 2732 2733 2734
	int err;

	/* Check if the adapter supports the needed features */
	if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
		return -EIO;
2735
	v4l_dbg(1, debug, client, "detecting adv76xx client on address 0x%x\n",
2736 2737
			client->addr << 1);

2738
	state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
2739
	if (!state) {
2740
		v4l_err(client, "Could not allocate adv76xx_state memory!\n");
2741 2742 2743
		return -ENOMEM;
	}

2744
	state->i2c_clients[ADV76XX_PAGE_IO] = client;
2745

2746 2747
	/* initialize variables */
	state->restart_stdi_once = true;
2748
	state->selected_input = ~0;
2749

2750 2751 2752
	if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) {
		const struct of_device_id *oid;

2753
		oid = of_match_node(adv76xx_of_id, client->dev.of_node);
2754 2755
		state->info = oid->data;

2756
		err = adv76xx_parse_dt(state);
2757 2758 2759 2760 2761
		if (err < 0) {
			v4l_err(client, "DT parsing error\n");
			return err;
		}
	} else if (client->dev.platform_data) {
2762
		struct adv76xx_platform_data *pdata = client->dev.platform_data;
2763

2764
		state->info = (const struct adv76xx_chip_info *)id->driver_data;
2765 2766
		state->pdata = *pdata;
	} else {
2767
		v4l_err(client, "No platform data!\n");
2768
		return -ENODEV;
2769
	}
2770 2771 2772 2773

	/* Request GPIOs. */
	for (i = 0; i < state->info->num_dv_ports; ++i) {
		state->hpd_gpio[i] =
2774 2775
			devm_gpiod_get_index_optional(&client->dev, "hpd", i,
						      GPIOD_OUT_LOW);
2776
		if (IS_ERR(state->hpd_gpio[i]))
2777
			return PTR_ERR(state->hpd_gpio[i]);
2778

2779 2780
		if (state->hpd_gpio[i])
			v4l_info(client, "Handling HPD %u GPIO\n", i);
2781 2782
	}

2783
	state->timings = cea640x480;
2784
	state->format = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
2785 2786

	sd = &state->sd;
2787
	v4l2_i2c_subdev_init(sd, client, &adv76xx_ops);
2788 2789 2790
	snprintf(sd->name, sizeof(sd->name), "%s %d-%04x",
		id->name, i2c_adapter_id(client->adapter),
		client->addr);
2791 2792
	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;

2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812
	/*
	 * Verify that the chip is present. On ADV7604 the RD_INFO register only
	 * identifies the revision, while on ADV7611 it identifies the model as
	 * well. Use the HDMI slave address on ADV7604 and RD_INFO on ADV7611.
	 */
	if (state->info->type == ADV7604) {
		val = adv_smbus_read_byte_data_check(client, 0xfb, false);
		if (val != 0x68) {
			v4l2_info(sd, "not an adv7604 on address 0x%x\n",
					client->addr << 1);
			return -ENODEV;
		}
	} else {
		val = (adv_smbus_read_byte_data_check(client, 0xea, false) << 8)
		    | (adv_smbus_read_byte_data_check(client, 0xeb, false) << 0);
		if (val != 0x2051) {
			v4l2_info(sd, "not an adv7611 on address 0x%x\n",
					client->addr << 1);
			return -ENODEV;
		}
2813 2814 2815 2816
	}

	/* control handlers */
	hdl = &state->hdl;
2817
	v4l2_ctrl_handler_init(hdl, adv76xx_has_afe(state) ? 9 : 8);
2818

2819
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2820
			V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
2821
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2822
			V4L2_CID_CONTRAST, 0, 255, 1, 128);
2823
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2824
			V4L2_CID_SATURATION, 0, 255, 1, 128);
2825
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2826 2827 2828 2829
			V4L2_CID_HUE, 0, 128, 1, 0);

	/* private controls */
	state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
2830 2831
			V4L2_CID_DV_RX_POWER_PRESENT, 0,
			(1 << state->info->num_dv_ports) - 1, 0, 0);
2832
	state->rgb_quantization_range_ctrl =
2833
		v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
2834 2835 2836 2837
			V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
			0, V4L2_DV_RGB_RANGE_AUTO);

	/* custom controls */
2838
	if (adv76xx_has_afe(state))
2839 2840
		state->analog_sampling_phase_ctrl =
			v4l2_ctrl_new_custom(hdl, &adv7604_ctrl_analog_sampling_phase, NULL);
2841
	state->free_run_color_manual_ctrl =
2842
		v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color_manual, NULL);
2843
	state->free_run_color_ctrl =
2844
		v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color, NULL);
2845 2846 2847 2848 2849 2850

	sd->ctrl_handler = hdl;
	if (hdl->error) {
		err = hdl->error;
		goto err_hdl;
	}
2851 2852
	state->detect_tx_5v_ctrl->is_private = true;
	state->rgb_quantization_range_ctrl->is_private = true;
2853
	if (adv76xx_has_afe(state))
2854
		state->analog_sampling_phase_ctrl->is_private = true;
2855 2856 2857
	state->free_run_color_manual_ctrl->is_private = true;
	state->free_run_color_ctrl->is_private = true;

2858
	if (adv76xx_s_detect_tx_5v_ctrl(sd)) {
2859 2860 2861 2862
		err = -ENODEV;
		goto err_hdl;
	}

2863
	for (i = 1; i < ADV76XX_PAGE_MAX; ++i) {
2864 2865
		if (!(BIT(i) & state->info->page_mask))
			continue;
2866

2867
		state->i2c_clients[i] =
2868
			adv76xx_dummy_client(sd, state->pdata.i2c_addresses[i],
2869 2870
					     0xf2 + i);
		if (state->i2c_clients[i] == NULL) {
2871
			err = -ENOMEM;
2872
			v4l2_err(sd, "failed to create i2c client %u\n", i);
2873 2874 2875
			goto err_i2c;
		}
	}
2876

2877 2878 2879 2880 2881 2882 2883 2884 2885
	/* work queues */
	state->work_queues = create_singlethread_workqueue(client->name);
	if (!state->work_queues) {
		v4l2_err(sd, "Could not create work queue\n");
		err = -ENOMEM;
		goto err_i2c;
	}

	INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
2886
			adv76xx_delayed_work_enable_hotplug);
2887

2888 2889 2890 2891 2892 2893 2894 2895
	state->source_pad = state->info->num_dv_ports
			  + (state->info->has_afe ? 2 : 0);
	for (i = 0; i < state->source_pad; ++i)
		state->pads[i].flags = MEDIA_PAD_FL_SINK;
	state->pads[state->source_pad].flags = MEDIA_PAD_FL_SOURCE;

	err = media_entity_init(&sd->entity, state->source_pad + 1,
				state->pads, 0);
2896 2897 2898
	if (err)
		goto err_work_queues;

2899
	err = adv76xx_core_init(sd);
2900 2901 2902 2903
	if (err)
		goto err_entity;
	v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
			client->addr << 1, client->adapter->name);
2904 2905 2906 2907 2908

	err = v4l2_async_register_subdev(sd);
	if (err)
		goto err_entity;

2909 2910 2911 2912 2913 2914 2915 2916
	return 0;

err_entity:
	media_entity_cleanup(&sd->entity);
err_work_queues:
	cancel_delayed_work(&state->delayed_work_enable_hotplug);
	destroy_workqueue(state->work_queues);
err_i2c:
2917
	adv76xx_unregister_clients(state);
2918 2919 2920 2921 2922 2923 2924
err_hdl:
	v4l2_ctrl_handler_free(hdl);
	return err;
}

/* ----------------------------------------------------------------------- */

2925
static int adv76xx_remove(struct i2c_client *client)
2926 2927
{
	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2928
	struct adv76xx_state *state = to_state(sd);
2929 2930 2931

	cancel_delayed_work(&state->delayed_work_enable_hotplug);
	destroy_workqueue(state->work_queues);
2932
	v4l2_async_unregister_subdev(sd);
2933
	media_entity_cleanup(&sd->entity);
2934
	adv76xx_unregister_clients(to_state(sd));
2935 2936 2937 2938 2939 2940
	v4l2_ctrl_handler_free(sd->ctrl_handler);
	return 0;
}

/* ----------------------------------------------------------------------- */

2941
static struct i2c_driver adv76xx_driver = {
2942 2943 2944
	.driver = {
		.owner = THIS_MODULE,
		.name = "adv7604",
2945
		.of_match_table = of_match_ptr(adv76xx_of_id),
2946
	},
2947 2948 2949
	.probe = adv76xx_probe,
	.remove = adv76xx_remove,
	.id_table = adv76xx_i2c_id,
2950 2951
};

2952
module_i2c_driver(adv76xx_driver);