clock.c 10.3 KB
Newer Older
1 2 3
/*
 *  linux/arch/arm/mach-omap2/clock.c
 *
4 5
 *  Copyright (C) 2005-2008 Texas Instruments, Inc.
 *  Copyright (C) 2004-2008 Nokia Corporation
6
 *
7 8
 *  Contacts:
 *  Richard Woodruff <r-woodruff2@ti.com>
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *  Paul Walmsley
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#undef DEBUG

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/device.h>
#include <linux/list.h>
#include <linux/errno.h>
#include <linux/delay.h>
#include <linux/clk.h>
24
#include <linux/io.h>
25
#include <linux/bitops.h>
26

27 28 29 30
#include <plat/clock.h>
#include <plat/clockdomain.h>
#include <plat/cpu.h>
#include <plat/prcm.h>
31 32 33 34 35 36 37 38 39 40 41

#include "clock.h"
#include "prm.h"
#include "prm-regbits-24xx.h"
#include "cm.h"
#include "cm-regbits-24xx.h"
#include "cm-regbits-34xx.h"

u8 cpu_mask;

/*-------------------------------------------------------------------------
42
 * OMAP2/3/4 specific clock functions
43 44
 *-------------------------------------------------------------------------*/

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
/* Private functions */

/**
 * _omap2_module_wait_ready - wait for an OMAP module to leave IDLE
 * @clk: struct clk * belonging to the module
 *
 * If the necessary clocks for the OMAP hardware IP block that
 * corresponds to clock @clk are enabled, then wait for the module to
 * indicate readiness (i.e., to leave IDLE).  This code does not
 * belong in the clock code and will be moved in the medium term to
 * module-dependent code.  No return value.
 */
static void _omap2_module_wait_ready(struct clk *clk)
{
	void __iomem *companion_reg, *idlest_reg;
60
	u8 other_bit, idlest_bit, idlest_val;
61 62 63 64 65 66 67 68

	/* Not all modules have multiple clocks that their IDLEST depends on */
	if (clk->ops->find_companion) {
		clk->ops->find_companion(clk, &companion_reg, &other_bit);
		if (!(__raw_readl(companion_reg) & (1 << other_bit)))
			return;
	}

69
	clk->ops->find_idlest(clk, &idlest_reg, &idlest_bit, &idlest_val);
70

71 72
	omap2_cm_wait_idlest(idlest_reg, (1 << idlest_bit), idlest_val,
			     clk->name);
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
}

/* Enables clock without considering parent dependencies or use count
 * REVISIT: Maybe change this to use clk->enable like on omap1?
 */
static int _omap2_clk_enable(struct clk *clk)
{
	return clk->ops->enable(clk);
}

/* Disables clock without considering parent dependencies or use count */
static void _omap2_clk_disable(struct clk *clk)
{
	clk->ops->disable(clk);
}

/* Public functions */

91
/**
92
 * omap2xxx_clk_commit - commit clock parent/rate changes in hardware
93 94 95 96 97 98
 * @clk: struct clk *
 *
 * If @clk has the DELAYED_APP flag set, meaning that parent/rate changes
 * don't take effect until the VALID_CONFIG bit is written, write the
 * VALID_CONFIG bit and wait for the write to complete.  No return value.
 */
99
void omap2xxx_clk_commit(struct clk *clk)
100 101 102 103 104 105 106 107
{
	if (!cpu_is_omap24xx())
		return;

	if (!(clk->flags & DELAYED_APP))
		return;

	prm_write_mod_reg(OMAP24XX_VALID_CONFIG, OMAP24XX_GR_MOD,
108
		OMAP2_PRCM_CLKCFG_CTRL_OFFSET);
109
	/* OCP barrier */
110
	prm_read_mod_reg(OMAP24XX_GR_MOD, OMAP2_PRCM_CLKCFG_CTRL_OFFSET);
111 112
}

113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
/**
 * omap2_init_clk_clkdm - look up a clockdomain name, store pointer in clk
 * @clk: OMAP clock struct ptr to use
 *
 * Convert a clockdomain name stored in a struct clk 'clk' into a
 * clockdomain pointer, and save it into the struct clk.  Intended to be
 * called during clk_register().  No return value.
 */
void omap2_init_clk_clkdm(struct clk *clk)
{
	struct clockdomain *clkdm;

	if (!clk->clkdm_name)
		return;

	clkdm = clkdm_lookup(clk->clkdm_name);
	if (clkdm) {
		pr_debug("clock: associated clk %s to clkdm %s\n",
			 clk->name, clk->clkdm_name);
		clk->clkdm = clkdm;
	} else {
		pr_debug("clock: could not associate clk %s to "
			 "clkdm %s\n", clk->name, clk->clkdm_name);
	}
}

139
/**
140 141 142 143 144 145 146 147
 * omap2_clk_dflt_find_companion - find companion clock to @clk
 * @clk: struct clk * to find the companion clock of
 * @other_reg: void __iomem ** to return the companion clock CM_*CLKEN va in
 * @other_bit: u8 ** to return the companion clock bit shift in
 *
 * Note: We don't need special code here for INVERT_ENABLE for the
 * time being since INVERT_ENABLE only applies to clocks enabled by
 * CM_CLKEN_PLL
148
 *
149 150 151 152 153 154 155 156 157 158
 * Convert CM_ICLKEN* <-> CM_FCLKEN*.  This conversion assumes it's
 * just a matter of XORing the bits.
 *
 * Some clocks don't have companion clocks.  For example, modules with
 * only an interface clock (such as MAILBOXES) don't have a companion
 * clock.  Right now, this code relies on the hardware exporting a bit
 * in the correct companion register that indicates that the
 * nonexistent 'companion clock' is active.  Future patches will
 * associate this type of code with per-module data structures to
 * avoid this issue, and remove the casts.  No return value.
159
 */
160 161
void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
				   u8 *other_bit)
162
{
163
	u32 r;
164 165

	/*
166 167
	 * Convert CM_ICLKEN* <-> CM_FCLKEN*.  This conversion assumes
	 * it's just a matter of XORing the bits.
168
	 */
169
	r = ((__force u32)clk->enable_reg ^ (CM_FCLKEN ^ CM_ICLKEN));
170

171 172 173
	*other_reg = (__force void __iomem *)r;
	*other_bit = clk->enable_bit;
}
174

175 176 177 178
/**
 * omap2_clk_dflt_find_idlest - find CM_IDLEST reg va, bit shift for @clk
 * @clk: struct clk * to find IDLEST info for
 * @idlest_reg: void __iomem ** to return the CM_IDLEST va in
179 180
 * @idlest_bit: u8 * to return the CM_IDLEST bit shift in
 * @idlest_val: u8 * to return the idle status indicator
181 182 183 184 185 186 187
 *
 * Return the CM_IDLEST register address and bit shift corresponding
 * to the module that "owns" this clock.  This default code assumes
 * that the CM_IDLEST bit shift is the CM_*CLKEN bit shift, and that
 * the IDLEST register address ID corresponds to the CM_*CLKEN
 * register address ID (e.g., that CM_FCLKEN2 corresponds to
 * CM_IDLEST2).  This is not true for all modules.  No return value.
188
 */
189
void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
190
				u8 *idlest_bit, u8 *idlest_val)
191
{
192
	u32 r;
193

194 195 196
	r = (((__force u32)clk->enable_reg & ~0xf0) | 0x20);
	*idlest_reg = (__force void __iomem *)r;
	*idlest_bit = clk->enable_bit;
197 198 199 200 201 202 203 204 205 206 207 208 209

	/*
	 * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
	 * 34xx reverses this, just to keep us on our toes
	 * AM35xx uses both, depending on the module.
	 */
	if (cpu_is_omap24xx())
		*idlest_val = OMAP24XX_CM_IDLEST_VAL;
	else if (cpu_is_omap34xx())
		*idlest_val = OMAP34XX_CM_IDLEST_VAL;
	else
		BUG();

210
}
211

212
int omap2_dflt_clk_enable(struct clk *clk)
213
{
214
	u32 v;
215

216
	if (unlikely(clk->enable_reg == NULL)) {
217
		pr_err("clock.c: Enable for %s without enable code\n",
218 219 220 221
		       clk->name);
		return 0; /* REVISIT: -EINVAL */
	}

222
	v = __raw_readl(clk->enable_reg);
223
	if (clk->flags & INVERT_ENABLE)
224
		v &= ~(1 << clk->enable_bit);
225
	else
226 227
		v |= (1 << clk->enable_bit);
	__raw_writel(v, clk->enable_reg);
228
	v = __raw_readl(clk->enable_reg); /* OCP barrier */
229

230
	if (clk->ops->find_idlest)
231
		_omap2_module_wait_ready(clk);
232

233
	return 0;
234 235
}

236
void omap2_dflt_clk_disable(struct clk *clk)
237
{
238
	u32 v;
239

240
	if (!clk->enable_reg) {
241 242 243 244 245 246 247 248 249
		/*
		 * 'Independent' here refers to a clock which is not
		 * controlled by its parent.
		 */
		printk(KERN_ERR "clock: clk_disable called on independent "
		       "clock %s which has no enable_reg\n", clk->name);
		return;
	}

250
	v = __raw_readl(clk->enable_reg);
251
	if (clk->flags & INVERT_ENABLE)
252
		v |= (1 << clk->enable_bit);
253
	else
254 255
		v &= ~(1 << clk->enable_bit);
	__raw_writel(v, clk->enable_reg);
256
	/* No OCP barrier needed here since it is a disable operation */
257 258
}

259
const struct clkops clkops_omap2_dflt_wait = {
260
	.enable		= omap2_dflt_clk_enable,
261
	.disable	= omap2_dflt_clk_disable,
262 263
	.find_companion	= omap2_clk_dflt_find_companion,
	.find_idlest	= omap2_clk_dflt_find_idlest,
264 265
};

266 267 268 269 270
const struct clkops clkops_omap2_dflt = {
	.enable		= omap2_dflt_clk_enable,
	.disable	= omap2_dflt_clk_disable,
};

271 272 273 274
void omap2_clk_disable(struct clk *clk)
{
	if (clk->usecount > 0 && !(--clk->usecount)) {
		_omap2_clk_disable(clk);
275
		if (clk->parent)
276
			omap2_clk_disable(clk->parent);
277 278 279
		if (clk->clkdm)
			omap2_clkdm_clk_disable(clk->clkdm, clk);

280 281 282 283 284 285 286 287
	}
}

int omap2_clk_enable(struct clk *clk)
{
	int ret = 0;

	if (clk->usecount++ == 0) {
288 289 290
		if (clk->clkdm)
			omap2_clkdm_clk_enable(clk->clkdm, clk);

291
		if (clk->parent) {
292
			ret = omap2_clk_enable(clk->parent);
293 294
			if (ret)
				goto err;
295
		}
296

297
		ret = _omap2_clk_enable(clk);
298 299
		if (ret) {
			if (clk->parent)
300
				omap2_clk_disable(clk->parent);
301 302

			goto err;
303 304
		}
	}
305
	return ret;
306

307
err:
308 309
	if (clk->clkdm)
		omap2_clkdm_clk_disable(clk->clkdm, clk);
310
	clk->usecount--;
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
	return ret;
}

/* Set the clock rate for a clock source */
int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
{
	int ret = -EINVAL;

	pr_debug("clock: set_rate for clock %s to rate %ld\n", clk->name, rate);

	/* CONFIG_PARTICIPANT clocks are changed only in sets via the
	   rate table mechanism, driven by mpu_speed  */
	if (clk->flags & CONFIG_PARTICIPANT)
		return -EINVAL;

	/* dpll_ck, core_ck, virt_prcm_set; plus all clksel clocks */
327
	if (clk->set_rate)
328 329 330 331 332 333 334
		ret = clk->set_rate(clk, rate);

	return ret;
}

int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
{
335
	if (clk->flags & CONFIG_PARTICIPANT)
336 337 338 339 340
		return -EINVAL;

	if (!clk->clksel)
		return -EINVAL;

341
	return omap2_clksel_set_parent(clk, new_parent);
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
}

/*-------------------------------------------------------------------------
 * Omap2 clock reset and init functions
 *-------------------------------------------------------------------------*/

#ifdef CONFIG_OMAP_RESET_CLOCKS
void omap2_clk_disable_unused(struct clk *clk)
{
	u32 regval32, v;

	v = (clk->flags & INVERT_ENABLE) ? (1 << clk->enable_bit) : 0;

	regval32 = __raw_readl(clk->enable_reg);
	if ((regval32 & (1 << clk->enable_bit)) == v)
		return;

359
	printk(KERN_DEBUG "Disabling unused clock \"%s\"\n", clk->name);
360 361 362 363 364
	if (cpu_is_omap34xx()) {
		omap2_clk_enable(clk);
		omap2_clk_disable(clk);
	} else
		_omap2_clk_disable(clk);
365 366
	if (clk->clkdm != NULL)
		pwrdm_clkdm_state_switch(clk->clkdm);
367 368
}
#endif
369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385

/* Common data */

struct clk_functions omap2_clk_functions = {
	.clk_enable		= omap2_clk_enable,
	.clk_disable		= omap2_clk_disable,
	.clk_round_rate		= omap2_clk_round_rate,
	.clk_set_rate		= omap2_clk_set_rate,
	.clk_set_parent		= omap2_clk_set_parent,
	.clk_disable_unused	= omap2_clk_disable_unused,
#ifdef CONFIG_CPU_FREQ
	/* These will be removed when the OPP code is integrated */
	.clk_init_cpufreq_table	= omap2_clk_init_cpufreq_table,
	.clk_exit_cpufreq_table	= omap2_clk_exit_cpufreq_table,
#endif
};