omap-aes.c 29.4 KB
Newer Older
1 2 3 4 5 6 7
/*
 * Cryptographic API.
 *
 * Support for OMAP AES HW acceleration.
 *
 * Copyright (c) 2010 Nokia Corporation
 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
8
 * Copyright (c) 2011 Texas Instruments Incorporated
9 10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation.
 *
 */

16 17 18
#define pr_fmt(fmt) "%20s: " fmt, __func__
#define prn(num) pr_debug(#num "=%d\n", num)
#define prx(num) pr_debug(#num "=%x\n", num)
19 20 21 22 23 24 25 26 27

#include <linux/err.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/scatterlist.h>
#include <linux/dma-mapping.h>
28
#include <linux/dmaengine.h>
29
#include <linux/pm_runtime.h>
30 31 32
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_address.h>
33 34 35 36 37
#include <linux/io.h>
#include <linux/crypto.h>
#include <linux/interrupt.h>
#include <crypto/scatterwalk.h>
#include <crypto/aes.h>
38
#include <crypto/algapi.h>
39
#include <crypto/engine.h>
40

41 42
#define DST_MAXBURST			4
#define DMA_MIN				(DST_MAXBURST * sizeof(u32))
43

44 45
#define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)

46 47 48 49 50
/* OMAP TRM gives bitfields as start:end, where start is the higher bit
   number. For example 7:0 */
#define FLD_MASK(start, end)	(((1 << ((start) - (end) + 1)) - 1) << (end))
#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))

51 52 53
#define AES_REG_KEY(dd, x)		((dd)->pdata->key_ofs - \
						((x ^ 0x01) * 0x04))
#define AES_REG_IV(dd, x)		((dd)->pdata->iv_ofs + ((x) * 0x04))
54

55
#define AES_REG_CTRL(dd)		((dd)->pdata->ctrl_ofs)
56 57 58 59 60 61 62 63 64 65 66
#define AES_REG_CTRL_CTR_WIDTH_MASK	GENMASK(8, 7)
#define AES_REG_CTRL_CTR_WIDTH_32	0
#define AES_REG_CTRL_CTR_WIDTH_64	BIT(7)
#define AES_REG_CTRL_CTR_WIDTH_96	BIT(8)
#define AES_REG_CTRL_CTR_WIDTH_128	GENMASK(8, 7)
#define AES_REG_CTRL_CTR		BIT(6)
#define AES_REG_CTRL_CBC		BIT(5)
#define AES_REG_CTRL_KEY_SIZE		GENMASK(4, 3)
#define AES_REG_CTRL_DIRECTION		BIT(2)
#define AES_REG_CTRL_INPUT_READY	BIT(1)
#define AES_REG_CTRL_OUTPUT_READY	BIT(0)
67
#define AES_REG_CTRL_MASK		GENMASK(24, 2)
68

69
#define AES_REG_DATA_N(dd, x)		((dd)->pdata->data_ofs + ((x) * 0x04))
70

71
#define AES_REG_REV(dd)			((dd)->pdata->rev_ofs)
72

73
#define AES_REG_MASK(dd)		((dd)->pdata->mask_ofs)
74 75 76 77 78 79
#define AES_REG_MASK_SIDLE		BIT(6)
#define AES_REG_MASK_START		BIT(5)
#define AES_REG_MASK_DMA_OUT_EN		BIT(3)
#define AES_REG_MASK_DMA_IN_EN		BIT(2)
#define AES_REG_MASK_SOFTRESET		BIT(1)
#define AES_REG_AUTOIDLE		BIT(0)
80

81
#define AES_REG_LENGTH_N(x)		(0x54 + ((x) * 0x04))
82

83 84 85 86
#define AES_REG_IRQ_STATUS(dd)         ((dd)->pdata->irq_status_ofs)
#define AES_REG_IRQ_ENABLE(dd)         ((dd)->pdata->irq_enable_ofs)
#define AES_REG_IRQ_DATA_IN            BIT(1)
#define AES_REG_IRQ_DATA_OUT           BIT(2)
87 88
#define DEFAULT_TIMEOUT		(5*HZ)

89 90
#define DEFAULT_AUTOSUSPEND_DELAY	1000

91 92 93 94
#define FLAGS_MODE_MASK		0x000f
#define FLAGS_ENCRYPT		BIT(0)
#define FLAGS_CBC		BIT(1)
#define FLAGS_GIV		BIT(2)
95
#define FLAGS_CTR		BIT(3)
96

97 98 99
#define FLAGS_INIT		BIT(4)
#define FLAGS_FAST		BIT(5)
#define FLAGS_BUSY		BIT(6)
100

101 102
#define AES_BLOCK_WORDS		(AES_BLOCK_SIZE >> 2)

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
struct omap_aes_ctx {
	struct omap_aes_dev *dd;

	int		keylen;
	u32		key[AES_KEYSIZE_256 / sizeof(u32)];
	unsigned long	flags;
};

struct omap_aes_reqctx {
	unsigned long mode;
};

#define OMAP_AES_QUEUE_LENGTH	1
#define OMAP_AES_CACHE_SIZE	0

118 119 120 121 122 123
struct omap_aes_algs_info {
	struct crypto_alg	*algs_list;
	unsigned int		size;
	unsigned int		registered;
};

124
struct omap_aes_pdata {
125 126 127
	struct omap_aes_algs_info	*algs_info;
	unsigned int	algs_info_size;

128 129 130 131 132 133 134 135
	void		(*trigger)(struct omap_aes_dev *dd, int length);

	u32		key_ofs;
	u32		iv_ofs;
	u32		ctrl_ofs;
	u32		data_ofs;
	u32		rev_ofs;
	u32		mask_ofs;
136 137
	u32             irq_enable_ofs;
	u32             irq_status_ofs;
138 139 140 141 142 143 144 145 146 147 148

	u32		dma_enable_in;
	u32		dma_enable_out;
	u32		dma_start;

	u32		major_mask;
	u32		major_shift;
	u32		minor_mask;
	u32		minor_shift;
};

149 150 151
struct omap_aes_dev {
	struct list_head	list;
	unsigned long		phys_base;
152
	void __iomem		*io_base;
153 154 155
	struct omap_aes_ctx	*ctx;
	struct device		*dev;
	unsigned long		flags;
156
	int			err;
157

158
	struct tasklet_struct	done_task;
159 160

	struct ablkcipher_request	*req;
161
	struct crypto_engine		*engine;
162 163 164 165 166

	/*
	 * total is used by PIO mode for book keeping so introduce
	 * variable total_save as need it to calc page_order
	 */
167
	size_t				total;
168 169
	size_t				total_save;

170 171
	struct scatterlist		*in_sg;
	struct scatterlist		*out_sg;
172 173 174 175 176 177 178

	/* Buffers for copying for unaligned cases */
	struct scatterlist		in_sgl;
	struct scatterlist		out_sgl;
	struct scatterlist		*orig_out;
	int				sgs_copied;

179 180
	struct scatter_walk		in_walk;
	struct scatter_walk		out_walk;
181 182
	struct dma_chan		*dma_lch_in;
	struct dma_chan		*dma_lch_out;
183 184
	int			in_sg_len;
	int			out_sg_len;
185
	int			pio_only;
186
	const struct omap_aes_pdata	*pdata;
187 188 189 190 191 192
};

/* keep registered devices data here */
static LIST_HEAD(dev_list);
static DEFINE_SPINLOCK(list_lock);

193 194 195 196 197 198 199 200 201 202
#ifdef DEBUG
#define omap_aes_read(dd, offset)				\
({								\
	int _read_ret;						\
	_read_ret = __raw_readl(dd->io_base + offset);		\
	pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n",	\
		 offset, _read_ret);				\
	_read_ret;						\
})
#else
203 204 205 206
static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
{
	return __raw_readl(dd->io_base + offset);
}
207 208 209 210 211 212 213 214 215 216
#endif

#ifdef DEBUG
#define omap_aes_write(dd, offset, value)				\
	do {								\
		pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n",	\
			 offset, value);				\
		__raw_writel(value, dd->io_base + offset);		\
	} while (0)
#else
217 218 219 220 221
static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
				  u32 value)
{
	__raw_writel(value, dd->io_base + offset);
}
222
#endif
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243

static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
					u32 value, u32 mask)
{
	u32 val;

	val = omap_aes_read(dd, offset);
	val &= ~mask;
	val |= value;
	omap_aes_write(dd, offset, val);
}

static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
					u32 *value, int count)
{
	for (; count--; value++, offset += 4)
		omap_aes_write(dd, offset, *value);
}

static int omap_aes_hw_init(struct omap_aes_dev *dd)
{
244 245
	int err;

246
	if (!(dd->flags & FLAGS_INIT)) {
247
		dd->flags |= FLAGS_INIT;
248
		dd->err = 0;
249 250
	}

251 252 253 254 255 256
	err = pm_runtime_get_sync(dd->dev);
	if (err < 0) {
		dev_err(dd->dev, "failed to get sync: %d\n", err);
		return err;
	}

257
	return 0;
258 259
}

260
static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
261 262
{
	unsigned int key32;
263
	int i, err;
264
	u32 val;
265

266 267 268 269
	err = omap_aes_hw_init(dd);
	if (err)
		return err;

270
	key32 = dd->ctx->keylen / sizeof(u32);
271 272

	/* it seems a key should always be set even if it has not changed */
273
	for (i = 0; i < key32; i++) {
274
		omap_aes_write(dd, AES_REG_KEY(dd, i),
275 276 277
			__le32_to_cpu(dd->ctx->key[i]));
	}

278
	if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
279
		omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
280 281 282 283

	val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
	if (dd->flags & FLAGS_CBC)
		val |= AES_REG_CTRL_CBC;
284
	if (dd->flags & FLAGS_CTR)
285
		val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
286

287 288
	if (dd->flags & FLAGS_ENCRYPT)
		val |= AES_REG_CTRL_DIRECTION;
289

290
	omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
291

292
	return 0;
293 294
}

295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
{
	u32 mask, val;

	val = dd->pdata->dma_start;

	if (dd->dma_lch_out != NULL)
		val |= dd->pdata->dma_enable_out;
	if (dd->dma_lch_in != NULL)
		val |= dd->pdata->dma_enable_in;

	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
	       dd->pdata->dma_start;

	omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);

}

static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
{
	omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
	omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);

	omap_aes_dma_trigger_omap2(dd, length);
}

static void omap_aes_dma_stop(struct omap_aes_dev *dd)
{
	u32 mask;

	mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
	       dd->pdata->dma_start;

	omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
}

331 332
static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
{
333
	struct omap_aes_dev *dd;
334 335

	spin_lock_bh(&list_lock);
336 337 338
	dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
	list_move_tail(&dd->list, &dev_list);
	ctx->dd = dd;
339 340 341 342 343
	spin_unlock_bh(&list_lock);

	return dd;
}

344 345 346 347 348 349 350
static void omap_aes_dma_out_callback(void *data)
{
	struct omap_aes_dev *dd = data;

	/* dma_lch_out - completed */
	tasklet_schedule(&dd->done_task);
}
351 352 353

static int omap_aes_dma_init(struct omap_aes_dev *dd)
{
354
	int err;
355

356 357
	dd->dma_lch_out = NULL;
	dd->dma_lch_in = NULL;
358

359 360
	dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
	if (IS_ERR(dd->dma_lch_in)) {
361
		dev_err(dd->dev, "Unable to request in DMA channel\n");
362
		return PTR_ERR(dd->dma_lch_in);
363 364
	}

365 366
	dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
	if (IS_ERR(dd->dma_lch_out)) {
367
		dev_err(dd->dev, "Unable to request out DMA channel\n");
368
		err = PTR_ERR(dd->dma_lch_out);
369 370
		goto err_dma_out;
	}
371 372 373 374

	return 0;

err_dma_out:
375
	dma_release_channel(dd->dma_lch_in);
376

377 378 379 380 381
	return err;
}

static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
{
382 383 384
	if (dd->pio_only)
		return;

385 386
	dma_release_channel(dd->dma_lch_out);
	dma_release_channel(dd->dma_lch_in);
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
}

static void sg_copy_buf(void *buf, struct scatterlist *sg,
			      unsigned int start, unsigned int nbytes, int out)
{
	struct scatter_walk walk;

	if (!nbytes)
		return;

	scatterwalk_start(&walk, sg);
	scatterwalk_advance(&walk, start);
	scatterwalk_copychunks(buf, &walk, nbytes, out);
	scatterwalk_done(&walk, out, 0);
}

403
static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
404 405
		struct scatterlist *in_sg, struct scatterlist *out_sg,
		int in_sg_len, int out_sg_len)
406 407 408
{
	struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
	struct omap_aes_dev *dd = ctx->dd;
409 410
	struct dma_async_tx_descriptor *tx_in, *tx_out;
	struct dma_slave_config cfg;
411
	int ret;
412

413 414 415 416 417 418 419 420 421 422
	if (dd->pio_only) {
		scatterwalk_start(&dd->in_walk, dd->in_sg);
		scatterwalk_start(&dd->out_walk, dd->out_sg);

		/* Enable DATAIN interrupt and let it take
		   care of the rest */
		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
		return 0;
	}

423 424
	dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);

425 426
	memset(&cfg, 0, sizeof(cfg));

427 428
	cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
	cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
429 430 431 432 433 434 435 436 437 438 439 440 441
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = DST_MAXBURST;
	cfg.dst_maxburst = DST_MAXBURST;

	/* IN */
	ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
	if (ret) {
		dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
			ret);
		return ret;
	}

442
	tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
					DMA_MEM_TO_DEV,
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx_in) {
		dev_err(dd->dev, "IN prep_slave_sg() failed\n");
		return -EINVAL;
	}

	/* No callback necessary */
	tx_in->callback_param = dd;

	/* OUT */
	ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
	if (ret) {
		dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
			ret);
		return ret;
	}

461
	tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
					DMA_DEV_TO_MEM,
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx_out) {
		dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
		return -EINVAL;
	}

	tx_out->callback = omap_aes_dma_out_callback;
	tx_out->callback_param = dd;

	dmaengine_submit(tx_in);
	dmaengine_submit(tx_out);

	dma_async_issue_pending(dd->dma_lch_in);
	dma_async_issue_pending(dd->dma_lch_out);
477

478
	/* start DMA */
479
	dd->pdata->trigger(dd, dd->total);
480

481 482 483 484 485 486 487
	return 0;
}

static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
{
	struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
					crypto_ablkcipher_reqtfm(dd->req));
488
	int err;
489 490 491

	pr_debug("total: %d\n", dd->total);

492 493 494 495 496 497 498
	if (!dd->pio_only) {
		err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
				 DMA_TO_DEVICE);
		if (!err) {
			dev_err(dd->dev, "dma_map_sg() error\n");
			return -EINVAL;
		}
499

500 501 502 503 504 505
		err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
				 DMA_FROM_DEVICE);
		if (!err) {
			dev_err(dd->dev, "dma_map_sg() error\n");
			return -EINVAL;
		}
506 507
	}

508 509
	err = omap_aes_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
				 dd->out_sg_len);
510
	if (err && !dd->pio_only) {
511 512 513
		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
		dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
			     DMA_FROM_DEVICE);
514
	}
515 516 517 518 519 520

	return err;
}

static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
{
521
	struct ablkcipher_request *req = dd->req;
522 523 524

	pr_debug("err: %d\n", err);

525
	crypto_finalize_cipher_request(dd->engine, req, err);
526 527 528

	pm_runtime_mark_last_busy(dd->dev);
	pm_runtime_put_autosuspend(dd->dev);
529 530 531 532 533 534
}

static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
{
	pr_debug("total: %d\n", dd->total);

535
	omap_aes_dma_stop(dd);
536 537


538
	return 0;
539 540
}

541
static int omap_aes_check_aligned(struct scatterlist *sg, int total)
542
{
543 544
	int len = 0;

V
Vutla, Lokesh 已提交
545 546 547
	if (!IS_ALIGNED(total, AES_BLOCK_SIZE))
		return -EINVAL;

548 549 550 551 552
	while (sg) {
		if (!IS_ALIGNED(sg->offset, 4))
			return -1;
		if (!IS_ALIGNED(sg->length, AES_BLOCK_SIZE))
			return -1;
553 554

		len += sg->length;
555 556
		sg = sg_next(sg);
	}
557 558 559 560

	if (len != total)
		return -1;

561 562 563
	return 0;
}

564
static int omap_aes_copy_sgs(struct omap_aes_dev *dd)
565 566
{
	void *buf_in, *buf_out;
V
Vutla, Lokesh 已提交
567
	int pages, total;
568

V
Vutla, Lokesh 已提交
569 570
	total = ALIGN(dd->total, AES_BLOCK_SIZE);
	pages = get_order(total);
571 572 573 574 575 576 577 578 579 580 581 582 583 584

	buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
	buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);

	if (!buf_in || !buf_out) {
		pr_err("Couldn't allocated pages for unaligned cases.\n");
		return -1;
	}

	dd->orig_out = dd->out_sg;

	sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);

	sg_init_table(&dd->in_sgl, 1);
V
Vutla, Lokesh 已提交
585
	sg_set_buf(&dd->in_sgl, buf_in, total);
586
	dd->in_sg = &dd->in_sgl;
587
	dd->in_sg_len = 1;
588 589

	sg_init_table(&dd->out_sgl, 1);
V
Vutla, Lokesh 已提交
590
	sg_set_buf(&dd->out_sgl, buf_out, total);
591
	dd->out_sg = &dd->out_sgl;
592
	dd->out_sg_len = 1;
593 594 595 596

	return 0;
}

597
static int omap_aes_handle_queue(struct omap_aes_dev *dd,
598
				 struct ablkcipher_request *req)
599
{
600
	if (req)
601
		return crypto_transfer_cipher_request_to_engine(dd->engine, req);
602

603 604
	return 0;
}
605

606 607 608 609 610
static int omap_aes_prepare_req(struct crypto_engine *engine,
				struct ablkcipher_request *req)
{
	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
			crypto_ablkcipher_reqtfm(req));
611
	struct omap_aes_dev *dd = ctx->dd;
612
	struct omap_aes_reqctx *rctx;
613

614 615
	if (!dd)
		return -ENODEV;
616 617 618 619

	/* assign new request to device */
	dd->req = req;
	dd->total = req->nbytes;
620
	dd->total_save = req->nbytes;
621 622 623
	dd->in_sg = req->src;
	dd->out_sg = req->dst;

624 625 626 627 628 629 630 631
	dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
	if (dd->in_sg_len < 0)
		return dd->in_sg_len;

	dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
	if (dd->out_sg_len < 0)
		return dd->out_sg_len;

632 633
	if (omap_aes_check_aligned(dd->in_sg, dd->total) ||
	    omap_aes_check_aligned(dd->out_sg, dd->total)) {
634 635 636 637 638 639 640
		if (omap_aes_copy_sgs(dd))
			pr_err("Failed to copy SGs for unaligned cases\n");
		dd->sgs_copied = 1;
	} else {
		dd->sgs_copied = 0;
	}

641 642 643 644 645
	rctx = ablkcipher_request_ctx(req);
	ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
	rctx->mode &= FLAGS_MODE_MASK;
	dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;

646
	dd->ctx = ctx;
647 648
	ctx->dd = dd;

649 650
	return omap_aes_write_ctrl(dd);
}
651

652 653 654 655 656
static int omap_aes_crypt_req(struct crypto_engine *engine,
			      struct ablkcipher_request *req)
{
	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
			crypto_ablkcipher_reqtfm(req));
657
	struct omap_aes_dev *dd = ctx->dd;
658 659 660 661 662

	if (!dd)
		return -ENODEV;

	return omap_aes_crypt_dma_start(dd);
663 664
}

665
static void omap_aes_done_task(unsigned long data)
666 667
{
	struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
668
	void *buf_in, *buf_out;
V
Vutla, Lokesh 已提交
669
	int pages, len;
670

671
	pr_debug("enter done_task\n");
672

673 674 675
	if (!dd->pio_only) {
		dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
				       DMA_FROM_DEVICE);
676 677 678
		dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
		dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
			     DMA_FROM_DEVICE);
679 680
		omap_aes_crypt_dma_stop(dd);
	}
681 682 683 684 685 686 687

	if (dd->sgs_copied) {
		buf_in = sg_virt(&dd->in_sgl);
		buf_out = sg_virt(&dd->out_sgl);

		sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);

V
Vutla, Lokesh 已提交
688 689
		len = ALIGN(dd->total_save, AES_BLOCK_SIZE);
		pages = get_order(len);
690 691 692 693
		free_pages((unsigned long)buf_in, pages);
		free_pages((unsigned long)buf_out, pages);
	}

694
	omap_aes_finish_req(dd, 0);
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715

	pr_debug("exit\n");
}

static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
{
	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
			crypto_ablkcipher_reqtfm(req));
	struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
	struct omap_aes_dev *dd;

	pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
		  !!(mode & FLAGS_ENCRYPT),
		  !!(mode & FLAGS_CBC));

	dd = omap_aes_find_dev(ctx);
	if (!dd)
		return -ENODEV;

	rctx->mode = mode;

716
	return omap_aes_handle_queue(dd, req);
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
}

/* ********************** ALG API ************************************ */

static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
			   unsigned int keylen)
{
	struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);

	if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
		   keylen != AES_KEYSIZE_256)
		return -EINVAL;

	pr_debug("enter, keylen: %d\n", keylen);

	memcpy(ctx->key, key, keylen);
	ctx->keylen = keylen;

	return 0;
}

static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
{
	return omap_aes_crypt(req, FLAGS_ENCRYPT);
}

static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
{
	return omap_aes_crypt(req, 0);
}

static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
{
	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
}

static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
{
	return omap_aes_crypt(req, FLAGS_CBC);
}

758 759 760 761 762 763 764 765 766 767
static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
{
	return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
}

static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
{
	return omap_aes_crypt(req, FLAGS_CTR);
}

768 769 770 771 772 773 774 775 776 777 778 779 780
static int omap_aes_cra_init(struct crypto_tfm *tfm)
{
	tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);

	return 0;
}

static void omap_aes_cra_exit(struct crypto_tfm *tfm)
{
}

/* ********************** ALGS ************************************ */

781
static struct crypto_alg algs_ecb_cbc[] = {
782 783 784
{
	.cra_name		= "ecb(aes)",
	.cra_driver_name	= "ecb-aes-omap",
785
	.cra_priority		= 300,
786 787 788
	.cra_flags		= CRYPTO_ALG_TYPE_ABLKCIPHER |
				  CRYPTO_ALG_KERN_DRIVER_ONLY |
				  CRYPTO_ALG_ASYNC,
789 790
	.cra_blocksize		= AES_BLOCK_SIZE,
	.cra_ctxsize		= sizeof(struct omap_aes_ctx),
791
	.cra_alignmask		= 0,
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
	.cra_type		= &crypto_ablkcipher_type,
	.cra_module		= THIS_MODULE,
	.cra_init		= omap_aes_cra_init,
	.cra_exit		= omap_aes_cra_exit,
	.cra_u.ablkcipher = {
		.min_keysize	= AES_MIN_KEY_SIZE,
		.max_keysize	= AES_MAX_KEY_SIZE,
		.setkey		= omap_aes_setkey,
		.encrypt	= omap_aes_ecb_encrypt,
		.decrypt	= omap_aes_ecb_decrypt,
	}
},
{
	.cra_name		= "cbc(aes)",
	.cra_driver_name	= "cbc-aes-omap",
807
	.cra_priority		= 300,
808 809 810
	.cra_flags		= CRYPTO_ALG_TYPE_ABLKCIPHER |
				  CRYPTO_ALG_KERN_DRIVER_ONLY |
				  CRYPTO_ALG_ASYNC,
811 812
	.cra_blocksize		= AES_BLOCK_SIZE,
	.cra_ctxsize		= sizeof(struct omap_aes_ctx),
813
	.cra_alignmask		= 0,
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
	.cra_type		= &crypto_ablkcipher_type,
	.cra_module		= THIS_MODULE,
	.cra_init		= omap_aes_cra_init,
	.cra_exit		= omap_aes_cra_exit,
	.cra_u.ablkcipher = {
		.min_keysize	= AES_MIN_KEY_SIZE,
		.max_keysize	= AES_MAX_KEY_SIZE,
		.ivsize		= AES_BLOCK_SIZE,
		.setkey		= omap_aes_setkey,
		.encrypt	= omap_aes_cbc_encrypt,
		.decrypt	= omap_aes_cbc_decrypt,
	}
}
};

829 830 831 832
static struct crypto_alg algs_ctr[] = {
{
	.cra_name		= "ctr(aes)",
	.cra_driver_name	= "ctr-aes-omap",
833
	.cra_priority		= 300,
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
	.cra_flags		= CRYPTO_ALG_TYPE_ABLKCIPHER |
				  CRYPTO_ALG_KERN_DRIVER_ONLY |
				  CRYPTO_ALG_ASYNC,
	.cra_blocksize		= AES_BLOCK_SIZE,
	.cra_ctxsize		= sizeof(struct omap_aes_ctx),
	.cra_alignmask		= 0,
	.cra_type		= &crypto_ablkcipher_type,
	.cra_module		= THIS_MODULE,
	.cra_init		= omap_aes_cra_init,
	.cra_exit		= omap_aes_cra_exit,
	.cra_u.ablkcipher = {
		.min_keysize	= AES_MIN_KEY_SIZE,
		.max_keysize	= AES_MAX_KEY_SIZE,
		.geniv		= "eseqiv",
		.ivsize		= AES_BLOCK_SIZE,
		.setkey		= omap_aes_setkey,
		.encrypt	= omap_aes_ctr_encrypt,
		.decrypt	= omap_aes_ctr_decrypt,
	}
} ,
};

static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
	{
		.algs_list	= algs_ecb_cbc,
		.size		= ARRAY_SIZE(algs_ecb_cbc),
	},
};

863
static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
864 865
	.algs_info	= omap_aes_algs_info_ecb_cbc,
	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
	.trigger	= omap_aes_dma_trigger_omap2,
	.key_ofs	= 0x1c,
	.iv_ofs		= 0x20,
	.ctrl_ofs	= 0x30,
	.data_ofs	= 0x34,
	.rev_ofs	= 0x44,
	.mask_ofs	= 0x48,
	.dma_enable_in	= BIT(2),
	.dma_enable_out	= BIT(3),
	.dma_start	= BIT(5),
	.major_mask	= 0xf0,
	.major_shift	= 4,
	.minor_mask	= 0x0f,
	.minor_shift	= 0,
};

882
#ifdef CONFIG_OF
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
	{
		.algs_list	= algs_ecb_cbc,
		.size		= ARRAY_SIZE(algs_ecb_cbc),
	},
	{
		.algs_list	= algs_ctr,
		.size		= ARRAY_SIZE(algs_ctr),
	},
};

static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
	.trigger	= omap_aes_dma_trigger_omap2,
	.key_ofs	= 0x1c,
	.iv_ofs		= 0x20,
	.ctrl_ofs	= 0x30,
	.data_ofs	= 0x34,
	.rev_ofs	= 0x44,
	.mask_ofs	= 0x48,
	.dma_enable_in	= BIT(2),
	.dma_enable_out	= BIT(3),
	.dma_start	= BIT(5),
	.major_mask	= 0xf0,
	.major_shift	= 4,
	.minor_mask	= 0x0f,
	.minor_shift	= 0,
};

913
static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
914 915
	.algs_info	= omap_aes_algs_info_ecb_cbc_ctr,
	.algs_info_size	= ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
916 917 918 919 920 921 922
	.trigger	= omap_aes_dma_trigger_omap4,
	.key_ofs	= 0x3c,
	.iv_ofs		= 0x40,
	.ctrl_ofs	= 0x50,
	.data_ofs	= 0x60,
	.rev_ofs	= 0x80,
	.mask_ofs	= 0x84,
923 924
	.irq_status_ofs = 0x8c,
	.irq_enable_ofs = 0x90,
925 926 927 928 929 930 931 932
	.dma_enable_in	= BIT(5),
	.dma_enable_out	= BIT(6),
	.major_mask	= 0x0700,
	.major_shift	= 8,
	.minor_mask	= 0x003f,
	.minor_shift	= 0,
};

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
static irqreturn_t omap_aes_irq(int irq, void *dev_id)
{
	struct omap_aes_dev *dd = dev_id;
	u32 status, i;
	u32 *src, *dst;

	status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
	if (status & AES_REG_IRQ_DATA_IN) {
		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);

		BUG_ON(!dd->in_sg);

		BUG_ON(_calc_walked(in) > dd->in_sg->length);

		src = sg_virt(dd->in_sg) + _calc_walked(in);

		for (i = 0; i < AES_BLOCK_WORDS; i++) {
			omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);

			scatterwalk_advance(&dd->in_walk, 4);
			if (dd->in_sg->length == _calc_walked(in)) {
954
				dd->in_sg = sg_next(dd->in_sg);
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
				if (dd->in_sg) {
					scatterwalk_start(&dd->in_walk,
							  dd->in_sg);
					src = sg_virt(dd->in_sg) +
					      _calc_walked(in);
				}
			} else {
				src++;
			}
		}

		/* Clear IRQ status */
		status &= ~AES_REG_IRQ_DATA_IN;
		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);

		/* Enable DATA_OUT interrupt */
		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);

	} else if (status & AES_REG_IRQ_DATA_OUT) {
		omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);

		BUG_ON(!dd->out_sg);

		BUG_ON(_calc_walked(out) > dd->out_sg->length);

		dst = sg_virt(dd->out_sg) + _calc_walked(out);

		for (i = 0; i < AES_BLOCK_WORDS; i++) {
			*dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
			scatterwalk_advance(&dd->out_walk, 4);
			if (dd->out_sg->length == _calc_walked(out)) {
986
				dd->out_sg = sg_next(dd->out_sg);
987 988 989 990 991 992 993 994 995 996 997
				if (dd->out_sg) {
					scatterwalk_start(&dd->out_walk,
							  dd->out_sg);
					dst = sg_virt(dd->out_sg) +
					      _calc_walked(out);
				}
			} else {
				dst++;
			}
		}

V
Vutla, Lokesh 已提交
998
		dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014

		/* Clear IRQ status */
		status &= ~AES_REG_IRQ_DATA_OUT;
		omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);

		if (!dd->total)
			/* All bytes read! */
			tasklet_schedule(&dd->done_task);
		else
			/* Enable DATA_IN interrupt for next block */
			omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
	}

	return IRQ_HANDLED;
}

1015 1016 1017
static const struct of_device_id omap_aes_of_match[] = {
	{
		.compatible	= "ti,omap2-aes",
1018 1019
		.data		= &omap_aes_pdata_omap2,
	},
1020 1021 1022 1023
	{
		.compatible	= "ti,omap3-aes",
		.data		= &omap_aes_pdata_omap3,
	},
1024 1025 1026
	{
		.compatible	= "ti,omap4-aes",
		.data		= &omap_aes_pdata_omap4,
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	},
	{},
};
MODULE_DEVICE_TABLE(of, omap_aes_of_match);

static int omap_aes_get_res_of(struct omap_aes_dev *dd,
		struct device *dev, struct resource *res)
{
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
	int err = 0;

	match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
	if (!match) {
		dev_err(dev, "no compatible OF match\n");
		err = -EINVAL;
		goto err;
	}

	err = of_address_to_resource(node, 0, res);
	if (err < 0) {
		dev_err(dev, "can't translate OF node address\n");
		err = -EINVAL;
		goto err;
	}

1053 1054
	dd->pdata = match->data;

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
err:
	return err;
}
#else
static const struct of_device_id omap_aes_of_match[] = {
	{},
};

static int omap_aes_get_res_of(struct omap_aes_dev *dd,
		struct device *dev, struct resource *res)
{
	return -EINVAL;
}
#endif

static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
		struct platform_device *pdev, struct resource *res)
{
	struct device *dev = &pdev->dev;
	struct resource *r;
	int err = 0;

	/* Get the base address */
	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!r) {
		dev_err(dev, "no MEM resource info\n");
		err = -ENODEV;
		goto err;
	}
	memcpy(res, r, sizeof(*res));

1086 1087 1088
	/* Only OMAP2/3 can be non-DT */
	dd->pdata = &omap_aes_pdata_omap2;

1089 1090 1091 1092
err:
	return err;
}

1093 1094 1095 1096
static int omap_aes_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct omap_aes_dev *dd;
1097
	struct crypto_alg *algp;
1098
	struct resource res;
1099
	int err = -ENOMEM, i, j, irq = -1;
1100 1101
	u32 reg;

1102
	dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
1103 1104 1105 1106 1107 1108 1109
	if (dd == NULL) {
		dev_err(dev, "unable to alloc data struct.\n");
		goto err_data;
	}
	dd->dev = dev;
	platform_set_drvdata(pdev, dd);

1110 1111 1112
	err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
			       omap_aes_get_res_pdev(dd, pdev, &res);
	if (err)
1113
		goto err_res;
1114

1115 1116 1117
	dd->io_base = devm_ioremap_resource(dev, &res);
	if (IS_ERR(dd->io_base)) {
		err = PTR_ERR(dd->io_base);
1118
		goto err_res;
1119
	}
1120
	dd->phys_base = res.start;
1121

1122 1123 1124
	pm_runtime_use_autosuspend(dev);
	pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);

1125
	pm_runtime_enable(dev);
1126 1127 1128 1129 1130 1131
	err = pm_runtime_get_sync(dev);
	if (err < 0) {
		dev_err(dev, "%s: failed to get_sync(%d)\n",
			__func__, err);
		goto err_res;
	}
1132

1133 1134 1135
	omap_aes_dma_stop(dd);

	reg = omap_aes_read(dd, AES_REG_REV(dd));
1136 1137

	pm_runtime_put_sync(dev);
1138

1139 1140 1141 1142
	dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
		 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
		 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);

1143
	tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
1144 1145

	err = omap_aes_dma_init(dd);
1146 1147 1148
	if (err == -EPROBE_DEFER) {
		goto err_irq;
	} else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
1149 1150 1151 1152 1153 1154 1155 1156
		dd->pio_only = 1;

		irq = platform_get_irq(pdev, 0);
		if (irq < 0) {
			dev_err(dev, "can't get IRQ resource\n");
			goto err_irq;
		}

1157
		err = devm_request_irq(dev, irq, omap_aes_irq, 0,
1158 1159 1160 1161 1162 1163 1164
				dev_name(dev), dd);
		if (err) {
			dev_err(dev, "Unable to grab omap-aes IRQ\n");
			goto err_irq;
		}
	}

1165 1166 1167 1168 1169 1170

	INIT_LIST_HEAD(&dd->list);
	spin_lock(&list_lock);
	list_add_tail(&dd->list, &dev_list);
	spin_unlock(&list_lock);

1171
	for (i = 0; i < dd->pdata->algs_info_size; i++) {
1172 1173 1174
		if (!dd->pdata->algs_info[i].registered) {
			for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
				algp = &dd->pdata->algs_info[i].algs_list[j];
1175

1176 1177
				pr_debug("reg alg: %s\n", algp->cra_name);
				INIT_LIST_HEAD(&algp->cra_list);
1178

1179 1180 1181
				err = crypto_register_alg(algp);
				if (err)
					goto err_algs;
1182

1183 1184
				dd->pdata->algs_info[i].registered++;
			}
1185
		}
1186 1187
	}

1188 1189 1190 1191 1192
	/* Initialize crypto engine */
	dd->engine = crypto_engine_alloc_init(dev, 1);
	if (!dd->engine)
		goto err_algs;

1193 1194
	dd->engine->prepare_cipher_request = omap_aes_prepare_req;
	dd->engine->cipher_one_request = omap_aes_crypt_req;
1195 1196 1197 1198
	err = crypto_engine_start(dd->engine);
	if (err)
		goto err_engine;

1199
	return 0;
1200 1201
err_engine:
	crypto_engine_exit(dd->engine);
1202
err_algs:
1203 1204 1205 1206
	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
			crypto_unregister_alg(
					&dd->pdata->algs_info[i].algs_list[j]);
1207 1208

	omap_aes_dma_cleanup(dd);
1209
err_irq:
1210
	tasklet_kill(&dd->done_task);
1211
	pm_runtime_disable(dev);
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
err_res:
	dd = NULL;
err_data:
	dev_err(dev, "initialization failed.\n");
	return err;
}

static int omap_aes_remove(struct platform_device *pdev)
{
	struct omap_aes_dev *dd = platform_get_drvdata(pdev);
1222
	int i, j;
1223 1224 1225 1226 1227 1228 1229 1230

	if (!dd)
		return -ENODEV;

	spin_lock(&list_lock);
	list_del(&dd->list);
	spin_unlock(&list_lock);

1231 1232 1233 1234
	for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
		for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
			crypto_unregister_alg(
					&dd->pdata->algs_info[i].algs_list[j]);
1235

1236
	crypto_engine_exit(dd->engine);
1237
	tasklet_kill(&dd->done_task);
1238
	omap_aes_dma_cleanup(dd);
1239
	pm_runtime_disable(dd->dev);
1240 1241 1242 1243 1244
	dd = NULL;

	return 0;
}

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
#ifdef CONFIG_PM_SLEEP
static int omap_aes_suspend(struct device *dev)
{
	pm_runtime_put_sync(dev);
	return 0;
}

static int omap_aes_resume(struct device *dev)
{
	pm_runtime_get_sync(dev);
	return 0;
}
#endif

1259
static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
1260

1261 1262 1263 1264 1265
static struct platform_driver omap_aes_driver = {
	.probe	= omap_aes_probe,
	.remove	= omap_aes_remove,
	.driver	= {
		.name	= "omap-aes",
1266
		.pm	= &omap_aes_pm_ops,
1267
		.of_match_table	= omap_aes_of_match,
1268 1269 1270
	},
};

1271
module_platform_driver(omap_aes_driver);
1272 1273 1274 1275 1276

MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
MODULE_LICENSE("GPL v2");
MODULE_AUTHOR("Dmitry Kasatkin");