iwl-trans.c 52.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
 * USA
 *
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.GPL.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
63
#include <linux/interrupt.h>
64
#include <linux/debugfs.h>
65 66
#include <linux/bitops.h>
#include <linux/gfp.h>
67

68
#include "iwl-dev.h"
69
#include "iwl-trans.h"
70 71
#include "iwl-core.h"
#include "iwl-helpers.h"
72
#include "iwl-trans-int-pcie.h"
73 74
/*TODO remove uneeded includes when the transport layer tx_free will be here */
#include "iwl-agn.h"
75
#include "iwl-shared.h"
76

77
static int iwl_trans_rx_alloc(struct iwl_trans *trans)
78
{
79 80 81 82
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
	struct device *dev = bus(trans)->dev;
83

84
	memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
85 86 87 88 89 90 91 92 93

	spin_lock_init(&rxq->lock);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

	if (WARN_ON(rxq->bd || rxq->rb_stts))
		return -EINVAL;

	/* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
94 95
	rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
				     &rxq->bd_dma, GFP_KERNEL);
96 97
	if (!rxq->bd)
		goto err_bd;
98
	memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE);
99 100 101 102 103 104 105 106 107 108 109

	/*Allocate the driver's pointer to receive buffer status */
	rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts),
					  &rxq->rb_stts_dma, GFP_KERNEL);
	if (!rxq->rb_stts)
		goto err_rb_stts;
	memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));

	return 0;

err_rb_stts:
110 111
	dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
			rxq->bd, rxq->bd_dma);
112 113 114 115 116 117
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;
err_bd:
	return -ENOMEM;
}

118
static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
119
{
120 121 122
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
123
	int i;
124 125 126 127 128 129

	/* Fill the rx_used queue with _all_ of the Rx buffers */
	for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
		/* In the reset function, these buffers may have been allocated
		 * to an SKB, so we need to unmap and free potential storage */
		if (rxq->pool[i].page != NULL) {
130 131
			dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
				PAGE_SIZE << hw_params(trans).rx_page_order,
132
				DMA_FROM_DEVICE);
133 134
			__free_pages(rxq->pool[i].page,
				     hw_params(trans).rx_page_order);
135 136 137 138
			rxq->pool[i].page = NULL;
		}
		list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
	}
139 140
}

141 142 143 144 145 146
static void iwl_trans_rx_hw_init(struct iwl_priv *priv,
				 struct iwl_rx_queue *rxq)
{
	u32 rb_size;
	const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
	u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
147
	struct iwl_trans *trans = trans(priv);
148 149 150 151 152 153 154 155 156

	rb_timeout = RX_RB_TIMEOUT;

	if (iwlagn_mod_params.amsdu_size_8K)
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
	else
		rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;

	/* Stop Rx DMA */
157
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
158 159

	/* Reset driver's Rx queue write index */
160
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
161 162

	/* Tell device where to find RBD circular buffer in DRAM */
163
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
164 165 166
			   (u32)(rxq->bd_dma >> 8));

	/* Tell device where in DRAM to update its Rx status */
167
	iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
168 169 170 171 172 173 174 175 176 177
			   rxq->rb_stts_dma >> 4);

	/* Enable Rx DMA
	 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
	 *      the credit mechanism in 5000 HW RX FIFO
	 * Direct rx interrupts to hosts
	 * Rx buffer size 4 or 8k
	 * RB timeout 0x10
	 * 256 RBDs
	 */
178
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
179 180 181 182 183 184 185 186 187
			   FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
			   FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
			   FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
			   FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
			   rb_size|
			   (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
			   (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));

	/* Set interrupt coalescing timer to default (2048 usecs) */
188
	iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
189 190
}

191
static int iwl_rx_init(struct iwl_trans *trans)
192
{
193 194 195 196
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

197 198 199 200
	int i, err;
	unsigned long flags;

	if (!rxq->bd) {
201
		err = iwl_trans_rx_alloc(trans);
202 203 204 205 206 207 208 209
		if (err)
			return err;
	}

	spin_lock_irqsave(&rxq->lock, flags);
	INIT_LIST_HEAD(&rxq->rx_free);
	INIT_LIST_HEAD(&rxq->rx_used);

210
	iwl_trans_rxq_free_rx_bufs(trans);
211 212 213 214 215 216 217 218 219 220 221

	for (i = 0; i < RX_QUEUE_SIZE; i++)
		rxq->queue[i] = NULL;

	/* Set us so that we have processed and used all buffers, but have
	 * not restocked the Rx queue with fresh buffers */
	rxq->read = rxq->write = 0;
	rxq->write_actual = 0;
	rxq->free_count = 0;
	spin_unlock_irqrestore(&rxq->lock, flags);

222
	iwlagn_rx_replenish(trans);
223

224
	iwl_trans_rx_hw_init(priv(trans), rxq);
225

226
	spin_lock_irqsave(&trans->shrd->lock, flags);
227
	rxq->need_update = 1;
228 229
	iwl_rx_queue_update_write_ptr(trans, rxq);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
230

231 232 233
	return 0;
}

234
static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
235
{
236 237 238 239
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;

240 241 242 243 244
	unsigned long flags;

	/*if rxq->bd is NULL, it means that nothing has been allocated,
	 * exit now */
	if (!rxq->bd) {
245
		IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
246 247 248 249
		return;
	}

	spin_lock_irqsave(&rxq->lock, flags);
250
	iwl_trans_rxq_free_rx_bufs(trans);
251 252
	spin_unlock_irqrestore(&rxq->lock, flags);

253
	dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
254 255 256 257 258
			  rxq->bd, rxq->bd_dma);
	memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
	rxq->bd = NULL;

	if (rxq->rb_stts)
259
		dma_free_coherent(bus(trans)->dev,
260 261 262
				  sizeof(struct iwl_rb_status),
				  rxq->rb_stts, rxq->rb_stts_dma);
	else
263
		IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
264 265 266 267
	memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
	rxq->rb_stts = NULL;
}

268
static int iwl_trans_rx_stop(struct iwl_trans *trans)
269 270 271
{

	/* stop Rx DMA */
272 273
	iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
	return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
274 275 276
			    FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
}

277
static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
278 279 280 281 282
				    struct iwl_dma_ptr *ptr, size_t size)
{
	if (WARN_ON(ptr->addr))
		return -EINVAL;

283
	ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
284 285 286 287 288 289 290
				       &ptr->dma, GFP_KERNEL);
	if (!ptr->addr)
		return -ENOMEM;
	ptr->size = size;
	return 0;
}

291
static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
292 293 294 295 296
				    struct iwl_dma_ptr *ptr)
{
	if (unlikely(!ptr->addr))
		return;

297
	dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
298 299 300
	memset(ptr, 0, sizeof(*ptr));
}

301 302 303
static int iwl_trans_txq_alloc(struct iwl_trans *trans,
				struct iwl_tx_queue *txq, int slots_num,
				u32 txq_id)
304
{
305
	size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
306 307 308 309 310
	int i;

	if (WARN_ON(txq->meta || txq->cmd || txq->txb || txq->tfds))
		return -EINVAL;

311 312
	txq->q.n_window = slots_num;

313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330
	txq->meta = kzalloc(sizeof(txq->meta[0]) * slots_num,
			    GFP_KERNEL);
	txq->cmd = kzalloc(sizeof(txq->cmd[0]) * slots_num,
			   GFP_KERNEL);

	if (!txq->meta || !txq->cmd)
		goto error;

	for (i = 0; i < slots_num; i++) {
		txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
					GFP_KERNEL);
		if (!txq->cmd[i])
			goto error;
	}

	/* Alloc driver data array and TFD circular buffer */
	/* Driver private data, only for Tx (not command) queues,
	 * not shared with device. */
331
	if (txq_id != trans->shrd->cmd_queue) {
332 333 334
		txq->txb = kzalloc(sizeof(txq->txb[0]) *
				   TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
		if (!txq->txb) {
335
			IWL_ERR(trans, "kmalloc for auxiliary BD "
336 337 338 339 340 341 342 343 344
				  "structures failed\n");
			goto error;
		}
	} else {
		txq->txb = NULL;
	}

	/* Circular buffer of transmit frame descriptors (TFDs),
	 * shared with device */
345 346
	txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
				       &txq->q.dma_addr, GFP_KERNEL);
347
	if (!txq->tfds) {
348
		IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
		goto error;
	}
	txq->q.id = txq_id;

	return 0;
error:
	kfree(txq->txb);
	txq->txb = NULL;
	/* since txq->cmd has been zeroed,
	 * all non allocated cmd[i] will be NULL */
	if (txq->cmd)
		for (i = 0; i < slots_num; i++)
			kfree(txq->cmd[i]);
	kfree(txq->meta);
	kfree(txq->cmd);
	txq->meta = NULL;
	txq->cmd = NULL;

	return -ENOMEM;

}

371
static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
		      int slots_num, u32 txq_id)
{
	int ret;

	txq->need_update = 0;
	memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);

	/*
	 * For the default queues 0-3, set up the swq_id
	 * already -- all others need to get one later
	 * (if they need one at all).
	 */
	if (txq_id < 4)
		iwl_set_swq_id(txq, txq_id, txq_id);

	/* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
	BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));

	/* Initialize queue's high/low-water marks, and head/tail indexes */
392
	ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
393 394 395 396 397 398 399 400
			txq_id);
	if (ret)
		return ret;

	/*
	 * Tell nic where to find circular buffer of Tx Frame Descriptors for
	 * given Tx queue, and enable the DMA channel used for that queue.
	 * Circular buffer (TFD queue in DRAM) physical base address */
401
	iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
402 403 404 405 406
			     txq->q.dma_addr >> 8);

	return 0;
}

407 408 409
/**
 * iwl_tx_queue_unmap -  Unmap any remaining DMA mappings and free skb's
 */
410
static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
411
{
412
	struct iwl_priv *priv = priv(trans);
413 414 415 416 417 418 419 420
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct iwl_queue *q = &txq->q;

	if (!q->n_bd)
		return;

	while (q->write_ptr != q->read_ptr) {
		/* The read_ptr needs to bound by q->n_window */
421
		iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr));
422 423 424 425
		q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
	}
}

426 427 428 429 430 431 432 433
/**
 * iwl_tx_queue_free - Deallocate DMA queue.
 * @txq: Transmit queue to deallocate.
 *
 * Empty queue by removing and destroying all BD's.
 * Free all buffers.
 * 0-fill, but do not free "txq" descriptor structure.
 */
434
static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
435
{
436
	struct iwl_priv *priv = priv(trans);
437
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
438
	struct device *dev = bus(trans)->dev;
439 440 441 442
	int i;
	if (WARN_ON(!txq))
		return;

443
	iwl_tx_queue_unmap(trans, txq_id);
444 445 446 447 448 449 450

	/* De-alloc array of command/tx buffers */
	for (i = 0; i < txq->q.n_window; i++)
		kfree(txq->cmd[i]);

	/* De-alloc circular buffer of TFDs */
	if (txq->q.n_bd) {
451
		dma_free_coherent(dev, sizeof(struct iwl_tfd) *
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
				  txq->q.n_bd, txq->tfds, txq->q.dma_addr);
		memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
	}

	/* De-alloc array of per-TFD driver data */
	kfree(txq->txb);
	txq->txb = NULL;

	/* deallocate arrays */
	kfree(txq->cmd);
	kfree(txq->meta);
	txq->cmd = NULL;
	txq->meta = NULL;

	/* 0-fill queue descriptor structure */
	memset(txq, 0, sizeof(*txq));
}

/**
 * iwl_trans_tx_free - Free TXQ Context
 *
 * Destroy all TX DMA queues and structures
 */
475
static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
476 477
{
	int txq_id;
478 479
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
480
	struct iwl_priv *priv = priv(trans);
481 482 483

	/* Tx queues */
	if (priv->txq) {
484
		for (txq_id = 0;
485 486
		     txq_id < hw_params(trans).max_txq_num; txq_id++)
			iwl_tx_queue_free(trans, txq_id);
487 488 489 490 491
	}

	kfree(priv->txq);
	priv->txq = NULL;

492
	iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
493

494
	iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
495 496
}

497 498 499 500 501 502 503
/**
 * iwl_trans_tx_alloc - allocate TX context
 * Allocate all Tx DMA structures and initialize them
 *
 * @param priv
 * @return error code
 */
504
static int iwl_trans_tx_alloc(struct iwl_trans *trans)
505 506 507
{
	int ret;
	int txq_id, slots_num;
508
	struct iwl_priv *priv = priv(trans);
509 510
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
511

512 513 514
	u16 scd_bc_tbls_size = priv->cfg->base_params->num_of_queues *
			sizeof(struct iwlagn_scd_bc_tbl);

515 516 517 518 519 520 521
	/*It is not allowed to alloc twice, so warn when this happens.
	 * We cannot rely on the previous allocation, so free and fail */
	if (WARN_ON(priv->txq)) {
		ret = -EINVAL;
		goto error;
	}

522
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
523
				   scd_bc_tbls_size);
524
	if (ret) {
525
		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
526 527 528 529
		goto error;
	}

	/* Alloc keep-warm buffer */
530
	ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
531
	if (ret) {
532
		IWL_ERR(trans, "Keep Warm allocation failed\n");
533 534 535 536 537 538
		goto error;
	}

	priv->txq = kzalloc(sizeof(struct iwl_tx_queue) *
			priv->cfg->base_params->num_of_queues, GFP_KERNEL);
	if (!priv->txq) {
539
		IWL_ERR(trans, "Not enough memory for txq\n");
540 541 542 543 544
		ret = ENOMEM;
		goto error;
	}

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
545 546
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
547
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
548
		ret = iwl_trans_txq_alloc(trans, &priv->txq[txq_id], slots_num,
549 550
				       txq_id);
		if (ret) {
551
			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
552 553 554 555 556 557 558
			goto error;
		}
	}

	return 0;

error:
559
	iwl_trans_tx_free(trans);
560 561 562

	return ret;
}
563
static int iwl_tx_init(struct iwl_trans *trans)
564 565 566 567 568
{
	int ret;
	int txq_id, slots_num;
	unsigned long flags;
	bool alloc = false;
569
	struct iwl_priv *priv = priv(trans);
570 571
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
572 573

	if (!priv->txq) {
574
		ret = iwl_trans_tx_alloc(trans);
575 576 577 578 579
		if (ret)
			goto error;
		alloc = true;
	}

580
	spin_lock_irqsave(&trans->shrd->lock, flags);
581 582

	/* Turn off all Tx DMA fifos */
583
	iwl_write_prph(bus(trans), SCD_TXFACT, 0);
584 585

	/* Tell NIC where to find the "keep warm" buffer */
586 587
	iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
			   trans_pcie->kw.dma >> 4);
588

589
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
590 591

	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
592 593
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
		slots_num = (txq_id == trans->shrd->cmd_queue) ?
594
					TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
595
		ret = iwl_trans_txq_init(trans, &priv->txq[txq_id], slots_num,
596 597
				       txq_id);
		if (ret) {
598
			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
599 600 601 602 603 604 605 606
			goto error;
		}
	}

	return 0;
error:
	/*Upon error, free only if we allocated something */
	if (alloc)
607
		iwl_trans_tx_free(trans);
608 609 610
	return ret;
}

611 612
static void iwl_set_pwr_vmain(struct iwl_priv *priv)
{
613
	struct iwl_trans *trans = trans(priv);
614 615 616 617 618
/*
 * (for documentation purposes)
 * to set power to V_AUX, do:

		if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
619
			iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
620 621 622 623
					       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
					       ~APMG_PS_CTRL_MSK_PWR_SRC);
 */

624
	iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
625 626 627 628
			       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
			       ~APMG_PS_CTRL_MSK_PWR_SRC);
}

629
static int iwl_nic_init(struct iwl_trans *trans)
630 631
{
	unsigned long flags;
632
	struct iwl_priv *priv = priv(trans);
633 634

	/* nic_init */
635
	spin_lock_irqsave(&trans->shrd->lock, flags);
636 637 638
	iwl_apm_init(priv);

	/* Set interrupt coalescing calibration timer to default (512 usecs) */
639 640
	iwl_write8(bus(trans), CSR_INT_COALESCING,
		IWL_HOST_INT_CALIB_TIMEOUT_DEF);
641

642
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
643 644 645 646 647 648

	iwl_set_pwr_vmain(priv);

	priv->cfg->lib->nic_config(priv);

	/* Allocate the RX queue, or reset if it is already allocated */
649
	iwl_rx_init(trans);
650 651

	/* Allocate or reset and init all Tx and Command queues */
652
	if (iwl_tx_init(trans))
653 654 655 656
		return -ENOMEM;

	if (priv->cfg->base_params->shadow_reg_enable) {
		/* enable shadow regs in HW */
657
		iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
658 659 660
			0x800FFFFF);
	}

661
	set_bit(STATUS_INIT, &trans->shrd->status);
662 663 664 665 666 667 668

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
669
static int iwl_set_hw_ready(struct iwl_trans *trans)
670 671 672
{
	int ret;

673
	iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
674 675 676
		CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);

	/* See if we got it */
677
	ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
678 679 680 681
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
				HW_READY_TIMEOUT);

682
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
683 684 685 686
	return ret;
}

/* Note: returns standard 0/-ERROR code */
687
static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
688 689 690
{
	int ret;

691
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
692

693
	ret = iwl_set_hw_ready(trans);
694 695 696 697
	if (ret >= 0)
		return 0;

	/* If HW is not ready, prepare the conditions to check again */
698
	iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
699 700
			CSR_HW_IF_CONFIG_REG_PREPARE);

701
	ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
702 703 704 705 706 707 708
			~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
			CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);

	if (ret < 0)
		return ret;

	/* HW should be ready by now, check again. */
709
	ret = iwl_set_hw_ready(trans);
710 711 712 713 714
	if (ret >= 0)
		return 0;
	return ret;
}

715
static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
716 717
{
	int ret;
718
	struct iwl_priv *priv = priv(trans);
719 720 721 722

	priv->ucode_owner = IWL_OWNERSHIP_DRIVER;

	if ((priv->cfg->sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
723 724
	     iwl_trans_pcie_prepare_card_hw(trans)) {
		IWL_WARN(trans, "Exit HW not ready\n");
725 726 727 728
		return -EIO;
	}

	/* If platform's RF_KILL switch is NOT set to KILL */
729
	if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
730
			CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
731
		clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
732
	else
733
		set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
734

735
	if (iwl_is_rfkill(trans->shrd)) {
736
		wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
737
		iwl_enable_interrupts(trans);
738 739 740
		return -ERFKILL;
	}

741
	iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
742

743
	ret = iwl_nic_init(trans);
744
	if (ret) {
745
		IWL_ERR(trans, "Unable to init nic\n");
746 747 748 749
		return ret;
	}

	/* make sure rfkill handshake bits are cleared */
750 751
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
752 753 754
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
755
	iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
756
	iwl_enable_interrupts(trans);
757 758

	/* really make sure rfkill handshake bits are cleared */
759 760
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
761 762 763 764

	return 0;
}

765 766
/*
 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
767
 * must be called under priv->shrd->lock and mac access
768
 */
769
static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
770
{
771
	iwl_write_prph(bus(trans), SCD_TXFACT, mask);
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
}

#define IWL_AC_UNSET -1

struct queue_to_fifo_ac {
	s8 fifo, ac;
};

static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
791
	{ IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
792 793 794 795 796 797 798 799 800 801 802 803 804
};

static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
	{ IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
	{ IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
	{ IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
	{ IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
	{ IWL_TX_FIFO_BE_IPAN, 2, },
	{ IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
805
	{ IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
806
};
807
static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
808 809 810
{
	const struct queue_to_fifo_ac *queue_to_fifo;
	struct iwl_rxon_context *ctx;
811
	struct iwl_priv *priv = priv(trans);
812 813
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
814 815 816 817 818
	u32 a;
	unsigned long flags;
	int i, chan;
	u32 reg_val;

819
	spin_lock_irqsave(&trans->shrd->lock, flags);
820

821 822
	trans_pcie->scd_base_addr =
		iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
823
	a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
824
	/* reset conext data memory */
825
	for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
826
		a += 4)
827
		iwl_write_targ_mem(bus(trans), a, 0);
828
	/* reset tx status memory */
829
	for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
830
		a += 4)
831
		iwl_write_targ_mem(bus(trans), a, 0);
832
	for (; a < trans_pcie->scd_base_addr +
833 834
	       SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(priv).max_txq_num);
	       a += 4)
835
		iwl_write_targ_mem(bus(trans), a, 0);
836

837
	iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
838
		       trans_pcie->scd_bc_tbls.dma >> 10);
839 840 841

	/* Enable DMA channel */
	for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
842
		iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
843 844 845 846
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
				FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);

	/* Update FH chicken bits */
847 848
	reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
	iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
849 850
			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);

851
	iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
852
		SCD_QUEUECHAIN_SEL_ALL(priv));
853
	iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
854 855

	/* initiate the queues */
856
	for (i = 0; i < hw_params(priv).max_txq_num; i++) {
857 858 859
		iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
		iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
		iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
860
				SCD_CONTEXT_QUEUE_OFFSET(i), 0);
861
		iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
862 863 864 865 866 867 868 869 870 871
				SCD_CONTEXT_QUEUE_OFFSET(i) +
				sizeof(u32),
				((SCD_WIN_SIZE <<
				SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
				((SCD_FRAME_LIMIT <<
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
	}

872
	iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
873
			IWL_MASK(0, hw_params(trans).max_txq_num));
874 875

	/* Activate all Tx DMA/FIFO channels */
876
	iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
877 878 879 880 881 882 883

	/* map queues to FIFOs */
	if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
		queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
	else
		queue_to_fifo = iwlagn_default_queue_to_tx_fifo;

884
	iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
885 886 887 888 889 890 891 892 893 894 895

	/* make sure all queue are not stopped */
	memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
	for (i = 0; i < 4; i++)
		atomic_set(&priv->queue_stop_count[i], 0);
	for_each_context(priv, ctx)
		ctx->last_tx_rejected = false;

	/* reset to 0 to enable all the queue first */
	priv->txq_ctx_active_msk = 0;

896
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
897
						IWLAGN_FIRST_AMPDU_QUEUE);
898
	BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
899
						IWLAGN_FIRST_AMPDU_QUEUE);
900

901
	for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
902 903 904 905 906 907 908 909 910 911
		int fifo = queue_to_fifo[i].fifo;
		int ac = queue_to_fifo[i].ac;

		iwl_txq_ctx_activate(priv, i);

		if (fifo == IWL_TX_FIFO_UNUSED)
			continue;

		if (ac != IWL_AC_UNSET)
			iwl_set_swq_id(&priv->txq[i], ac, i);
912
		iwl_trans_tx_queue_set_status(priv, &priv->txq[i], fifo, 0);
913 914
	}

915
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
916 917

	/* Enable L1-Active */
918
	iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
919 920 921
			  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
}

922 923 924
/**
 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
 */
925
static int iwl_trans_tx_stop(struct iwl_trans *trans)
926 927 928
{
	int ch, txq_id;
	unsigned long flags;
929
	struct iwl_priv *priv = priv(trans);
930 931

	/* Turn off all Tx DMA fifos */
932
	spin_lock_irqsave(&trans->shrd->lock, flags);
933

934
	iwl_trans_txq_set_sched(trans, 0);
935 936

	/* Stop each Tx DMA channel, and wait for it to be idle */
937
	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
938
		iwl_write_direct32(bus(trans),
939
				   FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
940
		if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
941 942
				    FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
				    1000))
943
			IWL_ERR(trans, "Failing on timeout while stopping"
944
			    " DMA channel %d [0x%08x]", ch,
945
			    iwl_read_direct32(bus(trans),
946
					      FH_TSSR_TX_STATUS_REG));
947
	}
948
	spin_unlock_irqrestore(&trans->shrd->lock, flags);
949 950

	if (!priv->txq) {
951
		IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
952 953 954 955
		return 0;
	}

	/* Unmap DMA from host system and free skb's */
956 957
	for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
		iwl_tx_queue_unmap(trans, txq_id);
958 959 960 961

	return 0;
}

962
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
963 964
{
	/* stop and reset the on-board processor */
965
	iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
966 967

	/* tell the device to stop sending interrupts */
968
	iwl_trans_disable_sync_irq(trans);
969 970

	/* device going down, Stop using ICT table */
971
	iwl_disable_ict(trans);
972 973 974 975 976 977 978 979

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
980 981 982
	if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
		iwl_trans_tx_stop(trans);
		iwl_trans_rx_stop(trans);
983 984

		/* Power-down device's busmaster DMA clocks */
985
		iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
986 987 988 989 990
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(5);
	}

	/* Make sure (redundant) we've released our request to stay awake */
991
	iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
992
			CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
993 994

	/* Stop the device, and put it in low power state */
995
	iwl_apm_stop(priv(trans));
996 997
}

998
static struct iwl_tx_cmd *iwl_trans_pcie_get_tx_cmd(struct iwl_trans *trans,
999 1000
						int txq_id)
{
1001
	struct iwl_priv *priv = priv(trans);
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct iwl_queue *q = &txq->q;
	struct iwl_device_cmd *dev_cmd;

	if (unlikely(iwl_queue_space(q) < q->high_mark))
		return NULL;

	/*
	 * Set up the Tx-command (not MAC!) header.
	 * Store the chosen Tx queue and TFD index within the sequence field;
	 * after Tx, uCode's Tx response will return this value so driver can
	 * locate the frame within the tx queue and do post-tx processing.
	 */
	dev_cmd = txq->cmd[q->write_ptr];
	memset(dev_cmd, 0, sizeof(*dev_cmd));
	dev_cmd->hdr.cmd = REPLY_TX;
	dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
				INDEX_TO_SEQ(q->write_ptr)));
	return &dev_cmd->cmd.tx;
}

1023
static int iwl_trans_pcie_tx(struct iwl_priv *priv, struct sk_buff *skb,
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		struct iwl_tx_cmd *tx_cmd, int txq_id, __le16 fc, bool ampdu,
		struct iwl_rxon_context *ctx)
{
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	struct iwl_queue *q = &txq->q;
	struct iwl_device_cmd *dev_cmd = txq->cmd[q->write_ptr];
	struct iwl_cmd_meta *out_meta;

	dma_addr_t phys_addr = 0;
	dma_addr_t txcmd_phys;
	dma_addr_t scratch_phys;
	u16 len, firstlen, secondlen;
	u8 wait_write_ptr = 0;
	u8 hdr_len = ieee80211_hdrlen(fc);

	/* Set up driver data for this TFD */
	memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
	txq->txb[q->write_ptr].skb = skb;
	txq->txb[q->write_ptr].ctx = ctx;

	/* Set up first empty entry in queue's array of Tx/cmd buffers */
	out_meta = &txq->meta[q->write_ptr];

	/*
	 * Use the first empty entry in this queue's command buffer array
	 * to contain the Tx command and MAC header concatenated together
	 * (payload data will be in another buffer).
	 * Size of this varies, due to varying MAC header length.
	 * If end is not dword aligned, we'll have 2 extra bytes at the end
	 * of the MAC header (device reads on dword boundaries).
	 * We'll tell device about this padding later.
	 */
	len = sizeof(struct iwl_tx_cmd) +
		sizeof(struct iwl_cmd_header) + hdr_len;
	firstlen = (len + 3) & ~3;

	/* Tell NIC about any 2-byte padding after MAC header */
	if (firstlen != len)
		tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;

	/* Physical address of this Tx command's header (not MAC header!),
	 * within command buffer array. */
1066
	txcmd_phys = dma_map_single(priv->bus->dev,
1067 1068
				    &dev_cmd->hdr, firstlen,
				    DMA_BIDIRECTIONAL);
1069
	if (unlikely(dma_mapping_error(priv->bus->dev, txcmd_phys)))
1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
		return -1;
	dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
	dma_unmap_len_set(out_meta, len, firstlen);

	if (!ieee80211_has_morefrags(fc)) {
		txq->need_update = 1;
	} else {
		wait_write_ptr = 1;
		txq->need_update = 0;
	}

	/* Set up TFD's 2nd entry to point directly to remainder of skb,
	 * if any (802.11 null frames have no payload). */
	secondlen = skb->len - hdr_len;
	if (secondlen > 0) {
1085
		phys_addr = dma_map_single(priv->bus->dev, skb->data + hdr_len,
1086
					   secondlen, DMA_TO_DEVICE);
1087 1088
		if (unlikely(dma_mapping_error(priv->bus->dev, phys_addr))) {
			dma_unmap_single(priv->bus->dev,
1089 1090 1091 1092 1093 1094 1095 1096
					 dma_unmap_addr(out_meta, mapping),
					 dma_unmap_len(out_meta, len),
					 DMA_BIDIRECTIONAL);
			return -1;
		}
	}

	/* Attach buffers to TFD */
1097 1098
	iwlagn_txq_attach_buf_to_tfd(trans(priv), txq, txcmd_phys,
					firstlen, 1);
1099
	if (secondlen > 0)
1100
		iwlagn_txq_attach_buf_to_tfd(trans(priv), txq, phys_addr,
1101 1102 1103 1104 1105 1106
					     secondlen, 0);

	scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
				offsetof(struct iwl_tx_cmd, scratch);

	/* take back ownership of DMA buffer to enable update */
1107
	dma_sync_single_for_cpu(priv->bus->dev, txcmd_phys, firstlen,
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
			DMA_BIDIRECTIONAL);
	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);

	IWL_DEBUG_TX(priv, "sequence nr = 0X%x\n",
		     le16_to_cpu(dev_cmd->hdr.sequence));
	IWL_DEBUG_TX(priv, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
	iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
	iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);

	/* Set up entry for this TFD in Tx byte-count array */
	if (ampdu)
1120
		iwl_trans_txq_update_byte_cnt_tbl(trans(priv), txq,
1121 1122
					       le16_to_cpu(tx_cmd->len));

1123
	dma_sync_single_for_device(priv->bus->dev, txcmd_phys, firstlen,
1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
			DMA_BIDIRECTIONAL);

	trace_iwlwifi_dev_tx(priv,
			     &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
			     sizeof(struct iwl_tfd),
			     &dev_cmd->hdr, firstlen,
			     skb->data + hdr_len, secondlen);

	/* Tell device the write index *just past* this latest filled TFD */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
	iwl_txq_update_write_ptr(priv, txq);

	/*
	 * At this point the frame is "transmitted" successfully
	 * and we will get a TX status notification eventually,
	 * regardless of the value of ret. "ret" only indicates
	 * whether or not we should update the write pointer.
	 */
1142
	if (iwl_queue_space(q) < q->high_mark) {
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
		if (wait_write_ptr) {
			txq->need_update = 1;
			iwl_txq_update_write_ptr(priv, txq);
		} else {
			iwl_stop_queue(priv, txq);
		}
	}
	return 0;
}

1153
static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
1154 1155
{
	/* Remove all resets to allow NIC to operate */
1156
	iwl_write32(bus(trans), CSR_RESET, 0);
1157 1158
}

1159 1160
static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
{
1161 1162
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1163 1164
	int err;

1165 1166 1167 1168
	trans_pcie->inta_mask = CSR_INI_SET_MASK;

	tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
		iwl_irq_tasklet, (unsigned long)trans);
1169

1170
	iwl_alloc_isr_ict(trans);
1171 1172

	err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
1173
		DRV_NAME, trans);
1174
	if (err) {
1175 1176
		IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
		iwl_free_isr_ict(trans);
1177 1178 1179
		return err;
	}

1180
	INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1181 1182 1183
	return 0;
}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id,
		      int ssn, u32 status, struct sk_buff_head *skbs)
{
	struct iwl_priv *priv = priv(trans);
	struct iwl_tx_queue *txq = &priv->txq[txq_id];
	/* n_bd is usually 256 => n_bd - 1 = 0xff */
	int tfd_num = ssn & (txq->q.n_bd - 1);
	u8 agg_state;
	bool cond;

	if (txq->sched_retry) {
		agg_state =
			priv->stations[txq->sta_id].tid[txq->tid].agg.state;
		cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA);
	} else {
		cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX);
	}

	if (txq->q.read_ptr != tfd_num) {
		IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim "
				"scd_ssn=%d idx=%d txq=%d swq=%d\n",
				ssn , tfd_num, txq_id, txq->swq_id);
		iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
		if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond)
			iwl_wake_queue(priv, txq);
	}
}

1212
static void iwl_trans_pcie_disable_sync_irq(struct iwl_trans *trans)
1213
{
1214 1215 1216 1217 1218 1219 1220 1221
	unsigned long flags;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	spin_lock_irqsave(&trans->shrd->lock, flags);
	iwl_disable_interrupts(trans);
	spin_unlock_irqrestore(&trans->shrd->lock, flags);

1222
	/* wait to make sure we flush pending tasklet*/
1223 1224
	synchronize_irq(bus(trans)->irq);
	tasklet_kill(&trans_pcie->irq_tasklet);
1225 1226
}

1227
static void iwl_trans_pcie_free(struct iwl_trans *trans)
1228
{
1229 1230 1231 1232
	free_irq(bus(trans)->irq, trans);
	iwl_free_isr_ict(trans);
	trans->shrd->trans = NULL;
	kfree(trans);
1233 1234
}

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
#ifdef CONFIG_PM

static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
	/*
	 * This function is called when system goes into suspend state
	 * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
	 * first but since iwl_mac_stop() has no knowledge of who the caller is,
	 * it will not call apm_ops.stop() to stop the DMA operation.
	 * Calling apm_ops.stop here to make sure we stop the DMA.
	 *
	 * But of course ... if we have configured WoWLAN then we did other
	 * things already :-)
	 */
	if (!trans->shrd->wowlan)
		iwl_apm_stop(priv(trans));

	return 0;
}

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{
	bool hw_rfkill = false;

1259
	iwl_enable_interrupts(trans);
1260

1261
	if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
		hw_rfkill = true;

	if (hw_rfkill)
		set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
	else
		clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);

	wiphy_rfkill_set_hw_state(priv(trans)->hw->wiphy, hw_rfkill);

	return 0;
}
#else /* CONFIG_PM */
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{ return 0; }

static int iwl_trans_pcie_resume(struct iwl_trans *trans)
{ return 0; }

#endif /* CONFIG_PM */

1283
const struct iwl_trans_ops trans_ops_pcie;
1284

1285 1286 1287 1288 1289 1290
static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
{
	struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
					      sizeof(struct iwl_trans_pcie),
					      GFP_KERNEL);
	if (iwl_trans) {
1291 1292
		struct iwl_trans_pcie *trans_pcie =
			IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
1293 1294
		iwl_trans->ops = &trans_ops_pcie;
		iwl_trans->shrd = shrd;
1295
		trans_pcie->trans = iwl_trans;
1296
		spin_lock_init(&iwl_trans->hcmd_lock);
1297
	}
1298

1299 1300
	return iwl_trans;
}
1301

1302 1303 1304
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
1305
	if (!debugfs_create_file(#name, mode, parent, trans,		\
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
				 &iwl_dbgfs_##name##_ops))		\
		return -ENOMEM;						\
} while (0)

/* file operation */
#define DEBUGFS_READ_FUNC(name)                                         \
static ssize_t iwl_dbgfs_##name##_read(struct file *file,               \
					char __user *user_buf,          \
					size_t count, loff_t *ppos);

#define DEBUGFS_WRITE_FUNC(name)                                        \
static ssize_t iwl_dbgfs_##name##_write(struct file *file,              \
					const char __user *user_buf,    \
					size_t count, loff_t *ppos);


static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
{
	file->private_data = inode->i_private;
	return 0;
}

#define DEBUGFS_READ_FILE_OPS(name)					\
	DEBUGFS_READ_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1336 1337 1338 1339 1340 1341 1342 1343
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
	DEBUGFS_WRITE_FUNC(name);                                       \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
	DEBUGFS_READ_FUNC(name);					\
	DEBUGFS_WRITE_FUNC(name);					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
	.open = iwl_dbgfs_open_file_generic,				\
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_traffic_log_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
1358 1359
	struct iwl_trans *trans = file->private_data;
	struct iwl_priv *priv = priv(trans);
1360 1361
	int pos = 0, ofs = 0;
	int cnt = 0, entry;
1362 1363
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
1364 1365
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
1366
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1367 1368 1369 1370 1371 1372 1373
	char *buf;
	int bufsz = ((IWL_TRAFFIC_ENTRIES * IWL_TRAFFIC_ENTRY_SIZE * 64) * 2) +
		(priv->cfg->base_params->num_of_queues * 32 * 8) + 400;
	const u8 *ptr;
	ssize_t ret;

	if (!priv->txq) {
1374
		IWL_ERR(trans, "txq not ready\n");
1375 1376 1377 1378
		return -EAGAIN;
	}
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf) {
1379
		IWL_ERR(trans, "Can not allocate buffer\n");
1380 1381 1382
		return -ENOMEM;
	}
	pos += scnprintf(buf + pos, bufsz - pos, "Tx Queue\n");
1383
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1384 1385 1386 1387 1388 1389 1390
		txq = &priv->txq[cnt];
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
				"q[%d]: read_ptr: %u, write_ptr: %u\n",
				cnt, q->read_ptr, q->write_ptr);
	}
	if (priv->tx_traffic &&
1391
		(iwl_get_debug_level(trans->shrd) & IWL_DL_TX)) {
1392 1393
		ptr = priv->tx_traffic;
		pos += scnprintf(buf + pos, bufsz - pos,
1394
				"Tx Traffic idx: %u\n", priv->tx_traffic_idx);
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
		for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
			for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
			     entry++,  ofs += 16) {
				pos += scnprintf(buf + pos, bufsz - pos,
						"0x%.4x ", ofs);
				hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
						   buf + pos, bufsz - pos, 0);
				pos += strlen(buf + pos);
				if (bufsz - pos > 0)
					buf[pos++] = '\n';
			}
		}
	}

	pos += scnprintf(buf + pos, bufsz - pos, "Rx Queue\n");
	pos += scnprintf(buf + pos, bufsz - pos,
			"read: %u, write: %u\n",
			 rxq->read, rxq->write);

	if (priv->rx_traffic &&
1415
		(iwl_get_debug_level(trans->shrd) & IWL_DL_RX)) {
1416 1417
		ptr = priv->rx_traffic;
		pos += scnprintf(buf + pos, bufsz - pos,
1418
				"Rx Traffic idx: %u\n", priv->rx_traffic_idx);
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
		for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
			for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
			     entry++,  ofs += 16) {
				pos += scnprintf(buf + pos, bufsz - pos,
						"0x%.4x ", ofs);
				hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
						   buf + pos, bufsz - pos, 0);
				pos += strlen(buf + pos);
				if (bufsz - pos > 0)
					buf[pos++] = '\n';
			}
		}
	}

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_traffic_log_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
1442
	struct iwl_trans *trans = file->private_data;
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
	char buf[8];
	int buf_size;
	int traffic_log;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &traffic_log) != 1)
		return -EFAULT;
	if (traffic_log == 0)
1454
		iwl_reset_traffic_log(priv(trans));
1455 1456 1457 1458 1459 1460 1461 1462

	return count;
}

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
						char __user *user_buf,
						size_t count, loff_t *ppos) {

1463 1464
	struct iwl_trans *trans = file->private_data;
	struct iwl_priv *priv = priv(trans);
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
	struct iwl_tx_queue *txq;
	struct iwl_queue *q;
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
	const size_t bufsz = sizeof(char) * 64 *
				priv->cfg->base_params->num_of_queues;

	if (!priv->txq) {
		IWL_ERR(priv, "txq not ready\n");
		return -EAGAIN;
	}
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

1482
	for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
		txq = &priv->txq[cnt];
		q = &txq->q;
		pos += scnprintf(buf + pos, bufsz - pos,
				"hwq %.2d: read=%u write=%u stop=%d"
				" swq_id=%#.2x (ac %d/hwq %d)\n",
				cnt, q->read_ptr, q->write_ptr,
				!!test_bit(cnt, priv->queue_stopped),
				txq->swq_id, txq->swq_id & 3,
				(txq->swq_id >> 2) & 0x1f);
		if (cnt >= 4)
			continue;
		/* for the ACs, display the stop count too */
		pos += scnprintf(buf + pos, bufsz - pos,
				"        stop-count: %d\n",
				atomic_read(&priv->queue_stop_count[cnt]));
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
						char __user *user_buf,
						size_t count, loff_t *ppos) {
1507 1508 1509 1510
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
	char buf[256];
	int pos = 0;
	const size_t bufsz = sizeof(buf);

	pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
						rxq->read);
	pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
						rxq->write);
	pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
						rxq->free_count);
	if (rxq->rb_stts) {
		pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
			 le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF);
	} else {
		pos += scnprintf(buf + pos, bufsz - pos,
					"closed_rb_num: Not Allocated\n");
	}
	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

1531 1532 1533 1534 1535 1536 1537 1538 1539
static ssize_t iwl_dbgfs_log_event_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -ENOMEM;

1540
	ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	if (buf) {
		ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
		kfree(buf);
	}
	return ret;
}

static ssize_t iwl_dbgfs_log_event_write(struct file *file,
					const char __user *user_buf,
					size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	u32 event_log_flag;
	char buf[8];
	int buf_size;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &event_log_flag) != 1)
		return -EFAULT;
	if (event_log_flag == 1)
1564
		iwl_dump_nic_event_log(trans, true, NULL, false);
1565 1566 1567 1568

	return count;
}

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
					size_t count, loff_t *ppos) {

	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf) {
		IWL_ERR(trans, "Can not allocate Buffer\n");
		return -ENOMEM;
	}

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	char buf[8];
	int buf_size;
	u32 reset_flag;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%x", &reset_flag) != 1)
		return -EFAULT;
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
static const char *get_csr_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
}

void iwl_dump_csr(struct iwl_trans *trans)
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
1720
			iwl_read32(bus(trans), csr_tbl[i]));
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
	}
}

static ssize_t iwl_dbgfs_csr_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char buf[8];
	int buf_size;
	int csr;

	memset(buf, 0, sizeof(buf));
	buf_size = min(count, sizeof(buf) -  1);
	if (copy_from_user(buf, user_buf, buf_size))
		return -EFAULT;
	if (sscanf(buf, "%d", &csr) != 1)
		return -EFAULT;

	iwl_dump_csr(trans);

	return count;
}

static const char *get_fh_string(int cmd)
{
	switch (cmd) {
	IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
	IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
	IWL_CMD(FH_RSCSR_CHNL0_WPTR);
	IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
	IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
	IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
	IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
	IWL_CMD(FH_TSSR_TX_STATUS_REG);
	IWL_CMD(FH_TSSR_TX_ERROR_REG);
	default:
		return "UNKNOWN";
	}
}

int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
{
	int i;
#ifdef CONFIG_IWLWIFI_DEBUG
	int pos = 0;
	size_t bufsz = 0;
#endif
	static const u32 fh_tbl[] = {
		FH_RSCSR_CHNL0_STTS_WPTR_REG,
		FH_RSCSR_CHNL0_RBDCB_BASE_REG,
		FH_RSCSR_CHNL0_WPTR,
		FH_MEM_RCSR_CHNL0_CONFIG_REG,
		FH_MEM_RSSR_SHARED_CTRL_REG,
		FH_MEM_RSSR_RX_STATUS_REG,
		FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
		FH_TSSR_TX_STATUS_REG,
		FH_TSSR_TX_ERROR_REG
	};
#ifdef CONFIG_IWLWIFI_DEBUG
	if (display) {
		bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
		*buf = kmalloc(bufsz, GFP_KERNEL);
		if (!*buf)
			return -ENOMEM;
		pos += scnprintf(*buf + pos, bufsz - pos,
				"FH register values:\n");
		for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
			pos += scnprintf(*buf + pos, bufsz - pos,
				"  %34s: 0X%08x\n",
				get_fh_string(fh_tbl[i]),
1792
				iwl_read_direct32(bus(trans), fh_tbl[i]));
1793 1794 1795 1796 1797 1798 1799 1800
		}
		return pos;
	}
#endif
	IWL_ERR(trans, "FH register values:\n");
	for (i = 0; i <  ARRAY_SIZE(fh_tbl); i++) {
		IWL_ERR(trans, "  %34s: 0X%08x\n",
			get_fh_string(fh_tbl[i]),
1801
			iwl_read_direct32(bus(trans), fh_tbl[i]));
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
	}
	return 0;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
					 char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	char *buf;
	int pos = 0;
	ssize_t ret = -EFAULT;

	ret = pos = iwl_dump_fh(trans, &buf, true);
	if (buf) {
		ret = simple_read_from_buffer(user_buf,
					      count, ppos, buf, pos);
		kfree(buf);
	}

	return ret;
}

1825
DEBUGFS_READ_WRITE_FILE_OPS(traffic_log);
1826
DEBUGFS_READ_WRITE_FILE_OPS(log_event);
1827
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
1828
DEBUGFS_READ_FILE_OPS(fh_reg);
1829 1830
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
1831
DEBUGFS_WRITE_FILE_OPS(csr);
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842

/*
 * Create the debugfs files and directories
 *
 */
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{
	DEBUGFS_ADD_FILE(traffic_log, dir, S_IWUSR | S_IRUSR);
	DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
	DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1843
	DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
1844
	DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
1845 1846
	DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
	DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
1847 1848 1849 1850 1851 1852 1853 1854 1855
	return 0;
}
#else
static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
					struct dentry *dir)
{ return 0; }

#endif /*CONFIG_IWLWIFI_DEBUGFS */

1856 1857 1858 1859 1860 1861
const struct iwl_trans_ops trans_ops_pcie = {
	.alloc = iwl_trans_pcie_alloc,
	.request_irq = iwl_trans_pcie_request_irq,
	.start_device = iwl_trans_pcie_start_device,
	.prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
	.stop_device = iwl_trans_pcie_stop_device,
1862

1863
	.tx_start = iwl_trans_pcie_tx_start,
1864

1865 1866
	.rx_free = iwl_trans_pcie_rx_free,
	.tx_free = iwl_trans_pcie_tx_free,
1867

1868 1869
	.send_cmd = iwl_trans_pcie_send_cmd,
	.send_cmd_pdu = iwl_trans_pcie_send_cmd_pdu,
1870

1871 1872
	.get_tx_cmd = iwl_trans_pcie_get_tx_cmd,
	.tx = iwl_trans_pcie_tx,
1873
	.reclaim = iwl_trans_pcie_reclaim,
1874

1875 1876
	.txq_agg_disable = iwl_trans_pcie_txq_agg_disable,
	.txq_agg_setup = iwl_trans_pcie_txq_agg_setup,
1877

1878
	.kick_nic = iwl_trans_pcie_kick_nic,
1879

1880
	.disable_sync_irq = iwl_trans_pcie_disable_sync_irq,
1881
	.free = iwl_trans_pcie_free,
1882 1883

	.dbgfs_register = iwl_trans_pcie_dbgfs_register,
1884 1885
	.suspend = iwl_trans_pcie_suspend,
	.resume = iwl_trans_pcie_resume,
1886
};
1887