intel_audio.c 25.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

#include <linux/kernel.h>
I
Imre Deak 已提交
25 26 27
#include <linux/component.h>
#include <drm/i915_component.h>
#include "intel_drv.h"
28 29 30 31 32

#include <drm/drmP.h>
#include <drm/drm_edid.h>
#include "i915_drv.h"

33 34 35 36 37 38 39 40 41 42 43
/**
 * DOC: High Definition Audio over HDMI and Display Port
 *
 * The graphics and audio drivers together support High Definition Audio over
 * HDMI and Display Port. The audio programming sequences are divided into audio
 * codec and controller enable and disable sequences. The graphics driver
 * handles the audio codec sequences, while the audio driver handles the audio
 * controller sequences.
 *
 * The disable sequences must be performed before disabling the transcoder or
 * port. The enable sequences may only be performed after enabling the
44 45
 * transcoder and port, and after completed link training. Therefore the audio
 * enable/disable sequences are part of the modeset sequence.
46 47 48 49 50 51 52
 *
 * The codec and controller sequences could be done either parallel or serial,
 * but generally the ELDV/PD change in the codec sequence indicates to the audio
 * driver that the controller sequence should start. Indeed, most of the
 * co-operation between the graphics and audio drivers is handled via audio
 * related registers. (The notable exception is the power management, not
 * covered here.)
53 54 55 56 57
 *
 * The struct i915_audio_component is used to interact between the graphics
 * and audio drivers. The struct i915_audio_component_ops *ops in it is
 * defined in graphics driver and called in audio driver. The
 * struct i915_audio_component_audio_ops *audio_ops is called from i915 driver.
58 59
 */

60
static const struct {
61 62 63
	int clock;
	u32 config;
} hdmi_audio_clock[] = {
64
	{ 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
65 66
	{ 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
	{ 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
67
	{ 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
68
	{ 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
69 70
	{ 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
	{ 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
71
	{ 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
72
	{ 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
73 74 75
	{ 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
};

76 77
/* HDMI N/CTS table */
#define TMDS_297M 297000
78
#define TMDS_296M 296703
79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
static const struct {
	int sample_rate;
	int clock;
	int n;
	int cts;
} aud_ncts[] = {
	{ 44100, TMDS_296M, 4459, 234375 },
	{ 44100, TMDS_297M, 4704, 247500 },
	{ 48000, TMDS_296M, 5824, 281250 },
	{ 48000, TMDS_297M, 5120, 247500 },
	{ 32000, TMDS_296M, 5824, 421875 },
	{ 32000, TMDS_297M, 3072, 222750 },
	{ 88200, TMDS_296M, 8918, 234375 },
	{ 88200, TMDS_297M, 9408, 247500 },
	{ 96000, TMDS_296M, 11648, 281250 },
	{ 96000, TMDS_297M, 10240, 247500 },
	{ 176400, TMDS_296M, 17836, 234375 },
	{ 176400, TMDS_297M, 18816, 247500 },
	{ 192000, TMDS_296M, 23296, 281250 },
	{ 192000, TMDS_297M, 20480, 247500 },
};

101
/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
102
static u32 audio_config_hdmi_pixel_clock(const struct drm_display_mode *adjusted_mode)
103 104 105 106
{
	int i;

	for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
107
		if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
108 109 110 111
			break;
	}

	if (i == ARRAY_SIZE(hdmi_audio_clock)) {
112
		DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
113
			      adjusted_mode->crtc_clock);
114 115 116 117 118 119 120 121 122 123
		i = 1;
	}

	DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
		      hdmi_audio_clock[i].clock,
		      hdmi_audio_clock[i].config);

	return hdmi_audio_clock[i].config;
}

124 125 126 127 128 129 130 131 132 133 134 135 136
static int audio_config_get_n(const struct drm_display_mode *mode, int rate)
{
	int i;

	for (i = 0; i < ARRAY_SIZE(aud_ncts); i++) {
		if ((rate == aud_ncts[i].sample_rate) &&
			(mode->clock == aud_ncts[i].clock)) {
			return aud_ncts[i].n;
		}
	}
	return 0;
}

137 138 139 140 141 142 143 144 145 146 147 148 149 150
static uint32_t audio_config_setup_n_reg(int n, uint32_t val)
{
	int n_low, n_up;
	uint32_t tmp = val;

	n_low = n & 0xfff;
	n_up = (n >> 12) & 0xff;
	tmp &= ~(AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK);
	tmp |= ((n_up << AUD_CONFIG_UPPER_N_SHIFT) |
			(n_low << AUD_CONFIG_LOWER_N_SHIFT) |
			AUD_CONFIG_N_PROG_ENABLE);
	return tmp;
}

151
static bool intel_eld_uptodate(struct drm_connector *connector,
152 153 154
			       i915_reg_t reg_eldv, uint32_t bits_eldv,
			       i915_reg_t reg_elda, uint32_t bits_elda,
			       i915_reg_t reg_edid)
155
{
156
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
157
	uint8_t *eld = connector->eld;
158 159
	uint32_t tmp;
	int i;
160

161 162
	tmp = I915_READ(reg_eldv);
	tmp &= bits_eldv;
163

164
	if (!tmp)
165 166
		return false;

167 168 169
	tmp = I915_READ(reg_elda);
	tmp &= ~bits_elda;
	I915_WRITE(reg_elda, tmp);
170

171
	for (i = 0; i < drm_eld_size(eld) / 4; i++)
172 173 174 175 176 177
		if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
			return false;

	return true;
}

178 179
static void g4x_audio_codec_disable(struct intel_encoder *encoder)
{
180
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	uint32_t eldv, tmp;

	DRM_DEBUG_KMS("Disable audio codec\n");

	tmp = I915_READ(G4X_AUD_VID_DID);
	if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

	/* Invalidate ELD */
	tmp = I915_READ(G4X_AUD_CNTL_ST);
	tmp &= ~eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
}

197 198
static void g4x_audio_codec_enable(struct drm_connector *connector,
				   struct intel_encoder *encoder,
199
				   const struct drm_display_mode *adjusted_mode)
200
{
201
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
202 203
	uint8_t *eld = connector->eld;
	uint32_t eldv;
204 205
	uint32_t tmp;
	int len, i;
206

207 208
	DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);

209 210
	tmp = I915_READ(G4X_AUD_VID_DID);
	if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
211 212 213 214 215 216
		eldv = G4X_ELDV_DEVCL_DEVBLC;
	else
		eldv = G4X_ELDV_DEVCTG;

	if (intel_eld_uptodate(connector,
			       G4X_AUD_CNTL_ST, eldv,
217
			       G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
218 219 220
			       G4X_HDMIW_HDMIEDID))
		return;

221
	tmp = I915_READ(G4X_AUD_CNTL_ST);
222
	tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
223 224
	len = (tmp >> 9) & 0x1f;		/* ELD buffer size */
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
225

226
	len = min(drm_eld_size(eld) / 4, len);
227 228 229 230
	DRM_DEBUG_DRIVER("ELD size %d\n", len);
	for (i = 0; i < len; i++)
		I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));

231 232 233
	tmp = I915_READ(G4X_AUD_CNTL_ST);
	tmp |= eldv;
	I915_WRITE(G4X_AUD_CNTL_ST, tmp);
234 235
}

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
static void
hsw_dp_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
			   const struct drm_display_mode *adjusted_mode)
{
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
	enum pipe pipe = intel_crtc->pipe;
	u32 tmp;

	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
	tmp |= AUD_CONFIG_N_VALUE_INDEX;

	I915_WRITE(HSW_AUD_CFG(pipe), tmp);
}

static void
hsw_hdmi_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
			     const struct drm_display_mode *adjusted_mode)
256 257 258
{
	struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
	struct i915_audio_component *acomp = dev_priv->audio_component;
259
	int rate = acomp ? acomp->aud_sample_rate[port] : 0;
260
	enum pipe pipe = intel_crtc->pipe;
261
	int n;
262 263 264 265 266 267
	u32 tmp;

	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
268 269 270 271
	tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);

	if (adjusted_mode->clock == TMDS_296M ||
	    adjusted_mode->clock == TMDS_297M) {
272 273 274 275 276 277 278 279 280 281
		n = audio_config_get_n(adjusted_mode, rate);
		if (n != 0)
			tmp = audio_config_setup_n_reg(n, tmp);
		else
			DRM_DEBUG_KMS("no suitable N value is found\n");
	}

	I915_WRITE(HSW_AUD_CFG(pipe), tmp);
}

282 283 284 285 286 287 288 289 290 291
static void
hsw_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
			const struct drm_display_mode *adjusted_mode)
{
	if (intel_crtc_has_dp_encoder(intel_crtc->config))
		hsw_dp_audio_config_update(intel_crtc, port, adjusted_mode);
	else
		hsw_hdmi_audio_config_update(intel_crtc, port, adjusted_mode);
}

292 293
static void hsw_audio_codec_disable(struct intel_encoder *encoder)
{
294
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
295 296
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	enum pipe pipe = intel_crtc->pipe;
297 298
	uint32_t tmp;

299 300
	DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));

301 302
	mutex_lock(&dev_priv->av_mutex);

303 304 305 306 307 308
	/* Disable timestamps */
	tmp = I915_READ(HSW_AUD_CFG(pipe));
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp |= AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_UPPER_N_MASK;
	tmp &= ~AUD_CONFIG_LOWER_N_MASK;
309
	if (intel_crtc_has_dp_encoder(intel_crtc->config))
310 311 312 313
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	I915_WRITE(HSW_AUD_CFG(pipe), tmp);

	/* Invalidate ELD */
314
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
315
	tmp &= ~AUDIO_ELD_VALID(pipe);
316
	tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
317
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
318 319

	mutex_unlock(&dev_priv->av_mutex);
320 321 322
}

static void hsw_audio_codec_enable(struct drm_connector *connector,
323
				   struct intel_encoder *intel_encoder,
324
				   const struct drm_display_mode *adjusted_mode)
325
{
326
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
327
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
328
	enum pipe pipe = intel_crtc->pipe;
329
	enum port port = intel_encoder->port;
330
	const uint8_t *eld = connector->eld;
331 332
	uint32_t tmp;
	int len, i;
333

334
	DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
335
		      pipe_name(pipe), drm_eld_size(eld));
336

337 338
	mutex_lock(&dev_priv->av_mutex);

339 340
	/* Enable audio presence detect, invalidate ELD */
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
341 342
	tmp |= AUDIO_OUTPUT_ENABLE(pipe);
	tmp &= ~AUDIO_ELD_VALID(pipe);
343
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
344

345 346 347 348 349 350
	/*
	 * FIXME: We're supposed to wait for vblank here, but we have vblanks
	 * disabled during the mode set. The proper fix would be to push the
	 * rest of the setup into a vblank work item, queued here, but the
	 * infrastructure is not there yet.
	 */
351

352 353
	/* Reset ELD write address */
	tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
354
	tmp &= ~IBX_ELD_ADDRESS_MASK;
355
	I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
356

357
	/* Up to 84 bytes of hw ELD buffer */
358 359
	len = min(drm_eld_size(eld), 84);
	for (i = 0; i < len / 4; i++)
360
		I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
361

362
	/* ELD valid */
363
	tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
364
	tmp |= AUDIO_ELD_VALID(pipe);
365
	I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
366 367

	/* Enable timestamps */
368
	hsw_audio_config_update(intel_crtc, port, adjusted_mode);
369 370

	mutex_unlock(&dev_priv->av_mutex);
371 372
}

373
static void ilk_audio_codec_disable(struct intel_encoder *intel_encoder)
374
{
375 376
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
377
	enum pipe pipe = intel_crtc->pipe;
378
	enum port port = intel_encoder->port;
379
	uint32_t tmp, eldv;
380
	i915_reg_t aud_config, aud_cntrl_st2;
381 382 383 384

	DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
		      port_name(port), pipe_name(pipe));

385 386 387
	if (WARN_ON(port == PORT_A))
		return;

388
	if (HAS_PCH_IBX(dev_priv)) {
389 390
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
391
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
392 393 394 395 396 397 398 399 400 401 402 403 404
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
	} else {
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
	}

	/* Disable timestamps */
	tmp = I915_READ(aud_config);
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp |= AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_UPPER_N_MASK;
	tmp &= ~AUD_CONFIG_LOWER_N_MASK;
405
	if (intel_crtc_has_dp_encoder(intel_crtc->config))
406 407 408
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	I915_WRITE(aud_config, tmp);

409
	eldv = IBX_ELD_VALID(port);
410 411 412 413 414 415 416

	/* Invalidate ELD */
	tmp = I915_READ(aud_cntrl_st2);
	tmp &= ~eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
}

417
static void ilk_audio_codec_enable(struct drm_connector *connector,
418
				   struct intel_encoder *intel_encoder,
419
				   const struct drm_display_mode *adjusted_mode)
420
{
421
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
422
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
423
	enum pipe pipe = intel_crtc->pipe;
424
	enum port port = intel_encoder->port;
425
	uint8_t *eld = connector->eld;
426
	uint32_t tmp, eldv;
427
	int len, i;
428
	i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
429 430

	DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
431
		      port_name(port), pipe_name(pipe), drm_eld_size(eld));
432

433 434 435
	if (WARN_ON(port == PORT_A))
		return;

436 437 438 439 440 441
	/*
	 * FIXME: We're supposed to wait for vblank here, but we have vblanks
	 * disabled during the mode set. The proper fix would be to push the
	 * rest of the setup into a vblank work item, queued here, but the
	 * infrastructure is not there yet.
	 */
442 443 444 445 446 447

	if (HAS_PCH_IBX(connector->dev)) {
		hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
		aud_config = IBX_AUD_CFG(pipe);
		aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
448 449
	} else if (IS_VALLEYVIEW(connector->dev) ||
		   IS_CHERRYVIEW(connector->dev)) {
450 451 452 453 454 455 456 457 458 459 460
		hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
		aud_config = VLV_AUD_CFG(pipe);
		aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
	} else {
		hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
		aud_config = CPT_AUD_CFG(pipe);
		aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
		aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
	}

461
	eldv = IBX_ELD_VALID(port);
462

463
	/* Invalidate ELD */
464 465 466
	tmp = I915_READ(aud_cntrl_st2);
	tmp &= ~eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
467

468
	/* Reset ELD write address */
469
	tmp = I915_READ(aud_cntl_st);
470
	tmp &= ~IBX_ELD_ADDRESS_MASK;
471
	I915_WRITE(aud_cntl_st, tmp);
472

473
	/* Up to 84 bytes of hw ELD buffer */
474 475
	len = min(drm_eld_size(eld), 84);
	for (i = 0; i < len / 4; i++)
476 477
		I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));

478
	/* ELD valid */
479 480 481
	tmp = I915_READ(aud_cntrl_st2);
	tmp |= eldv;
	I915_WRITE(aud_cntrl_st2, tmp);
482 483 484 485 486 487

	/* Enable timestamps */
	tmp = I915_READ(aud_config);
	tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
	tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
	tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
488
	if (intel_crtc_has_dp_encoder(intel_crtc->config))
489 490
		tmp |= AUD_CONFIG_N_VALUE_INDEX;
	else
491
		tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
492
	I915_WRITE(aud_config, tmp);
493 494
}

495 496 497 498 499 500 501 502
/**
 * intel_audio_codec_enable - Enable the audio codec for HD audio
 * @intel_encoder: encoder on which to enable audio
 *
 * The enable sequences may only be performed after enabling the transcoder and
 * port, and after completed link training.
 */
void intel_audio_codec_enable(struct intel_encoder *intel_encoder)
503
{
504 505
	struct drm_encoder *encoder = &intel_encoder->base;
	struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
506
	const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
507
	struct drm_connector *connector;
508
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
509
	struct i915_audio_component *acomp = dev_priv->audio_component;
510
	enum port port = intel_encoder->port;
511
	enum pipe pipe = crtc->pipe;
512

513
	connector = drm_select_eld(encoder);
514 515 516 517 518 519 520 521 522
	if (!connector)
		return;

	DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
			 connector->base.id,
			 connector->name,
			 connector->encoder->base.id,
			 connector->encoder->name);

523 524
	/* ELD Conn_Type */
	connector->eld[5] &= ~(3 << 2);
525
	if (intel_crtc_has_dp_encoder(crtc->config))
526 527
		connector->eld[5] |= (1 << 2);

528
	connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
529

530
	if (dev_priv->display.audio_codec_enable)
531 532
		dev_priv->display.audio_codec_enable(connector, intel_encoder,
						     adjusted_mode);
533

534
	mutex_lock(&dev_priv->av_mutex);
535
	intel_encoder->audio_connector = connector;
536

537
	/* referred in audio callbacks */
538
	dev_priv->av_enc_map[pipe] = intel_encoder;
539 540
	mutex_unlock(&dev_priv->av_mutex);

541 542 543 544
	/* audio drivers expect pipe = -1 to indicate Non-MST cases */
	if (intel_encoder->type != INTEL_OUTPUT_DP_MST)
		pipe = -1;

545
	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
546 547
		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 (int) port, (int) pipe);
548 549 550 551
}

/**
 * intel_audio_codec_disable - Disable the audio codec for HD audio
552
 * @intel_encoder: encoder on which to disable audio
553 554 555 556
 *
 * The disable sequences must be performed before disabling the transcoder or
 * port.
 */
557
void intel_audio_codec_disable(struct intel_encoder *intel_encoder)
558
{
559
	struct drm_encoder *encoder = &intel_encoder->base;
560
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
561
	struct i915_audio_component *acomp = dev_priv->audio_component;
562
	enum port port = intel_encoder->port;
563 564
	struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
	enum pipe pipe = crtc->pipe;
565 566

	if (dev_priv->display.audio_codec_disable)
567 568
		dev_priv->display.audio_codec_disable(intel_encoder);

569
	mutex_lock(&dev_priv->av_mutex);
570
	intel_encoder->audio_connector = NULL;
571
	dev_priv->av_enc_map[pipe] = NULL;
572 573
	mutex_unlock(&dev_priv->av_mutex);

574 575 576 577
	/* audio drivers expect pipe = -1 to indicate Non-MST cases */
	if (intel_encoder->type != INTEL_OUTPUT_DP_MST)
		pipe = -1;

578
	if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
579 580
		acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
						 (int) port, (int) pipe);
581 582 583
}

/**
584 585
 * intel_init_audio_hooks - Set up chip specific audio hooks
 * @dev_priv: device private
586
 */
587
void intel_init_audio_hooks(struct drm_i915_private *dev_priv)
588
{
589
	if (IS_G4X(dev_priv)) {
590
		dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
591
		dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
592
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
593
		dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
594
		dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
595
	} else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8) {
596 597
		dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
		dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
598
	} else if (HAS_PCH_SPLIT(dev_priv)) {
599
		dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
600
		dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
601
	}
602
}
I
Imre Deak 已提交
603

604
static void i915_audio_component_get_power(struct device *kdev)
I
Imre Deak 已提交
605
{
606
	intel_display_power_get(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
I
Imre Deak 已提交
607 608
}

609
static void i915_audio_component_put_power(struct device *kdev)
I
Imre Deak 已提交
610
{
611
	intel_display_power_put(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
I
Imre Deak 已提交
612 613
}

614
static void i915_audio_component_codec_wake_override(struct device *kdev,
615 616
						     bool enable)
{
617
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
618 619
	u32 tmp;

620
	if (!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv))
621 622
		return;

623
	i915_audio_component_get_power(kdev);
624

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
	/*
	 * Enable/disable generating the codec wake signal, overriding the
	 * internal logic to generate the codec wake to controller.
	 */
	tmp = I915_READ(HSW_AUD_CHICKENBIT);
	tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
	I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
	usleep_range(1000, 1500);

	if (enable) {
		tmp = I915_READ(HSW_AUD_CHICKENBIT);
		tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
		I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
		usleep_range(1000, 1500);
	}
640

641
	i915_audio_component_put_power(kdev);
642 643
}

I
Imre Deak 已提交
644
/* Get CDCLK in kHz  */
645
static int i915_audio_component_get_cdclk_freq(struct device *kdev)
I
Imre Deak 已提交
646
{
647
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
I
Imre Deak 已提交
648 649 650 651

	if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
		return -ENODEV;

652
	return dev_priv->cdclk_freq;
I
Imre Deak 已提交
653 654
}

655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
static struct intel_encoder *get_saved_enc(struct drm_i915_private *dev_priv,
					       int port, int pipe)
{

	if (WARN_ON(pipe >= I915_MAX_PIPES))
		return NULL;

	/* MST */
	if (pipe >= 0)
		return dev_priv->av_enc_map[pipe];

	/* Non-MST */
	for_each_pipe(dev_priv, pipe) {
		struct intel_encoder *encoder;

		encoder = dev_priv->av_enc_map[pipe];
		if (encoder == NULL)
			continue;

		if (port == encoder->port)
			return encoder;
	}

	return NULL;
}

static int i915_audio_component_sync_audio_rate(struct device *kdev, int port,
						int pipe, int rate)
683
{
684
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
685 686
	struct intel_encoder *intel_encoder;
	struct intel_crtc *crtc;
687
	struct drm_display_mode *adjusted_mode;
688
	struct i915_audio_component *acomp = dev_priv->audio_component;
689
	int err = 0;
690

691
	/* HSW, BDW, SKL, KBL need this fix */
692
	if (!IS_SKYLAKE(dev_priv) &&
693 694 695
	    !IS_KABYLAKE(dev_priv) &&
	    !IS_BROADWELL(dev_priv) &&
	    !IS_HASWELL(dev_priv))
696 697
		return 0;

698
	i915_audio_component_get_power(kdev);
699
	mutex_lock(&dev_priv->av_mutex);
700

701
	/* 1. get the pipe */
702
	intel_encoder = get_saved_enc(dev_priv, port, pipe);
703 704
	if (!intel_encoder || !intel_encoder->base.crtc ||
	    intel_encoder->type != INTEL_OUTPUT_HDMI) {
705
		DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
706 707
		err = -ENODEV;
		goto unlock;
708
	}
709 710

	/* pipe passed from the audio driver will be -1 for Non-MST case */
711 712 713
	crtc = to_intel_crtc(intel_encoder->base.crtc);
	pipe = crtc->pipe;

714
	adjusted_mode = &crtc->config->base.adjusted_mode;
715

716 717 718
	/* port must be valid now, otherwise the pipe will be invalid */
	acomp->aud_sample_rate[port] = rate;

719
	hsw_audio_config_update(crtc, port, adjusted_mode);
720

721
 unlock:
722
	mutex_unlock(&dev_priv->av_mutex);
723
	i915_audio_component_put_power(kdev);
724
	return err;
725 726
}

727
static int i915_audio_component_get_eld(struct device *kdev, int port,
728
					int pipe, bool *enabled,
729 730
					unsigned char *buf, int max_bytes)
{
731
	struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
732 733 734 735 736
	struct intel_encoder *intel_encoder;
	const u8 *eld;
	int ret = -EINVAL;

	mutex_lock(&dev_priv->av_mutex);
737 738 739 740 741 742 743 744 745 746 747 748 749 750

	intel_encoder = get_saved_enc(dev_priv, port, pipe);
	if (!intel_encoder) {
		DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
		mutex_unlock(&dev_priv->av_mutex);
		return ret;
	}

	ret = 0;
	*enabled = intel_encoder->audio_connector != NULL;
	if (*enabled) {
		eld = intel_encoder->audio_connector->eld;
		ret = drm_eld_size(eld);
		memcpy(buf, eld, min(max_bytes, ret));
751 752 753 754
	}

	mutex_unlock(&dev_priv->av_mutex);
	return ret;
755 756
}

I
Imre Deak 已提交
757 758 759 760
static const struct i915_audio_component_ops i915_audio_component_ops = {
	.owner		= THIS_MODULE,
	.get_power	= i915_audio_component_get_power,
	.put_power	= i915_audio_component_put_power,
761
	.codec_wake_override = i915_audio_component_codec_wake_override,
I
Imre Deak 已提交
762
	.get_cdclk_freq	= i915_audio_component_get_cdclk_freq,
763
	.sync_audio_rate = i915_audio_component_sync_audio_rate,
764
	.get_eld	= i915_audio_component_get_eld,
I
Imre Deak 已提交
765 766
};

767 768
static int i915_audio_component_bind(struct device *i915_kdev,
				     struct device *hda_kdev, void *data)
I
Imre Deak 已提交
769 770
{
	struct i915_audio_component *acomp = data;
771
	struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
772
	int i;
I
Imre Deak 已提交
773 774 775 776

	if (WARN_ON(acomp->ops || acomp->dev))
		return -EEXIST;

777
	drm_modeset_lock_all(&dev_priv->drm);
I
Imre Deak 已提交
778
	acomp->ops = &i915_audio_component_ops;
779
	acomp->dev = i915_kdev;
780 781 782
	BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
	for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
		acomp->aud_sample_rate[i] = 0;
783
	dev_priv->audio_component = acomp;
784
	drm_modeset_unlock_all(&dev_priv->drm);
I
Imre Deak 已提交
785 786 787 788

	return 0;
}

789 790
static void i915_audio_component_unbind(struct device *i915_kdev,
					struct device *hda_kdev, void *data)
I
Imre Deak 已提交
791 792
{
	struct i915_audio_component *acomp = data;
793
	struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
I
Imre Deak 已提交
794

795
	drm_modeset_lock_all(&dev_priv->drm);
I
Imre Deak 已提交
796 797
	acomp->ops = NULL;
	acomp->dev = NULL;
798
	dev_priv->audio_component = NULL;
799
	drm_modeset_unlock_all(&dev_priv->drm);
I
Imre Deak 已提交
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
}

static const struct component_ops i915_audio_component_bind_ops = {
	.bind	= i915_audio_component_bind,
	.unbind	= i915_audio_component_unbind,
};

/**
 * i915_audio_component_init - initialize and register the audio component
 * @dev_priv: i915 device instance
 *
 * This will register with the component framework a child component which
 * will bind dynamically to the snd_hda_intel driver's corresponding master
 * component when the latter is registered. During binding the child
 * initializes an instance of struct i915_audio_component which it receives
 * from the master. The master can then start to use the interface defined by
 * this struct. Each side can break the binding at any point by deregistering
 * its own component after which each side's component unbind callback is
 * called.
 *
 * We ignore any error during registration and continue with reduced
 * functionality (i.e. without HDMI audio).
 */
void i915_audio_component_init(struct drm_i915_private *dev_priv)
{
	int ret;

827
	ret = component_add(dev_priv->drm.dev, &i915_audio_component_bind_ops);
I
Imre Deak 已提交
828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
	if (ret < 0) {
		DRM_ERROR("failed to add audio component (%d)\n", ret);
		/* continue with reduced functionality */
		return;
	}

	dev_priv->audio_component_registered = true;
}

/**
 * i915_audio_component_cleanup - deregister the audio component
 * @dev_priv: i915 device instance
 *
 * Deregisters the audio component, breaking any existing binding to the
 * corresponding snd_hda_intel driver's master component.
 */
void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
{
	if (!dev_priv->audio_component_registered)
		return;

849
	component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops);
I
Imre Deak 已提交
850 851
	dev_priv->audio_component_registered = false;
}