main.c 78.8 KB
Newer Older
1 2 3
/*
 * Copyright (c) 2004, 2005 Topspin Communications.  All rights reserved.
 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4
 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40
 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#include <linux/module.h>
#include <linux/init.h>
#include <linux/errno.h>
#include <linux/pci.h>
#include <linux/dma-mapping.h>
41
#include <linux/slab.h>
42
#include <linux/io-mapping.h>
43
#include <linux/delay.h>
44
#include <linux/kmod.h>
45 46 47 48 49 50 51 52 53 54 55 56 57

#include <linux/mlx4/device.h>
#include <linux/mlx4/doorbell.h>

#include "mlx4.h"
#include "fw.h"
#include "icm.h"

MODULE_AUTHOR("Roland Dreier");
MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
MODULE_LICENSE("Dual BSD/GPL");
MODULE_VERSION(DRV_VERSION);

58 59
struct workqueue_struct *mlx4_wq;

60 61 62 63 64 65 66 67 68 69
#ifdef CONFIG_MLX4_DEBUG

int mlx4_debug_level = 0;
module_param_named(debug_level, mlx4_debug_level, int, 0644);
MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");

#endif /* CONFIG_MLX4_DEBUG */

#ifdef CONFIG_PCI_MSI

70
static int msi_x = 1;
71 72 73 74 75 76 77 78 79
module_param(msi_x, int, 0444);
MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");

#else /* CONFIG_PCI_MSI */

#define msi_x (0)

#endif /* CONFIG_PCI_MSI */

80 81 82 83 84 85 86 87 88 89 90
static uint8_t num_vfs[3] = {0, 0, 0};
static int num_vfs_argc = 3;
module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
			  "num_vfs=port1,port2,port1+2");

static uint8_t probe_vf[3] = {0, 0, 0};
static int probe_vfs_argc = 3;
module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
			   "probe_vf=port1,port2,port1+2");
91

92
int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
93 94 95 96
module_param_named(log_num_mgm_entry_size,
			mlx4_log_num_mgm_entry_size, int, 0444);
MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
					 " of qp per mcg, for example:"
97
					 " 10 gives 248.range: 7 <="
98
					 " log_num_mgm_entry_size <= 12."
99 100
					 " To activate device managed"
					 " flow steering when available, set to -1");
101

102
static bool enable_64b_cqe_eqe = true;
O
Or Gerlitz 已提交
103 104
module_param(enable_64b_cqe_eqe, bool, 0444);
MODULE_PARM_DESC(enable_64b_cqe_eqe,
105
		 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
O
Or Gerlitz 已提交
106 107

#define PF_CONTEXT_BEHAVIOUR_MASK	MLX4_FUNC_CAP_64B_EQE_CQE
108

109
static char mlx4_version[] =
110 111 112 113
	DRV_NAME ": Mellanox ConnectX core driver v"
	DRV_VERSION " (" DRV_RELDATE ")\n";

static struct mlx4_profile default_profile = {
114
	.num_qp		= 1 << 18,
115
	.num_srq	= 1 << 16,
116
	.rdmarc_per_qp	= 1 << 4,
117 118
	.num_cq		= 1 << 16,
	.num_mcg	= 1 << 13,
119
	.num_mpt	= 1 << 19,
120
	.num_mtt	= 1 << 20, /* It is really num mtt segements */
121 122
};

123
static int log_num_mac = 7;
124 125 126 127 128 129
module_param_named(log_num_mac, log_num_mac, int, 0444);
MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");

static int log_num_vlan;
module_param_named(log_num_vlan, log_num_vlan, int, 0444);
MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
130 131
/* Log2 max number of VLANs per ETH port (0-7) */
#define MLX4_LOG_NUM_VLANS 7
132

133
static bool use_prio;
134
module_param_named(use_prio, use_prio, bool, 0444);
135
MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
136

137
int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
138
module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
139
MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
140

141
static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
142 143
static int arr_argc = 2;
module_param_array(port_type_array, int, &arr_argc, 0444);
144 145
MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
				"1 for IB, 2 for Ethernet");
146 147 148 149 150 151 152

struct mlx4_port_config {
	struct list_head list;
	enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
	struct pci_dev *pdev;
};

153 154
static atomic_t pf_loading = ATOMIC_INIT(0);

155 156
int mlx4_check_port_params(struct mlx4_dev *dev,
			   enum mlx4_port_type *port_type)
157 158 159 160
{
	int i;

	for (i = 0; i < dev->caps.num_ports - 1; i++) {
161 162
		if (port_type[i] != port_type[i + 1]) {
			if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
J
Joe Perches 已提交
163
				mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
164 165
				return -EINVAL;
			}
166 167 168 169 170
		}
	}

	for (i = 0; i < dev->caps.num_ports; i++) {
		if (!(port_type[i] & dev->caps.supported_type[i+1])) {
J
Joe Perches 已提交
171 172
			mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
				 i + 1);
173 174 175 176 177 178 179 180 181 182 183
			return -EINVAL;
		}
	}
	return 0;
}

static void mlx4_set_port_mask(struct mlx4_dev *dev)
{
	int i;

	for (i = 1; i <= dev->caps.num_ports; ++i)
184
		dev->caps.port_mask[i] = dev->caps.port_type[i];
185
}
186

R
Roland Dreier 已提交
187
static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
188 189
{
	int err;
190
	int i;
191 192 193

	err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
	if (err) {
J
Joe Perches 已提交
194
		mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
195 196 197 198
		return err;
	}

	if (dev_cap->min_page_sz > PAGE_SIZE) {
J
Joe Perches 已提交
199
		mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
200 201 202 203
			 dev_cap->min_page_sz, PAGE_SIZE);
		return -ENODEV;
	}
	if (dev_cap->num_ports > MLX4_MAX_PORTS) {
J
Joe Perches 已提交
204
		mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
205 206 207 208 209
			 dev_cap->num_ports, MLX4_MAX_PORTS);
		return -ENODEV;
	}

	if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
J
Joe Perches 已提交
210
		mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
211 212 213 214 215 216
			 dev_cap->uar_size,
			 (unsigned long long) pci_resource_len(dev->pdev, 2));
		return -ENODEV;
	}

	dev->caps.num_ports	     = dev_cap->num_ports;
217
	dev->phys_caps.num_phys_eqs  = MLX4_MAX_EQ_NUM;
218 219
	for (i = 1; i <= dev->caps.num_ports; ++i) {
		dev->caps.vl_cap[i]	    = dev_cap->max_vl[i];
220
		dev->caps.ib_mtu_cap[i]	    = dev_cap->ib_mtu[i];
221 222 223 224
		dev->phys_caps.gid_phys_table_len[i]  = dev_cap->max_gids[i];
		dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
		/* set gid and pkey table operating lengths by default
		 * to non-sriov values */
225 226 227
		dev->caps.gid_table_len[i]  = dev_cap->max_gids[i];
		dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
		dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
228 229
		dev->caps.eth_mtu_cap[i]    = dev_cap->eth_mtu[i];
		dev->caps.def_mac[i]        = dev_cap->def_mac[i];
230
		dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
231 232
		dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
		dev->caps.default_sense[i] = dev_cap->default_sense[i];
233 234 235 236
		dev->caps.trans_type[i]	    = dev_cap->trans_type[i];
		dev->caps.vendor_oui[i]     = dev_cap->vendor_oui[i];
		dev->caps.wavelength[i]     = dev_cap->wavelength[i];
		dev->caps.trans_code[i]     = dev_cap->trans_code[i];
237 238
	}

239
	dev->caps.uar_page_size	     = PAGE_SIZE;
240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	dev->caps.num_uars	     = dev_cap->uar_size / PAGE_SIZE;
	dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
	dev->caps.bf_reg_size	     = dev_cap->bf_reg_size;
	dev->caps.bf_regs_per_page   = dev_cap->bf_regs_per_page;
	dev->caps.max_sq_sg	     = dev_cap->max_sq_sg;
	dev->caps.max_rq_sg	     = dev_cap->max_rq_sg;
	dev->caps.max_wqes	     = dev_cap->max_qp_sz;
	dev->caps.max_qp_init_rdma   = dev_cap->max_requester_per_qp;
	dev->caps.max_srq_wqes	     = dev_cap->max_srq_sz;
	dev->caps.max_srq_sge	     = dev_cap->max_rq_sg - 1;
	dev->caps.reserved_srqs	     = dev_cap->reserved_srqs;
	dev->caps.max_sq_desc_sz     = dev_cap->max_sq_desc_sz;
	dev->caps.max_rq_desc_sz     = dev_cap->max_rq_desc_sz;
	/*
	 * Subtract 1 from the limit because we need to allocate a
	 * spare CQE so the HCA HW can tell the difference between an
	 * empty CQ and a full CQ.
	 */
	dev->caps.max_cqes	     = dev_cap->max_cq_sz - 1;
	dev->caps.reserved_cqs	     = dev_cap->reserved_cqs;
	dev->caps.reserved_eqs	     = dev_cap->reserved_eqs;
261
	dev->caps.reserved_mtts      = dev_cap->reserved_mtts;
262
	dev->caps.reserved_mrws	     = dev_cap->reserved_mrws;
263 264 265

	/* The first 128 UARs are used for EQ doorbells */
	dev->caps.reserved_uars	     = max_t(int, 128, dev_cap->reserved_uars);
266
	dev->caps.reserved_pds	     = dev_cap->reserved_pds;
S
Sean Hefty 已提交
267 268 269 270
	dev->caps.reserved_xrcds     = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
					dev_cap->reserved_xrcds : 0;
	dev->caps.max_xrcds          = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
					dev_cap->max_xrcds : 0;
271 272
	dev->caps.mtt_entry_sz       = dev_cap->mtt_entry_sz;

273
	dev->caps.max_msg_sz         = dev_cap->max_msg_sz;
274 275
	dev->caps.page_size_cap	     = ~(u32) (dev_cap->min_page_sz - 1);
	dev->caps.flags		     = dev_cap->flags;
276
	dev->caps.flags2	     = dev_cap->flags2;
277 278
	dev->caps.bmme_flags	     = dev_cap->bmme_flags;
	dev->caps.reserved_lkey	     = dev_cap->reserved_lkey;
279
	dev->caps.stat_rate_support  = dev_cap->stat_rate_support;
E
Eli Cohen 已提交
280
	dev->caps.max_gso_sz	     = dev_cap->max_gso_sz;
281
	dev->caps.max_rss_tbl_sz     = dev_cap->max_rss_tbl_sz;
282

283 284
	/* Sense port always allowed on supported devices for ConnectX-1 and -2 */
	if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
285
		dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
286 287 288
	/* Don't do sense port on multifunction devices (for now at least) */
	if (mlx4_is_mfunc(dev))
		dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
289

290
	dev->caps.log_num_macs  = log_num_mac;
291
	dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
292 293

	for (i = 1; i <= dev->caps.num_ports; ++i) {
294 295 296 297 298
		dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
		if (dev->caps.supported_type[i]) {
			/* if only ETH is supported - assign ETH */
			if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
				dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
299
			/* if only IB is supported, assign IB */
300
			else if (dev->caps.supported_type[i] ==
301 302
				 MLX4_PORT_TYPE_IB)
				dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
303
			else {
304 305 306 307
				/* if IB and ETH are supported, we set the port
				 * type according to user selection of port type;
				 * if user selected none, take the FW hint */
				if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
308 309
					dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
						MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
310
				else
311
					dev->caps.port_type[i] = port_type_array[i - 1];
312 313
			}
		}
314 315 316 317 318 319
		/*
		 * Link sensing is allowed on the port if 3 conditions are true:
		 * 1. Both protocols are supported on the port.
		 * 2. Different types are supported on the port
		 * 3. FW declared that it supports link sensing
		 */
320
		mlx4_priv(dev)->sense.sense_allowed[i] =
321
			((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
322
			 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
323
			 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
324

325 326 327 328 329
		/*
		 * If "default_sense" bit is set, we move the port to "AUTO" mode
		 * and perform sense_port FW command to try and set the correct
		 * port type from beginning
		 */
330
		if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
331 332 333 334 335 336 337 338 339
			enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
			dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
			mlx4_SENSE_PORT(dev, i, &sensed_port);
			if (sensed_port != MLX4_PORT_TYPE_NONE)
				dev->caps.port_type[i] = sensed_port;
		} else {
			dev->caps.possible_type[i] = dev->caps.port_type[i];
		}

340 341
		if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
			dev->caps.log_num_macs = dev_cap->log_max_macs[i];
J
Joe Perches 已提交
342
			mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
343 344 345 346
				  i, 1 << dev->caps.log_num_macs);
		}
		if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
			dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
J
Joe Perches 已提交
347
			mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
348 349 350 351
				  i, 1 << dev->caps.log_num_vlans);
		}
	}

352 353
	dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);

354 355 356 357 358 359 360 361 362 363 364 365 366
	dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
	dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
		dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
		(1 << dev->caps.log_num_macs) *
		(1 << dev->caps.log_num_vlans) *
		dev->caps.num_ports;
	dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;

	dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
		dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
		dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
		dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];

367
	dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
O
Or Gerlitz 已提交
368

369
	if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
O
Or Gerlitz 已提交
370 371 372 373 374 375 376 377
		if (dev_cap->flags &
		    (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
			mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
			dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
			dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
		}
	}

378
	if ((dev->caps.flags &
O
Or Gerlitz 已提交
379 380 381 382
	    (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
	    mlx4_is_master(dev))
		dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;

383 384
	return 0;
}
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462

static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
				       enum pci_bus_speed *speed,
				       enum pcie_link_width *width)
{
	u32 lnkcap1, lnkcap2;
	int err1, err2;

#define  PCIE_MLW_CAP_SHIFT 4	/* start of MLW mask in link capabilities */

	*speed = PCI_SPEED_UNKNOWN;
	*width = PCIE_LNK_WIDTH_UNKNOWN;

	err1 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP, &lnkcap1);
	err2 = pcie_capability_read_dword(dev->pdev, PCI_EXP_LNKCAP2, &lnkcap2);
	if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
		if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
			*speed = PCIE_SPEED_8_0GT;
		else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
			*speed = PCIE_SPEED_5_0GT;
		else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
			*speed = PCIE_SPEED_2_5GT;
	}
	if (!err1) {
		*width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
		if (!lnkcap2) { /* pre-r3.0 */
			if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
				*speed = PCIE_SPEED_5_0GT;
			else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
				*speed = PCIE_SPEED_2_5GT;
		}
	}

	if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
		return err1 ? err1 :
			err2 ? err2 : -EINVAL;
	}
	return 0;
}

static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
{
	enum pcie_link_width width, width_cap;
	enum pci_bus_speed speed, speed_cap;
	int err;

#define PCIE_SPEED_STR(speed) \
	(speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
	 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
	 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
	 "Unknown")

	err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
	if (err) {
		mlx4_warn(dev,
			  "Unable to determine PCIe device BW capabilities\n");
		return;
	}

	err = pcie_get_minimum_link(dev->pdev, &speed, &width);
	if (err || speed == PCI_SPEED_UNKNOWN ||
	    width == PCIE_LNK_WIDTH_UNKNOWN) {
		mlx4_warn(dev,
			  "Unable to determine PCI device chain minimum BW\n");
		return;
	}

	if (width != width_cap || speed != speed_cap)
		mlx4_warn(dev,
			  "PCIe BW is different than device's capability\n");

	mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
		  PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
	mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
		  width, width_cap);
	return;
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
/*The function checks if there are live vf, return the num of them*/
static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	struct mlx4_slave_state *s_state;
	int i;
	int ret = 0;

	for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
		s_state = &priv->mfunc.master.slave_state[i];
		if (s_state->active && s_state->last_cmd !=
		    MLX4_COMM_CMD_RESET) {
			mlx4_warn(dev, "%s: slave: %d is still active\n",
				  __func__, i);
			ret++;
		}
	}
	return ret;
}

483 484 485
int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
{
	u32 qk = MLX4_RESERVED_QKEY_BASE;
486 487 488

	if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
	    qpn < dev->phys_caps.base_proxy_sqpn)
489 490
		return -EINVAL;

491
	if (qpn >= dev->phys_caps.base_tunnel_sqpn)
492
		/* tunnel qp */
493
		qk += qpn - dev->phys_caps.base_tunnel_sqpn;
494
	else
495
		qk += qpn - dev->phys_caps.base_proxy_sqpn;
496 497 498 499 500
	*qkey = qk;
	return 0;
}
EXPORT_SYMBOL(mlx4_get_parav_qkey);

501 502 503 504 505 506 507 508 509 510 511
void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
{
	struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);

	if (!mlx4_is_master(dev))
		return;

	priv->virt2phys_pkey[slave][port - 1][i] = val;
}
EXPORT_SYMBOL(mlx4_sync_pkey_table);

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
{
	struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);

	if (!mlx4_is_master(dev))
		return;

	priv->slave_node_guids[slave] = guid;
}
EXPORT_SYMBOL(mlx4_put_slave_node_guid);

__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
{
	struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);

	if (!mlx4_is_master(dev))
		return 0;

	return priv->slave_node_guids[slave];
}
EXPORT_SYMBOL(mlx4_get_slave_node_guid);

534
int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
535 536 537 538 539 540 541 542 543 544 545 546
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	struct mlx4_slave_state *s_slave;

	if (!mlx4_is_master(dev))
		return 0;

	s_slave = &priv->mfunc.master.slave_state[slave];
	return !!s_slave->active;
}
EXPORT_SYMBOL(mlx4_is_slave_active);

547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
static void slave_adjust_steering_mode(struct mlx4_dev *dev,
				       struct mlx4_dev_cap *dev_cap,
				       struct mlx4_init_hca_param *hca_param)
{
	dev->caps.steering_mode = hca_param->steering_mode;
	if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
		dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
		dev->caps.fs_log_max_ucast_qp_range_size =
			dev_cap->fs_log_max_ucast_qp_range_size;
	} else
		dev->caps.num_qp_per_mgm =
			4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);

	mlx4_dbg(dev, "Steering mode is: %s\n",
		 mlx4_steering_mode_str(dev->caps.steering_mode));
}

564 565 566 567 568 569 570 571 572 573 574 575
static int mlx4_slave_cap(struct mlx4_dev *dev)
{
	int			   err;
	u32			   page_size;
	struct mlx4_dev_cap	   dev_cap;
	struct mlx4_func_cap	   func_cap;
	struct mlx4_init_hca_param hca_param;
	int			   i;

	memset(&hca_param, 0, sizeof(hca_param));
	err = mlx4_QUERY_HCA(dev, &hca_param);
	if (err) {
J
Joe Perches 已提交
576
		mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
577 578 579
		return err;
	}

580 581 582 583
	/* fail if the hca has an unknown global capability
	 * at this time global_caps should be always zeroed
	 */
	if (hca_param.global_caps) {
584 585 586 587 588 589
		mlx4_err(dev, "Unknown hca global capabilities\n");
		return -ENOSYS;
	}

	mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;

590 591
	dev->caps.hca_core_clock = hca_param.hca_core_clock;

592
	memset(&dev_cap, 0, sizeof(dev_cap));
593
	dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
594 595
	err = mlx4_dev_cap(dev, &dev_cap);
	if (err) {
J
Joe Perches 已提交
596
		mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
597 598 599
		return err;
	}

600 601
	err = mlx4_QUERY_FW(dev);
	if (err)
J
Joe Perches 已提交
602
		mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
603

604 605 606
	page_size = ~dev->caps.page_size_cap + 1;
	mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
	if (page_size > PAGE_SIZE) {
J
Joe Perches 已提交
607
		mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
			 page_size, PAGE_SIZE);
		return -ENODEV;
	}

	/* slave gets uar page size from QUERY_HCA fw command */
	dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);

	/* TODO: relax this assumption */
	if (dev->caps.uar_page_size != PAGE_SIZE) {
		mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
			 dev->caps.uar_page_size, PAGE_SIZE);
		return -ENODEV;
	}

	memset(&func_cap, 0, sizeof(func_cap));
623
	err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
624
	if (err) {
J
Joe Perches 已提交
625 626
		mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
			 err);
627 628 629 630 631 632 633 634 635 636
		return err;
	}

	if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
	    PF_CONTEXT_BEHAVIOUR_MASK) {
		mlx4_err(dev, "Unknown pf context behaviour\n");
		return -ENOSYS;
	}

	dev->caps.num_ports		= func_cap.num_ports;
637 638 639 640 641 642 643 644 645 646 647
	dev->quotas.qp			= func_cap.qp_quota;
	dev->quotas.srq			= func_cap.srq_quota;
	dev->quotas.cq			= func_cap.cq_quota;
	dev->quotas.mpt			= func_cap.mpt_quota;
	dev->quotas.mtt			= func_cap.mtt_quota;
	dev->caps.num_qps		= 1 << hca_param.log_num_qps;
	dev->caps.num_srqs		= 1 << hca_param.log_num_srqs;
	dev->caps.num_cqs		= 1 << hca_param.log_num_cqs;
	dev->caps.num_mpts		= 1 << hca_param.log_mpt_sz;
	dev->caps.num_eqs		= func_cap.max_eq;
	dev->caps.reserved_eqs		= func_cap.reserved_eq;
648 649 650 651 652
	dev->caps.num_pds               = MLX4_NUM_PDS;
	dev->caps.num_mgms              = 0;
	dev->caps.num_amgms             = 0;

	if (dev->caps.num_ports > MLX4_MAX_PORTS) {
J
Joe Perches 已提交
653 654
		mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
			 dev->caps.num_ports, MLX4_MAX_PORTS);
655 656 657
		return -ENODEV;
	}

658
	dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
659 660 661 662 663 664
	dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
	dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
	dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
	dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);

	if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
665 666
	    !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
	    !dev->caps.qp0_qkey) {
667 668 669 670
		err = -ENOMEM;
		goto err_mem;
	}

671
	for (i = 1; i <= dev->caps.num_ports; ++i) {
672 673
		err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
		if (err) {
J
Joe Perches 已提交
674 675
			mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
				 i, err);
676 677
			goto err_mem;
		}
678
		dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
679 680 681 682
		dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
		dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
		dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
		dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
683
		dev->caps.port_mask[i] = dev->caps.port_type[i];
684
		dev->caps.phys_port_id[i] = func_cap.phys_port_id;
685 686 687
		if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
						    &dev->caps.gid_table_len[i],
						    &dev->caps.pkey_table_len[i]))
688
			goto err_mem;
689
	}
690

691 692 693
	if (dev->caps.uar_page_size * (dev->caps.num_uars -
				       dev->caps.reserved_uars) >
				       pci_resource_len(dev->pdev, 2)) {
J
Joe Perches 已提交
694
		mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
695 696
			 dev->caps.uar_page_size * dev->caps.num_uars,
			 (unsigned long long) pci_resource_len(dev->pdev, 2));
697
		goto err_mem;
698 699
	}

O
Or Gerlitz 已提交
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
	if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
		dev->caps.eqe_size   = 64;
		dev->caps.eqe_factor = 1;
	} else {
		dev->caps.eqe_size   = 32;
		dev->caps.eqe_factor = 0;
	}

	if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
		dev->caps.cqe_size   = 64;
		dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
	} else {
		dev->caps.cqe_size   = 32;
	}

715
	dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
J
Joe Perches 已提交
716
	mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
717

718 719
	slave_adjust_steering_mode(dev, &dev_cap, &hca_param);

720
	return 0;
721 722

err_mem:
723
	kfree(dev->caps.qp0_qkey);
724 725 726 727
	kfree(dev->caps.qp0_tunnel);
	kfree(dev->caps.qp0_proxy);
	kfree(dev->caps.qp1_tunnel);
	kfree(dev->caps.qp1_proxy);
728 729 730 731 732
	dev->caps.qp0_qkey = NULL;
	dev->caps.qp0_tunnel = NULL;
	dev->caps.qp0_proxy = NULL;
	dev->caps.qp1_tunnel = NULL;
	dev->caps.qp1_proxy = NULL;
733 734

	return err;
735
}
736

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
static void mlx4_request_modules(struct mlx4_dev *dev)
{
	int port;
	int has_ib_port = false;
	int has_eth_port = false;
#define EN_DRV_NAME	"mlx4_en"
#define IB_DRV_NAME	"mlx4_ib"

	for (port = 1; port <= dev->caps.num_ports; port++) {
		if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
			has_ib_port = true;
		else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
			has_eth_port = true;
	}

	if (has_eth_port)
		request_module_nowait(EN_DRV_NAME);
754 755
	if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
		request_module_nowait(IB_DRV_NAME);
756 757
}

758 759 760 761
/*
 * Change the port configuration of the device.
 * Every user of this function must hold the port mutex.
 */
762 763
int mlx4_change_port_types(struct mlx4_dev *dev,
			   enum mlx4_port_type *port_types)
764 765 766 767 768 769
{
	int err = 0;
	int change = 0;
	int port;

	for (port = 0; port <  dev->caps.num_ports; port++) {
770 771
		/* Change the port type only if the new type is different
		 * from the current, and not set to Auto */
772
		if (port_types[port] != dev->caps.port_type[port + 1])
773 774 775 776 777 778
			change = 1;
	}
	if (change) {
		mlx4_unregister_device(dev);
		for (port = 1; port <= dev->caps.num_ports; port++) {
			mlx4_CLOSE_PORT(dev, port);
779
			dev->caps.port_type[port] = port_types[port - 1];
780
			err = mlx4_SET_PORT(dev, port, -1);
781
			if (err) {
J
Joe Perches 已提交
782 783
				mlx4_err(dev, "Failed to set port %d, aborting\n",
					 port);
784 785 786 787 788
				goto out;
			}
		}
		mlx4_set_port_mask(dev);
		err = mlx4_register_device(dev);
789 790 791 792 793
		if (err) {
			mlx4_err(dev, "Failed to register device\n");
			goto out;
		}
		mlx4_request_modules(dev);
794 795 796 797 798 799 800 801 802 803 804 805 806
	}

out:
	return err;
}

static ssize_t show_port_type(struct device *dev,
			      struct device_attribute *attr,
			      char *buf)
{
	struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
						   port_attr);
	struct mlx4_dev *mdev = info->dev;
807 808 809 810 811 812 813 814 815
	char type[8];

	sprintf(type, "%s",
		(mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
		"ib" : "eth");
	if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
		sprintf(buf, "auto (%s)\n", type);
	else
		sprintf(buf, "%s\n", type);
816

817
	return strlen(buf);
818 819 820 821 822 823 824 825 826 827 828
}

static ssize_t set_port_type(struct device *dev,
			     struct device_attribute *attr,
			     const char *buf, size_t count)
{
	struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
						   port_attr);
	struct mlx4_dev *mdev = info->dev;
	struct mlx4_priv *priv = mlx4_priv(mdev);
	enum mlx4_port_type types[MLX4_MAX_PORTS];
829
	enum mlx4_port_type new_types[MLX4_MAX_PORTS];
830 831 832 833 834 835 836
	int i;
	int err = 0;

	if (!strcmp(buf, "ib\n"))
		info->tmp_type = MLX4_PORT_TYPE_IB;
	else if (!strcmp(buf, "eth\n"))
		info->tmp_type = MLX4_PORT_TYPE_ETH;
837 838
	else if (!strcmp(buf, "auto\n"))
		info->tmp_type = MLX4_PORT_TYPE_AUTO;
839 840 841 842 843
	else {
		mlx4_err(mdev, "%s is not supported port type\n", buf);
		return -EINVAL;
	}

844
	mlx4_stop_sense(mdev);
845
	mutex_lock(&priv->port_mutex);
846 847 848 849
	/* Possible type is always the one that was delivered */
	mdev->caps.possible_type[info->port] = info->tmp_type;

	for (i = 0; i < mdev->caps.num_ports; i++) {
850
		types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
851 852 853 854
					mdev->caps.possible_type[i+1];
		if (types[i] == MLX4_PORT_TYPE_AUTO)
			types[i] = mdev->caps.port_type[i+1];
	}
855

856 857
	if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
	    !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
858 859 860 861 862 863 864 865
		for (i = 1; i <= mdev->caps.num_ports; i++) {
			if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
				mdev->caps.possible_type[i] = mdev->caps.port_type[i];
				err = -EINVAL;
			}
		}
	}
	if (err) {
J
Joe Perches 已提交
866
		mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
867 868 869 870 871 872
		goto out;
	}

	mlx4_do_sense_ports(mdev, new_types, types);

	err = mlx4_check_port_params(mdev, new_types);
873 874 875
	if (err)
		goto out;

876 877 878 879 880
	/* We are about to apply the changes after the configuration
	 * was verified, no need to remember the temporary types
	 * any more */
	for (i = 0; i < mdev->caps.num_ports; i++)
		priv->port[i + 1].tmp_type = 0;
881

882
	err = mlx4_change_port_types(mdev, new_types);
883 884

out:
885
	mlx4_start_sense(mdev);
886 887 888 889
	mutex_unlock(&priv->port_mutex);
	return err ? err : count;
}

890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
enum ibta_mtu {
	IB_MTU_256  = 1,
	IB_MTU_512  = 2,
	IB_MTU_1024 = 3,
	IB_MTU_2048 = 4,
	IB_MTU_4096 = 5
};

static inline int int_to_ibta_mtu(int mtu)
{
	switch (mtu) {
	case 256:  return IB_MTU_256;
	case 512:  return IB_MTU_512;
	case 1024: return IB_MTU_1024;
	case 2048: return IB_MTU_2048;
	case 4096: return IB_MTU_4096;
	default: return -1;
	}
}

static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
{
	switch (mtu) {
	case IB_MTU_256:  return  256;
	case IB_MTU_512:  return  512;
	case IB_MTU_1024: return 1024;
	case IB_MTU_2048: return 2048;
	case IB_MTU_4096: return 4096;
	default: return -1;
	}
}

static ssize_t show_port_ib_mtu(struct device *dev,
			     struct device_attribute *attr,
			     char *buf)
{
	struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
						   port_mtu_attr);
	struct mlx4_dev *mdev = info->dev;

	if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
		mlx4_warn(mdev, "port level mtu is only used for IB ports\n");

	sprintf(buf, "%d\n",
			ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
	return strlen(buf);
}

static ssize_t set_port_ib_mtu(struct device *dev,
			     struct device_attribute *attr,
			     const char *buf, size_t count)
{
	struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
						   port_mtu_attr);
	struct mlx4_dev *mdev = info->dev;
	struct mlx4_priv *priv = mlx4_priv(mdev);
	int err, port, mtu, ibta_mtu = -1;

	if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
		mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
		return -EINVAL;
	}

953 954
	err = kstrtoint(buf, 0, &mtu);
	if (!err)
955 956
		ibta_mtu = int_to_ibta_mtu(mtu);

957
	if (err || ibta_mtu < 0) {
958 959 960 961 962 963 964 965 966 967 968
		mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
		return -EINVAL;
	}

	mdev->caps.port_ib_mtu[info->port] = ibta_mtu;

	mlx4_stop_sense(mdev);
	mutex_lock(&priv->port_mutex);
	mlx4_unregister_device(mdev);
	for (port = 1; port <= mdev->caps.num_ports; port++) {
		mlx4_CLOSE_PORT(mdev, port);
969
		err = mlx4_SET_PORT(mdev, port, -1);
970
		if (err) {
J
Joe Perches 已提交
971 972
			mlx4_err(mdev, "Failed to set port %d, aborting\n",
				 port);
973 974 975 976 977 978 979 980 981 982
			goto err_set_port;
		}
	}
	err = mlx4_register_device(mdev);
err_set_port:
	mutex_unlock(&priv->port_mutex);
	mlx4_start_sense(mdev);
	return err ? err : count;
}

983
static int mlx4_load_fw(struct mlx4_dev *dev)
984 985 986 987 988
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	int err;

	priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
989
					 GFP_HIGHUSER | __GFP_NOWARN, 0);
990
	if (!priv->fw.fw_icm) {
J
Joe Perches 已提交
991
		mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
992 993 994 995 996
		return -ENOMEM;
	}

	err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
	if (err) {
J
Joe Perches 已提交
997
		mlx4_err(dev, "MAP_FA command failed, aborting\n");
998 999 1000 1001 1002
		goto err_free;
	}

	err = mlx4_RUN_FW(dev);
	if (err) {
J
Joe Perches 已提交
1003
		mlx4_err(dev, "RUN_FW command failed, aborting\n");
1004 1005 1006 1007 1008 1009 1010 1011 1012
		goto err_unmap_fa;
	}

	return 0;

err_unmap_fa:
	mlx4_UNMAP_FA(dev);

err_free:
1013
	mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1014 1015 1016
	return err;
}

1017 1018
static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
				int cmpt_entry_sz)
1019 1020 1021
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	int err;
1022
	int num_eqs;
1023 1024 1025 1026 1027 1028

	err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
				  cmpt_base +
				  ((u64) (MLX4_CMPT_TYPE_QP *
					  cmpt_entry_sz) << MLX4_CMPT_SHIFT),
				  cmpt_entry_sz, dev->caps.num_qps,
1029 1030
				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
				  0, 0);
1031 1032 1033 1034 1035 1036 1037 1038
	if (err)
		goto err;

	err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
				  cmpt_base +
				  ((u64) (MLX4_CMPT_TYPE_SRQ *
					  cmpt_entry_sz) << MLX4_CMPT_SHIFT),
				  cmpt_entry_sz, dev->caps.num_srqs,
1039
				  dev->caps.reserved_srqs, 0, 0);
1040 1041 1042 1043 1044 1045 1046 1047
	if (err)
		goto err_qp;

	err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
				  cmpt_base +
				  ((u64) (MLX4_CMPT_TYPE_CQ *
					  cmpt_entry_sz) << MLX4_CMPT_SHIFT),
				  cmpt_entry_sz, dev->caps.num_cqs,
1048
				  dev->caps.reserved_cqs, 0, 0);
1049 1050 1051
	if (err)
		goto err_srq;

1052 1053
	num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
		  dev->caps.num_eqs;
1054 1055 1056 1057
	err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
				  cmpt_base +
				  ((u64) (MLX4_CMPT_TYPE_EQ *
					  cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1058
				  cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	if (err)
		goto err_cq;

	return 0;

err_cq:
	mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);

err_srq:
	mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);

err_qp:
	mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);

err:
	return err;
}

R
Roland Dreier 已提交
1077 1078
static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
			 struct mlx4_init_hca_param *init_hca, u64 icm_size)
1079 1080 1081
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	u64 aux_pages;
1082
	int num_eqs;
1083 1084 1085 1086
	int err;

	err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
	if (err) {
J
Joe Perches 已提交
1087
		mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
1088 1089 1090
		return err;
	}

J
Joe Perches 已提交
1091
	mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
1092 1093 1094 1095
		 (unsigned long long) icm_size >> 10,
		 (unsigned long long) aux_pages << 2);

	priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
1096
					  GFP_HIGHUSER | __GFP_NOWARN, 0);
1097
	if (!priv->fw.aux_icm) {
J
Joe Perches 已提交
1098
		mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
1099 1100 1101 1102 1103
		return -ENOMEM;
	}

	err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
	if (err) {
J
Joe Perches 已提交
1104
		mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
1105 1106 1107 1108 1109
		goto err_free_aux;
	}

	err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
	if (err) {
J
Joe Perches 已提交
1110
		mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
1111 1112 1113
		goto err_unmap_aux;
	}

1114

1115 1116
	num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
		   dev->caps.num_eqs;
1117 1118
	err = mlx4_init_icm_table(dev, &priv->eq_table.table,
				  init_hca->eqc_base, dev_cap->eqc_entry_sz,
1119
				  num_eqs, num_eqs, 0, 0);
1120
	if (err) {
J
Joe Perches 已提交
1121
		mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
1122 1123 1124
		goto err_unmap_cmpt;
	}

1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135
	/*
	 * Reserved MTT entries must be aligned up to a cacheline
	 * boundary, since the FW will write to them, while the driver
	 * writes to all other MTT entries. (The variable
	 * dev->caps.mtt_entry_sz below is really the MTT segment
	 * size, not the raw entry size)
	 */
	dev->caps.reserved_mtts =
		ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
		      dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;

1136 1137 1138
	err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
				  init_hca->mtt_base,
				  dev->caps.mtt_entry_sz,
1139
				  dev->caps.num_mtts,
1140
				  dev->caps.reserved_mtts, 1, 0);
1141
	if (err) {
J
Joe Perches 已提交
1142
		mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
1143 1144 1145 1146 1147 1148 1149
		goto err_unmap_eq;
	}

	err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
				  init_hca->dmpt_base,
				  dev_cap->dmpt_entry_sz,
				  dev->caps.num_mpts,
1150
				  dev->caps.reserved_mrws, 1, 1);
1151
	if (err) {
J
Joe Perches 已提交
1152
		mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
1153 1154 1155 1156 1157 1158 1159
		goto err_unmap_mtt;
	}

	err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
				  init_hca->qpc_base,
				  dev_cap->qpc_entry_sz,
				  dev->caps.num_qps,
1160 1161
				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
				  0, 0);
1162
	if (err) {
J
Joe Perches 已提交
1163
		mlx4_err(dev, "Failed to map QP context memory, aborting\n");
1164 1165 1166 1167 1168 1169 1170
		goto err_unmap_dmpt;
	}

	err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
				  init_hca->auxc_base,
				  dev_cap->aux_entry_sz,
				  dev->caps.num_qps,
1171 1172
				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
				  0, 0);
1173
	if (err) {
J
Joe Perches 已提交
1174
		mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
1175 1176 1177 1178 1179 1180 1181
		goto err_unmap_qp;
	}

	err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
				  init_hca->altc_base,
				  dev_cap->altc_entry_sz,
				  dev->caps.num_qps,
1182 1183
				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
				  0, 0);
1184
	if (err) {
J
Joe Perches 已提交
1185
		mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
1186 1187 1188 1189 1190 1191 1192
		goto err_unmap_auxc;
	}

	err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
				  init_hca->rdmarc_base,
				  dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
				  dev->caps.num_qps,
1193 1194
				  dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
				  0, 0);
1195 1196 1197 1198 1199 1200 1201 1202 1203
	if (err) {
		mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
		goto err_unmap_altc;
	}

	err = mlx4_init_icm_table(dev, &priv->cq_table.table,
				  init_hca->cqc_base,
				  dev_cap->cqc_entry_sz,
				  dev->caps.num_cqs,
1204
				  dev->caps.reserved_cqs, 0, 0);
1205
	if (err) {
J
Joe Perches 已提交
1206
		mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
1207 1208 1209 1210 1211 1212 1213
		goto err_unmap_rdmarc;
	}

	err = mlx4_init_icm_table(dev, &priv->srq_table.table,
				  init_hca->srqc_base,
				  dev_cap->srq_entry_sz,
				  dev->caps.num_srqs,
1214
				  dev->caps.reserved_srqs, 0, 0);
1215
	if (err) {
J
Joe Perches 已提交
1216
		mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
1217 1218 1219 1220
		goto err_unmap_cq;
	}

	/*
1221 1222 1223 1224 1225
	 * For flow steering device managed mode it is required to use
	 * mlx4_init_icm_table. For B0 steering mode it's not strictly
	 * required, but for simplicity just map the whole multicast
	 * group table now.  The table isn't very big and it's a lot
	 * easier than trying to track ref counts.
1226 1227
	 */
	err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
1228 1229
				  init_hca->mc_base,
				  mlx4_get_mgm_entry_size(dev),
1230 1231
				  dev->caps.num_mgms + dev->caps.num_amgms,
				  dev->caps.num_mgms + dev->caps.num_amgms,
1232
				  0, 0);
1233
	if (err) {
J
Joe Perches 已提交
1234
		mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
		goto err_unmap_srq;
	}

	return 0;

err_unmap_srq:
	mlx4_cleanup_icm_table(dev, &priv->srq_table.table);

err_unmap_cq:
	mlx4_cleanup_icm_table(dev, &priv->cq_table.table);

err_unmap_rdmarc:
	mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);

err_unmap_altc:
	mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);

err_unmap_auxc:
	mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);

err_unmap_qp:
	mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);

err_unmap_dmpt:
	mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);

err_unmap_mtt:
	mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);

err_unmap_eq:
1265
	mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276

err_unmap_cmpt:
	mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
	mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
	mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
	mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);

err_unmap_aux:
	mlx4_UNMAP_ICM_AUX(dev);

err_free_aux:
1277
	mlx4_free_icm(dev, priv->fw.aux_icm, 0);
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294

	return err;
}

static void mlx4_free_icms(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);

	mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
	mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
	mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
	mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
	mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
	mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
	mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
	mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
	mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1295
	mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
1296 1297 1298 1299 1300 1301
	mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
	mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
	mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
	mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);

	mlx4_UNMAP_ICM_AUX(dev);
1302
	mlx4_free_icm(dev, priv->fw.aux_icm, 0);
1303 1304
}

1305 1306 1307 1308
static void mlx4_slave_exit(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);

1309
	mutex_lock(&priv->cmd.slave_cmd_mutex);
1310
	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
J
Joe Perches 已提交
1311
		mlx4_warn(dev, "Failed to close slave function\n");
1312
	mutex_unlock(&priv->cmd.slave_cmd_mutex);
1313 1314
}

1315 1316 1317 1318 1319 1320 1321
static int map_bf_area(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	resource_size_t bf_start;
	resource_size_t bf_len;
	int err = 0;

1322 1323 1324
	if (!dev->caps.bf_reg_size)
		return -ENXIO;

1325 1326 1327 1328
	bf_start = pci_resource_start(dev->pdev, 2) +
			(dev->caps.num_uars << PAGE_SHIFT);
	bf_len = pci_resource_len(dev->pdev, 2) -
			(dev->caps.num_uars << PAGE_SHIFT);
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
	if (!priv->bf_mapping)
		err = -ENOMEM;

	return err;
}

static void unmap_bf_area(struct mlx4_dev *dev)
{
	if (mlx4_priv(dev)->bf_mapping)
		io_mapping_free(mlx4_priv(dev)->bf_mapping);
}

1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
cycle_t mlx4_read_clock(struct mlx4_dev *dev)
{
	u32 clockhi, clocklo, clockhi1;
	cycle_t cycles;
	int i;
	struct mlx4_priv *priv = mlx4_priv(dev);

	for (i = 0; i < 10; i++) {
		clockhi = swab32(readl(priv->clock_mapping));
		clocklo = swab32(readl(priv->clock_mapping + 4));
		clockhi1 = swab32(readl(priv->clock_mapping));
		if (clockhi == clockhi1)
			break;
	}

	cycles = (u64) clockhi << 32 | (u64) clocklo;

	return cycles;
}
EXPORT_SYMBOL_GPL(mlx4_read_clock);


1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
static int map_internal_clock(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);

	priv->clock_mapping =
		ioremap(pci_resource_start(dev->pdev, priv->fw.clock_bar) +
			priv->fw.clock_offset, MLX4_CLOCK_SIZE);

	if (!priv->clock_mapping)
		return -ENOMEM;

	return 0;
}

static void unmap_internal_clock(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);

	if (priv->clock_mapping)
		iounmap(priv->clock_mapping);
}

1386 1387
static void mlx4_close_hca(struct mlx4_dev *dev)
{
1388
	unmap_internal_clock(dev);
1389
	unmap_bf_area(dev);
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	if (mlx4_is_slave(dev))
		mlx4_slave_exit(dev);
	else {
		mlx4_CLOSE_HCA(dev, 0);
		mlx4_free_icms(dev);
		mlx4_UNMAP_FA(dev);
		mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
	}
}

static int mlx4_init_slave(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	u64 dma = (u64) priv->mfunc.vhcr_dma;
	int ret_from_reset = 0;
	u32 slave_read;
	u32 cmd_channel_ver;

1408
	if (atomic_read(&pf_loading)) {
J
Joe Perches 已提交
1409
		mlx4_warn(dev, "PF is not ready - Deferring probe\n");
1410 1411 1412
		return -EPROBE_DEFER;
	}

1413
	mutex_lock(&priv->cmd.slave_cmd_mutex);
1414 1415 1416 1417 1418 1419 1420 1421
	priv->cmd.max_cmds = 1;
	mlx4_warn(dev, "Sending reset\n");
	ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
				       MLX4_COMM_TIME);
	/* if we are in the middle of flr the slave will try
	 * NUM_OF_RESET_RETRIES times before leaving.*/
	if (ret_from_reset) {
		if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
J
Joe Perches 已提交
1422
			mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
1423 1424
			mutex_unlock(&priv->cmd.slave_cmd_mutex);
			return -EPROBE_DEFER;
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
		} else
			goto err;
	}

	/* check the driver version - the slave I/F revision
	 * must match the master's */
	slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
	cmd_channel_ver = mlx4_comm_get_version();

	if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
		MLX4_COMM_GET_IF_REV(slave_read)) {
J
Joe Perches 已提交
1436
		mlx4_err(dev, "slave driver version is not supported by the master\n");
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
		goto err;
	}

	mlx4_warn(dev, "Sending vhcr0\n");
	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
						    MLX4_COMM_TIME))
		goto err;
	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
						    MLX4_COMM_TIME))
		goto err;
	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
						    MLX4_COMM_TIME))
		goto err;
	if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
		goto err;
1452 1453

	mutex_unlock(&priv->cmd.slave_cmd_mutex);
1454 1455 1456 1457
	return 0;

err:
	mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
1458
	mutex_unlock(&priv->cmd.slave_cmd_mutex);
1459
	return -EIO;
1460 1461
}

1462 1463 1464 1465 1466
static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
{
	int i;

	for (i = 1; i <= dev->caps.num_ports; i++) {
1467 1468
		if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
			dev->caps.gid_table_len[i] =
M
Matan Barak 已提交
1469
				mlx4_get_slave_num_gids(dev, 0, i);
1470 1471
		else
			dev->caps.gid_table_len[i] = 1;
1472 1473 1474 1475 1476
		dev->caps.pkey_table_len[i] =
			dev->phys_caps.pkey_phys_table_len[i] - 1;
	}
}

1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
static int choose_log_fs_mgm_entry_size(int qp_per_entry)
{
	int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;

	for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
	      i++) {
		if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
			break;
	}

	return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
}

1490 1491 1492
static void choose_steering_mode(struct mlx4_dev *dev,
				 struct mlx4_dev_cap *dev_cap)
{
1493 1494
	if (mlx4_log_num_mgm_entry_size == -1 &&
	    dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
1495
	    (!mlx4_is_mfunc(dev) ||
M
Matan Barak 已提交
1496
	     (dev_cap->fs_max_num_qp_per_entry >= (dev->num_vfs + 1))) &&
1497 1498 1499 1500
	    choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
		MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
		dev->oper_log_mgm_entry_size =
			choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
		dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
		dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
		dev->caps.fs_log_max_ucast_qp_range_size =
			dev_cap->fs_log_max_ucast_qp_range_size;
	} else {
		if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
		    dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
			dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
		else {
			dev->caps.steering_mode = MLX4_STEERING_MODE_A0;

			if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
			    dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
J
Joe Perches 已提交
1514
				mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
1515
		}
1516 1517 1518 1519
		dev->oper_log_mgm_entry_size =
			mlx4_log_num_mgm_entry_size > 0 ?
			mlx4_log_num_mgm_entry_size :
			MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
1520 1521
		dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
	}
J
Joe Perches 已提交
1522
	mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
1523 1524 1525
		 mlx4_steering_mode_str(dev->caps.steering_mode),
		 dev->oper_log_mgm_entry_size,
		 mlx4_log_num_mgm_entry_size);
1526 1527
}

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
				       struct mlx4_dev_cap *dev_cap)
{
	if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
	    dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
		dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
	else
		dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;

	mlx4_dbg(dev, "Tunneling offload mode is: %s\n",  (dev->caps.tunnel_offload_mode
		 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
}

R
Roland Dreier 已提交
1541
static int mlx4_init_hca(struct mlx4_dev *dev)
1542 1543 1544 1545
{
	struct mlx4_priv	  *priv = mlx4_priv(dev);
	struct mlx4_adapter	   adapter;
	struct mlx4_dev_cap	   dev_cap;
1546
	struct mlx4_mod_stat_cfg   mlx4_cfg;
1547 1548 1549 1550 1551
	struct mlx4_profile	   profile;
	struct mlx4_init_hca_param init_hca;
	u64 icm_size;
	int err;

1552 1553 1554 1555
	if (!mlx4_is_slave(dev)) {
		err = mlx4_QUERY_FW(dev);
		if (err) {
			if (err == -EACCES)
J
Joe Perches 已提交
1556
				mlx4_info(dev, "non-primary physical function, skipping\n");
1557
			else
J
Joe Perches 已提交
1558
				mlx4_err(dev, "QUERY_FW command failed, aborting\n");
1559
			return err;
1560
		}
1561

1562 1563
		err = mlx4_load_fw(dev);
		if (err) {
J
Joe Perches 已提交
1564
			mlx4_err(dev, "Failed to start FW, aborting\n");
1565
			return err;
1566
		}
1567

1568 1569 1570 1571 1572
		mlx4_cfg.log_pg_sz_m = 1;
		mlx4_cfg.log_pg_sz = 0;
		err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
		if (err)
			mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
1573

1574 1575
		err = mlx4_dev_cap(dev, &dev_cap);
		if (err) {
J
Joe Perches 已提交
1576
			mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
1577 1578
			goto err_stop_fw;
		}
1579

1580
		choose_steering_mode(dev, &dev_cap);
1581
		choose_tunnel_offload_mode(dev, &dev_cap);
1582

1583 1584 1585 1586
		err = mlx4_get_phys_port_id(dev);
		if (err)
			mlx4_err(dev, "Fail to get physical port id\n");

1587 1588 1589
		if (mlx4_is_master(dev))
			mlx4_parav_master_pf_caps(dev);

1590
		profile = default_profile;
1591 1592 1593
		if (dev->caps.steering_mode ==
		    MLX4_STEERING_MODE_DEVICE_MANAGED)
			profile.num_mcg = MLX4_FS_NUM_MCG;
1594

1595 1596 1597 1598 1599 1600
		icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
					     &init_hca);
		if ((long long) icm_size < 0) {
			err = icm_size;
			goto err_stop_fw;
		}
1601

1602 1603
		dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;

1604 1605
		init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
		init_hca.uar_page_sz = PAGE_SHIFT - 12;
1606 1607 1608 1609
		init_hca.mw_enabled = 0;
		if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
		    dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
			init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
1610

1611 1612 1613
		err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
		if (err)
			goto err_stop_fw;
1614

1615 1616
		err = mlx4_INIT_HCA(dev, &init_hca);
		if (err) {
J
Joe Perches 已提交
1617
			mlx4_err(dev, "INIT_HCA command failed, aborting\n");
1618 1619
			goto err_free_icm;
		}
1620 1621 1622 1623 1624 1625 1626 1627
		/*
		 * If TS is supported by FW
		 * read HCA frequency by QUERY_HCA command
		 */
		if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
			memset(&init_hca, 0, sizeof(init_hca));
			err = mlx4_QUERY_HCA(dev, &init_hca);
			if (err) {
J
Joe Perches 已提交
1628
				mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640
				dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
			} else {
				dev->caps.hca_core_clock =
					init_hca.hca_core_clock;
			}

			/* In case we got HCA frequency 0 - disable timestamping
			 * to avoid dividing by zero
			 */
			if (!dev->caps.hca_core_clock) {
				dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
				mlx4_err(dev,
J
Joe Perches 已提交
1641
					 "HCA frequency is 0 - timestamping is not supported\n");
1642 1643 1644 1645 1646 1647
			} else if (map_internal_clock(dev)) {
				/*
				 * Map internal clock,
				 * in case of failure disable timestamping
				 */
				dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
J
Joe Perches 已提交
1648
				mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
1649 1650
			}
		}
1651 1652 1653
	} else {
		err = mlx4_init_slave(dev);
		if (err) {
1654 1655
			if (err != -EPROBE_DEFER)
				mlx4_err(dev, "Failed to initialize slave\n");
1656
			return err;
1657
		}
1658

1659 1660 1661 1662 1663
		err = mlx4_slave_cap(dev);
		if (err) {
			mlx4_err(dev, "Failed to obtain slave caps\n");
			goto err_close;
		}
1664 1665
	}

1666 1667 1668 1669 1670 1671 1672
	if (map_bf_area(dev))
		mlx4_dbg(dev, "Failed to map blue flame area\n");

	/*Only the master set the ports, all the rest got it from it.*/
	if (!mlx4_is_slave(dev))
		mlx4_set_port_mask(dev);

1673 1674
	err = mlx4_QUERY_ADAPTER(dev, &adapter);
	if (err) {
J
Joe Perches 已提交
1675
		mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
1676
		goto unmap_bf;
1677 1678 1679
	}

	priv->eq_table.inta_pin = adapter.inta_pin;
1680
	memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
1681 1682 1683

	return 0;

1684
unmap_bf:
1685
	unmap_internal_clock(dev);
1686 1687
	unmap_bf_area(dev);

1688
	if (mlx4_is_slave(dev)) {
1689
		kfree(dev->caps.qp0_qkey);
1690 1691 1692 1693 1694 1695
		kfree(dev->caps.qp0_tunnel);
		kfree(dev->caps.qp0_proxy);
		kfree(dev->caps.qp1_tunnel);
		kfree(dev->caps.qp1_proxy);
	}

1696
err_close:
1697 1698 1699 1700
	if (mlx4_is_slave(dev))
		mlx4_slave_exit(dev);
	else
		mlx4_CLOSE_HCA(dev, 0);
1701 1702

err_free_icm:
1703 1704
	if (!mlx4_is_slave(dev))
		mlx4_free_icms(dev);
1705 1706

err_stop_fw:
1707 1708 1709 1710
	if (!mlx4_is_slave(dev)) {
		mlx4_UNMAP_FA(dev);
		mlx4_free_icm(dev, priv->fw.fw_icm, 0);
	}
1711 1712 1713
	return err;
}

1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730
static int mlx4_init_counters_table(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	int nent;

	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
		return -ENOENT;

	nent = dev->caps.max_counters;
	return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
}

static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
{
	mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
}

1731
int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
{
	struct mlx4_priv *priv = mlx4_priv(dev);

	if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
		return -ENOENT;

	*idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
	if (*idx == -1)
		return -ENOMEM;

	return 0;
}
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760

int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
{
	u64 out_param;
	int err;

	if (mlx4_is_mfunc(dev)) {
		err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
				   RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
				   MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
		if (!err)
			*idx = get_param_l(&out_param);

		return err;
	}
	return __mlx4_counter_alloc(dev, idx);
}
1761 1762
EXPORT_SYMBOL_GPL(mlx4_counter_alloc);

1763
void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1764
{
1765
	mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
1766 1767
	return;
}
1768 1769 1770

void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
{
1771
	u64 in_param = 0;
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781

	if (mlx4_is_mfunc(dev)) {
		set_param_l(&in_param, idx);
		mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
			 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
			 MLX4_CMD_WRAPPED);
		return;
	}
	__mlx4_counter_free(dev, idx);
}
1782 1783
EXPORT_SYMBOL_GPL(mlx4_counter_free);

R
Roland Dreier 已提交
1784
static int mlx4_setup_hca(struct mlx4_dev *dev)
1785 1786 1787
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	int err;
1788
	int port;
1789
	__be32 ib_port_default_caps;
1790 1791 1792

	err = mlx4_init_uar_table(dev);
	if (err) {
J
Joe Perches 已提交
1793 1794
		mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
		 return err;
1795 1796 1797 1798
	}

	err = mlx4_uar_alloc(dev, &priv->driver_uar);
	if (err) {
J
Joe Perches 已提交
1799
		mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
1800 1801 1802
		goto err_uar_table_free;
	}

1803
	priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
1804
	if (!priv->kar) {
J
Joe Perches 已提交
1805
		mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
1806 1807 1808 1809 1810 1811
		err = -ENOMEM;
		goto err_uar_free;
	}

	err = mlx4_init_pd_table(dev);
	if (err) {
J
Joe Perches 已提交
1812
		mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
1813 1814 1815
		goto err_kar_unmap;
	}

S
Sean Hefty 已提交
1816 1817
	err = mlx4_init_xrcd_table(dev);
	if (err) {
J
Joe Perches 已提交
1818
		mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
S
Sean Hefty 已提交
1819 1820 1821
		goto err_pd_table_free;
	}

1822 1823
	err = mlx4_init_mr_table(dev);
	if (err) {
J
Joe Perches 已提交
1824
		mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
S
Sean Hefty 已提交
1825
		goto err_xrcd_table_free;
1826 1827
	}

1828 1829 1830
	if (!mlx4_is_slave(dev)) {
		err = mlx4_init_mcg_table(dev);
		if (err) {
J
Joe Perches 已提交
1831
			mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
1832 1833 1834 1835
			goto err_mr_table_free;
		}
	}

1836 1837
	err = mlx4_init_eq_table(dev);
	if (err) {
J
Joe Perches 已提交
1838
		mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
1839
		goto err_mcg_table_free;
1840 1841 1842 1843
	}

	err = mlx4_cmd_use_events(dev);
	if (err) {
J
Joe Perches 已提交
1844
		mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
1845 1846 1847 1848 1849
		goto err_eq_table_free;
	}

	err = mlx4_NOP(dev);
	if (err) {
1850
		if (dev->flags & MLX4_FLAG_MSI_X) {
J
Joe Perches 已提交
1851
			mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
1852
				  priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
J
Joe Perches 已提交
1853
			mlx4_warn(dev, "Trying again without MSI-X\n");
1854
		} else {
J
Joe Perches 已提交
1855
			mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
1856
				 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
1857
			mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
1858
		}
1859 1860 1861 1862 1863 1864 1865 1866

		goto err_cmd_poll;
	}

	mlx4_dbg(dev, "NOP command IRQ test passed\n");

	err = mlx4_init_cq_table(dev);
	if (err) {
J
Joe Perches 已提交
1867
		mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
1868 1869 1870 1871 1872
		goto err_cmd_poll;
	}

	err = mlx4_init_srq_table(dev);
	if (err) {
J
Joe Perches 已提交
1873
		mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
1874 1875 1876 1877 1878
		goto err_cq_table_free;
	}

	err = mlx4_init_qp_table(dev);
	if (err) {
J
Joe Perches 已提交
1879
		mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
1880 1881 1882
		goto err_srq_table_free;
	}

1883 1884
	err = mlx4_init_counters_table(dev);
	if (err && err != -ENOENT) {
J
Joe Perches 已提交
1885
		mlx4_err(dev, "Failed to initialize counters table, aborting\n");
1886
		goto err_qp_table_free;
1887 1888
	}

1889 1890 1891 1892 1893 1894
	if (!mlx4_is_slave(dev)) {
		for (port = 1; port <= dev->caps.num_ports; port++) {
			ib_port_default_caps = 0;
			err = mlx4_get_port_ib_caps(dev, port,
						    &ib_port_default_caps);
			if (err)
J
Joe Perches 已提交
1895 1896
				mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
					  port, err);
1897 1898
			dev->caps.ib_port_def_cap[port] = ib_port_default_caps;

1899 1900 1901 1902 1903 1904 1905
			/* initialize per-slave default ib port capabilities */
			if (mlx4_is_master(dev)) {
				int i;
				for (i = 0; i < dev->num_slaves; i++) {
					if (i == mlx4_master_func_num(dev))
						continue;
					priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
J
Joe Perches 已提交
1906
						ib_port_default_caps;
1907 1908 1909
				}
			}

1910 1911 1912 1913
			if (mlx4_is_mfunc(dev))
				dev->caps.port_ib_mtu[port] = IB_MTU_2048;
			else
				dev->caps.port_ib_mtu[port] = IB_MTU_4096;
1914

1915 1916
			err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
					    dev->caps.pkey_table_len[port] : -1);
1917 1918
			if (err) {
				mlx4_err(dev, "Failed to set port %d, aborting\n",
J
Joe Perches 已提交
1919
					 port);
1920 1921
				goto err_counters_table_free;
			}
1922 1923 1924
		}
	}

1925 1926
	return 0;

1927 1928 1929
err_counters_table_free:
	mlx4_cleanup_counters_table(dev);

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
err_qp_table_free:
	mlx4_cleanup_qp_table(dev);

err_srq_table_free:
	mlx4_cleanup_srq_table(dev);

err_cq_table_free:
	mlx4_cleanup_cq_table(dev);

err_cmd_poll:
	mlx4_cmd_use_polling(dev);

err_eq_table_free:
	mlx4_cleanup_eq_table(dev);

1945 1946 1947 1948
err_mcg_table_free:
	if (!mlx4_is_slave(dev))
		mlx4_cleanup_mcg_table(dev);

1949
err_mr_table_free:
1950 1951
	mlx4_cleanup_mr_table(dev);

S
Sean Hefty 已提交
1952 1953 1954
err_xrcd_table_free:
	mlx4_cleanup_xrcd_table(dev);

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
err_pd_table_free:
	mlx4_cleanup_pd_table(dev);

err_kar_unmap:
	iounmap(priv->kar);

err_uar_free:
	mlx4_uar_free(dev, &priv->driver_uar);

err_uar_table_free:
	mlx4_cleanup_uar_table(dev);
	return err;
}

1969
static void mlx4_enable_msi_x(struct mlx4_dev *dev)
1970 1971
{
	struct mlx4_priv *priv = mlx4_priv(dev);
1972
	struct msix_entry *entries;
1973
	int nreq = min_t(int, dev->caps.num_ports *
1974
			 min_t(int, num_online_cpus() + 1,
1975
			       MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
1976 1977 1978
	int i;

	if (msi_x) {
1979 1980
		nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
			     nreq);
1981

1982 1983 1984 1985 1986
		entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
		if (!entries)
			goto no_msi;

		for (i = 0; i < nreq; ++i)
1987 1988
			entries[i].entry = i;

1989 1990 1991
		nreq = pci_enable_msix_range(dev->pdev, entries, 2, nreq);

		if (nreq < 0) {
1992
			kfree(entries);
1993
			goto no_msi;
1994
		} else if (nreq < MSIX_LEGACY_SZ +
J
Joe Perches 已提交
1995
			   dev->caps.num_ports * MIN_MSIX_P_PORT) {
1996 1997 1998 1999 2000 2001 2002
			/*Working in legacy mode , all EQ's shared*/
			dev->caps.comp_pool           = 0;
			dev->caps.num_comp_vectors = nreq - 1;
		} else {
			dev->caps.comp_pool           = nreq - MSIX_LEGACY_SZ;
			dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
		}
2003
		for (i = 0; i < nreq; ++i)
2004 2005 2006
			priv->eq_table.eq[i].irq = entries[i].vector;

		dev->flags |= MLX4_FLAG_MSI_X;
2007 2008

		kfree(entries);
2009 2010 2011 2012
		return;
	}

no_msi:
2013
	dev->caps.num_comp_vectors = 1;
2014
	dev->caps.comp_pool	   = 0;
2015 2016

	for (i = 0; i < 2; ++i)
2017 2018 2019
		priv->eq_table.eq[i].irq = dev->pdev->irq;
}

2020
static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
2021 2022
{
	struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
2023
	int err = 0;
2024 2025 2026

	info->dev = dev;
	info->port = port;
2027 2028 2029
	if (!mlx4_is_slave(dev)) {
		mlx4_init_mac_table(dev, &info->mac_table);
		mlx4_init_vlan_table(dev, &info->vlan_table);
2030
		mlx4_init_roce_gid_table(dev, &info->gid_table);
2031
		info->base_qpn = mlx4_get_base_qpn(dev, port);
2032
	}
2033 2034 2035

	sprintf(info->dev_name, "mlx4_port%d", port);
	info->port_attr.attr.name = info->dev_name;
2036 2037 2038 2039 2040 2041
	if (mlx4_is_mfunc(dev))
		info->port_attr.attr.mode = S_IRUGO;
	else {
		info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
		info->port_attr.store     = set_port_type;
	}
2042
	info->port_attr.show      = show_port_type;
2043
	sysfs_attr_init(&info->port_attr.attr);
2044 2045 2046 2047 2048 2049 2050

	err = device_create_file(&dev->pdev->dev, &info->port_attr);
	if (err) {
		mlx4_err(dev, "Failed to create file for port %d\n", port);
		info->port = -1;
	}

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
	info->port_mtu_attr.attr.name = info->dev_mtu_name;
	if (mlx4_is_mfunc(dev))
		info->port_mtu_attr.attr.mode = S_IRUGO;
	else {
		info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
		info->port_mtu_attr.store     = set_port_ib_mtu;
	}
	info->port_mtu_attr.show      = show_port_ib_mtu;
	sysfs_attr_init(&info->port_mtu_attr.attr);

	err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
	if (err) {
		mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
		device_remove_file(&info->dev->pdev->dev, &info->port_attr);
		info->port = -1;
	}

2069 2070 2071 2072 2073 2074 2075 2076 2077
	return err;
}

static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
{
	if (info->port < 0)
		return;

	device_remove_file(&info->dev->pdev->dev, &info->port_attr);
2078
	device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
2079 2080
}

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
static int mlx4_init_steering(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	int num_entries = dev->caps.num_ports;
	int i, j;

	priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
	if (!priv->steer)
		return -ENOMEM;

2091
	for (i = 0; i < num_entries; i++)
2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
		for (j = 0; j < MLX4_NUM_STEERS; j++) {
			INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
			INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
		}
	return 0;
}

static void mlx4_clear_steering(struct mlx4_dev *dev)
{
	struct mlx4_priv *priv = mlx4_priv(dev);
	struct mlx4_steer_index *entry, *tmp_entry;
	struct mlx4_promisc_qp *pqp, *tmp_pqp;
	int num_entries = dev->caps.num_ports;
	int i, j;

	for (i = 0; i < num_entries; i++) {
		for (j = 0; j < MLX4_NUM_STEERS; j++) {
			list_for_each_entry_safe(pqp, tmp_pqp,
						 &priv->steer[i].promisc_qps[j],
						 list) {
				list_del(&pqp->list);
				kfree(pqp);
			}
			list_for_each_entry_safe(entry, tmp_entry,
						 &priv->steer[i].steer_entries[j],
						 list) {
				list_del(&entry->list);
				list_for_each_entry_safe(pqp, tmp_pqp,
							 &entry->duplicates,
							 list) {
					list_del(&pqp->list);
					kfree(pqp);
				}
				kfree(entry);
			}
		}
	}
	kfree(priv->steer);
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
static int extended_func_num(struct pci_dev *pdev)
{
	return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
}

#define MLX4_OWNER_BASE	0x8069c
#define MLX4_OWNER_SIZE	4

static int mlx4_get_ownership(struct mlx4_dev *dev)
{
	void __iomem *owner;
	u32 ret;

2145 2146 2147
	if (pci_channel_offline(dev->pdev))
		return -EIO;

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
	owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
			MLX4_OWNER_SIZE);
	if (!owner) {
		mlx4_err(dev, "Failed to obtain ownership bit\n");
		return -ENOMEM;
	}

	ret = readl(owner);
	iounmap(owner);
	return (int) !!ret;
}

static void mlx4_free_ownership(struct mlx4_dev *dev)
{
	void __iomem *owner;

2164 2165 2166
	if (pci_channel_offline(dev->pdev))
		return;

2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
	owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
			MLX4_OWNER_SIZE);
	if (!owner) {
		mlx4_err(dev, "Failed to obtain ownership bit\n");
		return;
	}
	writel(0, owner);
	msleep(1000);
	iounmap(owner);
}

2178
static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
2179 2180 2181 2182
{
	struct mlx4_priv *priv;
	struct mlx4_dev *dev;
	int err;
2183
	int port;
2184 2185 2186 2187
	int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
	int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
	const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
		{2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
2188 2189 2190
	unsigned total_vfs = 0;
	int sriov_initialized = 0;
	unsigned int i;
2191

2192
	pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
2193 2194 2195

	err = pci_enable_device(pdev);
	if (err) {
J
Joe Perches 已提交
2196
		dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
2197 2198
		return err;
	}
2199 2200 2201 2202 2203

	/* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
	 * per port, we must limit the number of VFs to 63 (since their are
	 * 128 MACs)
	 */
2204 2205 2206
	for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
	     total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
		nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
2207 2208 2209 2210 2211
		if (nvfs[i] < 0) {
			dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
			return -EINVAL;
		}
	}
2212 2213 2214
	for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
	     i++) {
		prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
2215 2216 2217 2218 2219 2220
		if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
			dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
			return -EINVAL;
		}
	}
	if (total_vfs >= MLX4_MAX_NUM_VF) {
2221 2222
		dev_err(&pdev->dev,
			"Requested more VF's (%d) than allowed (%d)\n",
2223
			total_vfs, MLX4_MAX_NUM_VF - 1);
2224 2225
		return -EINVAL;
	}
2226

2227 2228 2229 2230 2231 2232 2233 2234
	for (i = 0; i < MLX4_MAX_PORTS; i++) {
		if (nvfs[i] + nvfs[2] >= MLX4_MAX_NUM_VF_P_PORT) {
			dev_err(&pdev->dev,
				"Requested more VF's (%d) for port (%d) than allowed (%d)\n",
				nvfs[i] + nvfs[2], i + 1,
				MLX4_MAX_NUM_VF_P_PORT - 1);
			return -EINVAL;
		}
2235
	}
2236 2237


2238
	/*
2239
	 * Check for BARs.
2240
	 */
2241
	if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
2242
	    !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
J
Joe Perches 已提交
2243
		dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
2244
			pci_dev_data, pci_resource_flags(pdev, 0));
2245 2246 2247 2248
		err = -ENODEV;
		goto err_disable_pdev;
	}
	if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
J
Joe Perches 已提交
2249
		dev_err(&pdev->dev, "Missing UAR, aborting\n");
2250 2251 2252 2253
		err = -ENODEV;
		goto err_disable_pdev;
	}

2254
	err = pci_request_regions(pdev, DRV_NAME);
2255
	if (err) {
2256
		dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
2257 2258 2259 2260 2261
		goto err_disable_pdev;
	}

	pci_set_master(pdev);

2262
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
2263
	if (err) {
J
Joe Perches 已提交
2264
		dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
2265
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2266
		if (err) {
J
Joe Perches 已提交
2267
			dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
2268
			goto err_release_regions;
2269 2270
		}
	}
2271
	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
2272
	if (err) {
J
Joe Perches 已提交
2273
		dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
2274
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
2275
		if (err) {
J
Joe Perches 已提交
2276
			dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
2277
			goto err_release_regions;
2278 2279 2280
		}
	}

2281 2282 2283
	/* Allow large DMA segments, up to the firmware limit of 1 GB */
	dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);

2284 2285
	dev       = pci_get_drvdata(pdev);
	priv      = mlx4_priv(dev);
2286
	dev->pdev = pdev;
2287 2288
	INIT_LIST_HEAD(&priv->ctx_list);
	spin_lock_init(&priv->ctx_lock);
2289

2290 2291
	mutex_init(&priv->port_mutex);

2292 2293 2294
	INIT_LIST_HEAD(&priv->pgdir_list);
	mutex_init(&priv->pgdir_mutex);

2295 2296 2297
	INIT_LIST_HEAD(&priv->bf_list);
	mutex_init(&priv->bf_mutex);

S
Sergei Shtylyov 已提交
2298
	dev->rev_id = pdev->revision;
2299
	dev->numa_node = dev_to_node(&pdev->dev);
2300
	/* Detect if this device is a virtual function */
2301
	if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
2302 2303
		/* When acting as pf, we normally skip vfs unless explicitly
		 * requested to probe them. */
2304 2305 2306
		if (total_vfs) {
			unsigned vfs_offset = 0;
			for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
J
Joe Perches 已提交
2307
				     vfs_offset + nvfs[i] < extended_func_num(pdev);
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
			     vfs_offset += nvfs[i], i++)
				;
			if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
				err = -ENODEV;
				goto err_free_dev;
			}
			if ((extended_func_num(pdev) - vfs_offset)
			    > prb_vf[i]) {
				mlx4_warn(dev, "Skipping virtual function:%d\n",
					  extended_func_num(pdev));
				err = -ENODEV;
				goto err_free_dev;
			}
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		}
		mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
		dev->flags |= MLX4_FLAG_SLAVE;
	} else {
		/* We reset the device and enable SRIOV only for physical
		 * devices.  Try to claim ownership on the device;
		 * if already taken, skip -- do not allow multiple PFs */
		err = mlx4_get_ownership(dev);
		if (err) {
			if (err < 0)
				goto err_free_dev;
			else {
J
Joe Perches 已提交
2333
				mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
2334 2335 2336 2337
				err = -EINVAL;
				goto err_free_dev;
			}
		}
S
Sergei Shtylyov 已提交
2338

2339 2340 2341 2342
		if (total_vfs) {
			mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n",
				  total_vfs);
			dev->dev_vfs = kzalloc(
J
Joe Perches 已提交
2343 2344
				total_vfs * sizeof(*dev->dev_vfs),
				GFP_KERNEL);
2345 2346
			if (NULL == dev->dev_vfs) {
				mlx4_err(dev, "Failed to allocate memory for VFs\n");
2347 2348
				err = 0;
			} else {
2349 2350 2351
				atomic_inc(&pf_loading);
				err = pci_enable_sriov(pdev, total_vfs);
				if (err) {
J
Joe Perches 已提交
2352
					mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
2353
						 err);
2354
					atomic_dec(&pf_loading);
2355 2356 2357 2358
					err = 0;
				} else {
					mlx4_warn(dev, "Running in master mode\n");
					dev->flags |= MLX4_FLAG_SRIOV |
J
Joe Perches 已提交
2359
						MLX4_FLAG_MASTER;
2360 2361 2362
					dev->num_vfs = total_vfs;
					sriov_initialized = 1;
				}
2363 2364 2365
			}
		}

2366 2367 2368
		atomic_set(&priv->opreq_count, 0);
		INIT_WORK(&priv->opreq_task, mlx4_opreq_action);

2369 2370 2371 2372 2373 2374 2375
		/*
		 * Now reset the HCA before we touch the PCI capabilities or
		 * attempt a firmware command, since a boot ROM may have left
		 * the HCA in an undefined state.
		 */
		err = mlx4_reset(dev);
		if (err) {
J
Joe Perches 已提交
2376
			mlx4_err(dev, "Failed to reset HCA, aborting\n");
2377 2378
			goto err_rel_own;
		}
2379 2380
	}

2381
slave_start:
2382 2383
	err = mlx4_cmd_init(dev);
	if (err) {
J
Joe Perches 已提交
2384
		mlx4_err(dev, "Failed to init command interface, aborting\n");
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
		goto err_sriov;
	}

	/* In slave functions, the communication channel must be initialized
	 * before posting commands. Also, init num_slaves before calling
	 * mlx4_init_hca */
	if (mlx4_is_mfunc(dev)) {
		if (mlx4_is_master(dev))
			dev->num_slaves = MLX4_MAX_NUM_SLAVES;
		else {
			dev->num_slaves = 0;
2396 2397
			err = mlx4_multi_func_init(dev);
			if (err) {
J
Joe Perches 已提交
2398
				mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
2399 2400 2401
				goto err_cmd;
			}
		}
2402 2403 2404
	}

	err = mlx4_init_hca(dev);
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
	if (err) {
		if (err == -EACCES) {
			/* Not primary Physical function
			 * Running in slave mode */
			mlx4_cmd_cleanup(dev);
			dev->flags |= MLX4_FLAG_SLAVE;
			dev->flags &= ~MLX4_FLAG_MASTER;
			goto slave_start;
		} else
			goto err_mfunc;
	}

2417 2418 2419 2420
	/* check if the device is functioning at its maximum possible speed.
	 * No return code for this call, just warn the user in case of PCI
	 * express device capabilities are under-satisfied by the bus.
	 */
2421 2422
	if (!mlx4_is_slave(dev))
		mlx4_check_pcie_caps(dev);
2423

2424 2425 2426
	/* In master functions, the communication channel must be initialized
	 * after obtaining its address from fw */
	if (mlx4_is_master(dev)) {
2427
		unsigned sum = 0;
2428 2429
		err = mlx4_multi_func_init(dev);
		if (err) {
J
Joe Perches 已提交
2430
			mlx4_err(dev, "Failed to init master mfunc interface, aborting\n");
2431 2432
			goto err_close;
		}
2433
		if (sriov_initialized) {
2434 2435 2436 2437 2438 2439 2440
			int ib_ports = 0;
			mlx4_foreach_port(i, dev, MLX4_PORT_TYPE_IB)
				ib_ports++;

			if (ib_ports &&
			    (num_vfs_argc > 1 || probe_vfs_argc > 1)) {
				mlx4_err(dev,
J
Joe Perches 已提交
2441
					 "Invalid syntax of num_vfs/probe_vfs with IB port - single port VFs syntax is only supported when all ports are configured as ethernet\n");
2442 2443
				err = -EINVAL;
				goto err_master_mfunc;
2444
			}
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
			for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]); i++) {
				unsigned j;
				for (j = 0; j < nvfs[i]; ++sum, ++j) {
					dev->dev_vfs[sum].min_port =
						i < 2 ? i + 1 : 1;
					dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
						dev->caps.num_ports;
				}
			}
		}
2455
	}
2456

2457 2458
	err = mlx4_alloc_eq_table(dev);
	if (err)
2459
		goto err_master_mfunc;
2460

2461
	priv->msix_ctl.pool_bm = 0;
2462
	mutex_init(&priv->msix_ctl.pool_lock);
2463

2464
	mlx4_enable_msi_x(dev);
2465 2466
	if ((mlx4_is_mfunc(dev)) &&
	    !(dev->flags & MLX4_FLAG_MSI_X)) {
2467
		err = -ENOSYS;
J
Joe Perches 已提交
2468
		mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
2469
		goto err_free_eq;
2470 2471 2472 2473 2474 2475 2476
	}

	if (!mlx4_is_slave(dev)) {
		err = mlx4_init_steering(dev);
		if (err)
			goto err_free_eq;
	}
2477

2478
	err = mlx4_setup_hca(dev);
2479 2480
	if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
	    !mlx4_is_mfunc(dev)) {
2481
		dev->flags &= ~MLX4_FLAG_MSI_X;
2482 2483
		dev->caps.num_comp_vectors = 1;
		dev->caps.comp_pool	   = 0;
2484 2485 2486 2487
		pci_disable_msix(pdev);
		err = mlx4_setup_hca(dev);
	}

2488
	if (err)
2489
		goto err_steer;
2490

2491 2492
	mlx4_init_quotas(dev);

2493 2494 2495 2496 2497
	for (port = 1; port <= dev->caps.num_ports; port++) {
		err = mlx4_init_port_info(dev, port);
		if (err)
			goto err_port;
	}
2498

2499 2500
	err = mlx4_register_device(dev);
	if (err)
2501
		goto err_port;
2502

2503 2504
	mlx4_request_modules(dev);

2505 2506 2507
	mlx4_sense_init(dev);
	mlx4_start_sense(dev);

2508
	priv->removed = 0;
2509

2510 2511 2512
	if (mlx4_is_master(dev) && dev->num_vfs)
		atomic_dec(&pf_loading);

2513 2514
	return 0;

2515
err_port:
2516
	for (--port; port >= 1; --port)
2517 2518
		mlx4_cleanup_port_info(&priv->port[port]);

2519
	mlx4_cleanup_counters_table(dev);
2520 2521 2522 2523 2524
	mlx4_cleanup_qp_table(dev);
	mlx4_cleanup_srq_table(dev);
	mlx4_cleanup_cq_table(dev);
	mlx4_cmd_use_polling(dev);
	mlx4_cleanup_eq_table(dev);
2525
	mlx4_cleanup_mcg_table(dev);
2526
	mlx4_cleanup_mr_table(dev);
S
Sean Hefty 已提交
2527
	mlx4_cleanup_xrcd_table(dev);
2528 2529 2530
	mlx4_cleanup_pd_table(dev);
	mlx4_cleanup_uar_table(dev);

2531
err_steer:
2532 2533
	if (!mlx4_is_slave(dev))
		mlx4_clear_steering(dev);
2534

2535 2536 2537
err_free_eq:
	mlx4_free_eq_table(dev);

2538 2539 2540 2541
err_master_mfunc:
	if (mlx4_is_master(dev))
		mlx4_multi_func_cleanup(dev);

2542
	if (mlx4_is_slave(dev)) {
2543
		kfree(dev->caps.qp0_qkey);
2544 2545 2546 2547 2548 2549
		kfree(dev->caps.qp0_tunnel);
		kfree(dev->caps.qp0_proxy);
		kfree(dev->caps.qp1_tunnel);
		kfree(dev->caps.qp1_proxy);
	}

2550
err_close:
2551 2552 2553
	if (dev->flags & MLX4_FLAG_MSI_X)
		pci_disable_msix(pdev);

2554 2555
	mlx4_close_hca(dev);

2556 2557 2558 2559
err_mfunc:
	if (mlx4_is_slave(dev))
		mlx4_multi_func_cleanup(dev);

2560 2561 2562
err_cmd:
	mlx4_cmd_cleanup(dev);

2563
err_sriov:
2564
	if (dev->flags & MLX4_FLAG_SRIOV)
2565 2566 2567 2568 2569 2570
		pci_disable_sriov(pdev);

err_rel_own:
	if (!mlx4_is_slave(dev))
		mlx4_free_ownership(dev);

2571 2572 2573
	if (mlx4_is_master(dev) && dev->num_vfs)
		atomic_dec(&pf_loading);

2574 2575
	kfree(priv->dev.dev_vfs);

2576 2577 2578
err_free_dev:
	kfree(priv);

2579 2580
err_release_regions:
	pci_release_regions(pdev);
2581 2582 2583 2584 2585 2586 2587

err_disable_pdev:
	pci_disable_device(pdev);
	pci_set_drvdata(pdev, NULL);
	return err;
}

2588
static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
R
Roland Dreier 已提交
2589
{
2590 2591 2592
	struct mlx4_priv *priv;
	struct mlx4_dev *dev;

2593
	printk_once(KERN_INFO "%s", mlx4_version);
R
Roland Dreier 已提交
2594

2595 2596 2597 2598 2599 2600 2601 2602
	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
	if (!priv)
		return -ENOMEM;

	dev       = &priv->dev;
	pci_set_drvdata(pdev, dev);
	priv->pci_dev_data = id->driver_data;

2603
	return __mlx4_init_one(pdev, id->driver_data);
R
Roland Dreier 已提交
2604 2605
}

2606
static void __mlx4_remove_one(struct pci_dev *pdev)
2607 2608 2609
{
	struct mlx4_dev  *dev  = pci_get_drvdata(pdev);
	struct mlx4_priv *priv = mlx4_priv(dev);
2610
	int               pci_dev_data;
2611 2612
	int p;

2613 2614
	if (priv->removed)
		return;
2615

2616
	pci_dev_data = priv->pci_dev_data;
2617

2618 2619 2620
	/* in SRIOV it is not allowed to unload the pf's
	 * driver while there are alive vf's */
	if (mlx4_is_master(dev) && mlx4_how_many_lives_vf(dev))
2621
		pr_warn("Removing PF when there are assigned VF's !!!\n");
2622 2623
	mlx4_stop_sense(dev);
	mlx4_unregister_device(dev);
2624

2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
	for (p = 1; p <= dev->caps.num_ports; p++) {
		mlx4_cleanup_port_info(&priv->port[p]);
		mlx4_CLOSE_PORT(dev, p);
	}

	if (mlx4_is_master(dev))
		mlx4_free_resource_tracker(dev,
					   RES_TR_FREE_SLAVES_ONLY);

	mlx4_cleanup_counters_table(dev);
	mlx4_cleanup_qp_table(dev);
	mlx4_cleanup_srq_table(dev);
	mlx4_cleanup_cq_table(dev);
	mlx4_cmd_use_polling(dev);
	mlx4_cleanup_eq_table(dev);
	mlx4_cleanup_mcg_table(dev);
	mlx4_cleanup_mr_table(dev);
	mlx4_cleanup_xrcd_table(dev);
	mlx4_cleanup_pd_table(dev);
2644

2645 2646 2647
	if (mlx4_is_master(dev))
		mlx4_free_resource_tracker(dev,
					   RES_TR_FREE_STRUCTS_ONLY);
2648

2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
	iounmap(priv->kar);
	mlx4_uar_free(dev, &priv->driver_uar);
	mlx4_cleanup_uar_table(dev);
	if (!mlx4_is_slave(dev))
		mlx4_clear_steering(dev);
	mlx4_free_eq_table(dev);
	if (mlx4_is_master(dev))
		mlx4_multi_func_cleanup(dev);
	mlx4_close_hca(dev);
	if (mlx4_is_slave(dev))
		mlx4_multi_func_cleanup(dev);
	mlx4_cmd_cleanup(dev);
2661

2662 2663 2664 2665 2666
	if (dev->flags & MLX4_FLAG_MSI_X)
		pci_disable_msix(pdev);
	if (dev->flags & MLX4_FLAG_SRIOV) {
		mlx4_warn(dev, "Disabling SR-IOV\n");
		pci_disable_sriov(pdev);
2667
		dev->num_vfs = 0;
2668
	}
2669 2670 2671 2672

	if (!mlx4_is_slave(dev))
		mlx4_free_ownership(dev);

2673
	kfree(dev->caps.qp0_qkey);
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
	kfree(dev->caps.qp0_tunnel);
	kfree(dev->caps.qp0_proxy);
	kfree(dev->caps.qp1_tunnel);
	kfree(dev->caps.qp1_proxy);
	kfree(dev->dev_vfs);

	pci_release_regions(pdev);
	pci_disable_device(pdev);
	memset(priv, 0, sizeof(*priv));
	priv->pci_dev_data = pci_dev_data;
	priv->removed = 1;
}

static void mlx4_remove_one(struct pci_dev *pdev)
{
	struct mlx4_dev  *dev  = pci_get_drvdata(pdev);
	struct mlx4_priv *priv = mlx4_priv(dev);

	__mlx4_remove_one(pdev);
	kfree(priv);
	pci_set_drvdata(pdev, NULL);
2695 2696
}

2697 2698
int mlx4_restart_one(struct pci_dev *pdev)
{
2699 2700 2701 2702 2703
	struct mlx4_dev	 *dev  = pci_get_drvdata(pdev);
	struct mlx4_priv *priv = mlx4_priv(dev);
	int		  pci_dev_data;

	pci_dev_data = priv->pci_dev_data;
2704
	__mlx4_remove_one(pdev);
2705
	return __mlx4_init_one(pdev, pci_dev_data);
2706 2707
}

2708
static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
2709
	/* MT25408 "Hermon" SDR */
2710
	{ PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2711
	/* MT25408 "Hermon" DDR */
2712
	{ PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2713
	/* MT25408 "Hermon" QDR */
2714
	{ PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2715
	/* MT25408 "Hermon" DDR PCIe gen2 */
2716
	{ PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2717
	/* MT25408 "Hermon" QDR PCIe gen2 */
2718
	{ PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2719
	/* MT25408 "Hermon" EN 10GigE */
2720
	{ PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2721
	/* MT25408 "Hermon" EN 10GigE PCIe gen2 */
2722
	{ PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2723
	/* MT25458 ConnectX EN 10GBASE-T 10GigE */
2724
	{ PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2725
	/* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
2726
	{ PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2727
	/* MT26468 ConnectX EN 10GigE PCIe gen2*/
2728
	{ PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2729
	/* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
2730
	{ PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2731
	/* MT26478 ConnectX2 40GigE PCIe gen2 */
2732
	{ PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
2733
	/* MT25400 Family [ConnectX-2 Virtual Function] */
2734
	{ PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
2735 2736 2737
	/* MT27500 Family [ConnectX-3] */
	{ PCI_VDEVICE(MELLANOX, 0x1003), 0 },
	/* MT27500 Family [ConnectX-3 Virtual Function] */
2738
	{ PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
	{ PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
	{ PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
	{ PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
	{ PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
	{ PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
	{ PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
	{ PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
	{ PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
	{ PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
	{ PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
	{ PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
	{ PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
2751 2752 2753 2754 2755
	{ 0, }
};

MODULE_DEVICE_TABLE(pci, mlx4_pci_table);

2756 2757 2758
static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
					      pci_channel_state_t state)
{
2759
	__mlx4_remove_one(pdev);
2760 2761 2762 2763 2764 2765 2766

	return state == pci_channel_io_perm_failure ?
		PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
{
2767 2768 2769
	struct mlx4_dev	 *dev  = pci_get_drvdata(pdev);
	struct mlx4_priv *priv = mlx4_priv(dev);
	int               ret;
2770

2771
	ret = __mlx4_init_one(pdev, priv->pci_dev_data);
2772 2773 2774 2775

	return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
}

2776
static const struct pci_error_handlers mlx4_err_handler = {
2777 2778 2779 2780
	.error_detected = mlx4_pci_err_detected,
	.slot_reset     = mlx4_pci_slot_reset,
};

2781 2782 2783 2784
static struct pci_driver mlx4_driver = {
	.name		= DRV_NAME,
	.id_table	= mlx4_pci_table,
	.probe		= mlx4_init_one,
2785
	.shutdown	= __mlx4_remove_one,
2786
	.remove		= mlx4_remove_one,
2787
	.err_handler    = &mlx4_err_handler,
2788 2789
};

2790 2791 2792
static int __init mlx4_verify_params(void)
{
	if ((log_num_mac < 0) || (log_num_mac > 7)) {
2793
		pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
2794 2795 2796
		return -1;
	}

2797
	if (log_num_vlan != 0)
2798 2799
		pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
			MLX4_LOG_NUM_VLANS);
2800

2801 2802
	if (use_prio != 0)
		pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
2803

2804
	if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
2805 2806
		pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
			log_mtts_per_seg);
2807 2808 2809
		return -1;
	}

2810 2811
	/* Check if module param for ports type has legal combination */
	if (port_type_array[0] == false && port_type_array[1] == true) {
2812
		pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
2813 2814 2815
		port_type_array[0] = true;
	}

2816 2817 2818
	if (mlx4_log_num_mgm_entry_size != -1 &&
	    (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
	     mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE)) {
J
Joe Perches 已提交
2819 2820 2821 2822
		pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-1 or %d..%d)\n",
			mlx4_log_num_mgm_entry_size,
			MLX4_MIN_MGM_LOG_ENTRY_SIZE,
			MLX4_MAX_MGM_LOG_ENTRY_SIZE);
2823 2824 2825
		return -1;
	}

2826 2827 2828
	return 0;
}

2829 2830 2831 2832
static int __init mlx4_init(void)
{
	int ret;

2833 2834 2835
	if (mlx4_verify_params())
		return -EINVAL;

2836 2837 2838 2839 2840
	mlx4_catas_init();

	mlx4_wq = create_singlethread_workqueue("mlx4");
	if (!mlx4_wq)
		return -ENOMEM;
2841

2842
	ret = pci_register_driver(&mlx4_driver);
2843 2844
	if (ret < 0)
		destroy_workqueue(mlx4_wq);
2845 2846 2847 2848 2849 2850
	return ret < 0 ? ret : 0;
}

static void __exit mlx4_cleanup(void)
{
	pci_unregister_driver(&mlx4_driver);
2851
	destroy_workqueue(mlx4_wq);
2852 2853 2854 2855
}

module_init(mlx4_init);
module_exit(mlx4_cleanup);