imx6qdl.dtsi 42.7 KB
Newer Older
S
Shawn Guo 已提交
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright 2011 Freescale Semiconductor, Inc.
 * Copyright 2011 Linaro Ltd.
 *
 * The code contained herein is licensed under the GNU General Public
 * License. You may obtain a copy of the GNU General Public License
 * Version 2 or later at the following locations:
 *
 * http://www.opensource.org/licenses/gpl-license.html
 * http://www.gnu.org/copyleft/gpl.html
 */

13
#include "skeleton.dtsi"
S
Shawn Guo 已提交
14 15 16

/ {
	aliases {
S
Shawn Guo 已提交
17 18 19 20 21 22 23
		gpio0 = &gpio1;
		gpio1 = &gpio2;
		gpio2 = &gpio3;
		gpio3 = &gpio4;
		gpio4 = &gpio5;
		gpio5 = &gpio6;
		gpio6 = &gpio7;
24 25 26 27 28 29 30 31 32 33 34 35
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
		serial4 = &uart5;
		spi0 = &ecspi1;
		spi1 = &ecspi2;
		spi2 = &ecspi3;
		spi3 = &ecspi4;
S
Shawn Guo 已提交
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
	};

	intc: interrupt-controller@00a01000 {
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		#address-cells = <1>;
		#size-cells = <1>;
		interrupt-controller;
		reg = <0x00a01000 0x1000>,
		      <0x00a00100 0x100>;
	};

	clocks {
		#address-cells = <1>;
		#size-cells = <0>;

		ckil {
			compatible = "fsl,imx-ckil", "fixed-clock";
			clock-frequency = <32768>;
		};

		ckih1 {
			compatible = "fsl,imx-ckih1", "fixed-clock";
			clock-frequency = <0>;
		};

		osc {
			compatible = "fsl,imx-osc", "fixed-clock";
			clock-frequency = <24000000>;
		};
	};

	soc {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "simple-bus";
		interrupt-parent = <&intc>;
		ranges;

75
		dma_apbh: dma-apbh@00110000 {
76 77
			compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
			reg = <0x00110000 0x2000>;
78 79 80 81
			interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
			interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
			#dma-cells = <1>;
			dma-channels = <4>;
82
			clocks = <&clks 106>;
83 84
		};

85
		gpmi: gpmi-nand@00112000 {
86 87 88 89 90 91 92 93 94 95 96
			compatible = "fsl,imx6q-gpmi-nand";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
			reg-names = "gpmi-nand", "bch";
			interrupts = <0 13 0x04>, <0 15 0x04>;
			interrupt-names = "gpmi-dma", "bch";
			clocks = <&clks 152>, <&clks 153>, <&clks 151>,
				 <&clks 150>, <&clks 149>;
			clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
				      "gpmi_bch_apb", "per1_bch";
97 98
			dmas = <&dma_apbh 0>;
			dma-names = "rx-tx";
99 100
			fsl,gpmi-dma-channel = <0>;
			status = "disabled";
101 102
		};

103 104 105 106 107 108
		ocram: sram@00900000 {
			compatible = "mmio-sram";
			reg = <0x00900000 0x3f000>;
			clocks = <&clks 142>;
		};

S
Shawn Guo 已提交
109
		timer@00a00600 {
110 111 112
			compatible = "arm,cortex-a9-twd-timer";
			reg = <0x00a00600 0x20>;
			interrupts = <1 13 0xf01>;
113
			clocks = <&clks 15>;
S
Shawn Guo 已提交
114 115 116 117 118 119 120 121
		};

		L2: l2-cache@00a02000 {
			compatible = "arm,pl310-cache";
			reg = <0x00a02000 0x1000>;
			interrupts = <0 92 0x04>;
			cache-unified;
			cache-level = <2>;
122 123
			arm,tag-latency = <4 2 3>;
			arm,data-latency = <4 2 3>;
S
Shawn Guo 已提交
124 125
		};

D
Dirk Behme 已提交
126 127 128 129 130
		pmu {
			compatible = "arm,cortex-a9-pmu";
			interrupts = <0 94 0x04>;
		};

S
Shawn Guo 已提交
131 132 133 134 135 136 137 138 139 140 141 142 143 144
		aips-bus@02000000 { /* AIPS1 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02000000 0x100000>;
			ranges;

			spba-bus@02000000 {
				compatible = "fsl,spba-bus", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				reg = <0x02000000 0x40000>;
				ranges;

145
				spdif: spdif@02004000 {
S
Shawn Guo 已提交
146 147 148 149
					reg = <0x02004000 0x4000>;
					interrupts = <0 52 0x04>;
				};

150
				ecspi1: ecspi@02008000 {
S
Shawn Guo 已提交
151 152 153 154 155
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02008000 0x4000>;
					interrupts = <0 31 0x04>;
156 157
					clocks = <&clks 112>, <&clks 112>;
					clock-names = "ipg", "per";
S
Shawn Guo 已提交
158 159 160
					status = "disabled";
				};

161
				ecspi2: ecspi@0200c000 {
S
Shawn Guo 已提交
162 163 164 165 166
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x0200c000 0x4000>;
					interrupts = <0 32 0x04>;
167 168
					clocks = <&clks 113>, <&clks 113>;
					clock-names = "ipg", "per";
S
Shawn Guo 已提交
169 170 171
					status = "disabled";
				};

172
				ecspi3: ecspi@02010000 {
S
Shawn Guo 已提交
173 174 175 176 177
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02010000 0x4000>;
					interrupts = <0 33 0x04>;
178 179
					clocks = <&clks 114>, <&clks 114>;
					clock-names = "ipg", "per";
S
Shawn Guo 已提交
180 181 182
					status = "disabled";
				};

183
				ecspi4: ecspi@02014000 {
S
Shawn Guo 已提交
184 185 186 187 188
					#address-cells = <1>;
					#size-cells = <0>;
					compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
					reg = <0x02014000 0x4000>;
					interrupts = <0 34 0x04>;
189 190
					clocks = <&clks 115>, <&clks 115>;
					clock-names = "ipg", "per";
S
Shawn Guo 已提交
191 192 193
					status = "disabled";
				};

194
				uart1: serial@02020000 {
S
Shawn Guo 已提交
195 196 197
					compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
					reg = <0x02020000 0x4000>;
					interrupts = <0 26 0x04>;
198 199
					clocks = <&clks 160>, <&clks 161>;
					clock-names = "ipg", "per";
200 201
					dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
					dma-names = "rx", "tx";
S
Shawn Guo 已提交
202 203 204
					status = "disabled";
				};

205
				esai: esai@02024000 {
S
Shawn Guo 已提交
206 207 208 209
					reg = <0x02024000 0x4000>;
					interrupts = <0 51 0x04>;
				};

210 211
				ssi1: ssi@02028000 {
					compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
S
Shawn Guo 已提交
212 213
					reg = <0x02028000 0x4000>;
					interrupts = <0 46 0x04>;
214
					clocks = <&clks 178>;
215 216 217
					fsl,fifo-depth = <15>;
					fsl,ssi-dma-events = <38 37>;
					status = "disabled";
S
Shawn Guo 已提交
218 219
				};

220 221
				ssi2: ssi@0202c000 {
					compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
S
Shawn Guo 已提交
222 223
					reg = <0x0202c000 0x4000>;
					interrupts = <0 47 0x04>;
224
					clocks = <&clks 179>;
225 226 227
					fsl,fifo-depth = <15>;
					fsl,ssi-dma-events = <42 41>;
					status = "disabled";
S
Shawn Guo 已提交
228 229
				};

230 231
				ssi3: ssi@02030000 {
					compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
S
Shawn Guo 已提交
232 233
					reg = <0x02030000 0x4000>;
					interrupts = <0 48 0x04>;
234
					clocks = <&clks 180>;
235 236 237
					fsl,fifo-depth = <15>;
					fsl,ssi-dma-events = <46 45>;
					status = "disabled";
S
Shawn Guo 已提交
238 239
				};

240
				asrc: asrc@02034000 {
S
Shawn Guo 已提交
241 242 243 244 245 246 247 248 249
					reg = <0x02034000 0x4000>;
					interrupts = <0 50 0x04>;
				};

				spba@0203c000 {
					reg = <0x0203c000 0x4000>;
				};
			};

250
			vpu: vpu@02040000 {
S
Shawn Guo 已提交
251 252 253 254 255 256 257 258
				reg = <0x02040000 0x3c000>;
				interrupts = <0 3 0x04 0 12 0x04>;
			};

			aipstz@0207c000 { /* AIPSTZ1 */
				reg = <0x0207c000 0x4000>;
			};

259
			pwm1: pwm@02080000 {
S
Sascha Hauer 已提交
260 261
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
262 263
				reg = <0x02080000 0x4000>;
				interrupts = <0 83 0x04>;
S
Sascha Hauer 已提交
264 265
				clocks = <&clks 62>, <&clks 145>;
				clock-names = "ipg", "per";
S
Shawn Guo 已提交
266 267
			};

268
			pwm2: pwm@02084000 {
S
Sascha Hauer 已提交
269 270
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
271 272
				reg = <0x02084000 0x4000>;
				interrupts = <0 84 0x04>;
S
Sascha Hauer 已提交
273 274
				clocks = <&clks 62>, <&clks 146>;
				clock-names = "ipg", "per";
S
Shawn Guo 已提交
275 276
			};

277
			pwm3: pwm@02088000 {
S
Sascha Hauer 已提交
278 279
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
280 281
				reg = <0x02088000 0x4000>;
				interrupts = <0 85 0x04>;
S
Sascha Hauer 已提交
282 283
				clocks = <&clks 62>, <&clks 147>;
				clock-names = "ipg", "per";
S
Shawn Guo 已提交
284 285
			};

286
			pwm4: pwm@0208c000 {
S
Sascha Hauer 已提交
287 288
				#pwm-cells = <2>;
				compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
S
Shawn Guo 已提交
289 290
				reg = <0x0208c000 0x4000>;
				interrupts = <0 86 0x04>;
S
Sascha Hauer 已提交
291 292
				clocks = <&clks 62>, <&clks 148>;
				clock-names = "ipg", "per";
S
Shawn Guo 已提交
293 294
			};

295
			can1: flexcan@02090000 {
296
				compatible = "fsl,imx6q-flexcan";
S
Shawn Guo 已提交
297 298
				reg = <0x02090000 0x4000>;
				interrupts = <0 110 0x04>;
299 300
				clocks = <&clks 108>, <&clks 109>;
				clock-names = "ipg", "per";
S
Shawn Guo 已提交
301 302
			};

303
			can2: flexcan@02094000 {
304
				compatible = "fsl,imx6q-flexcan";
S
Shawn Guo 已提交
305 306
				reg = <0x02094000 0x4000>;
				interrupts = <0 111 0x04>;
307 308
				clocks = <&clks 110>, <&clks 111>;
				clock-names = "ipg", "per";
S
Shawn Guo 已提交
309 310
			};

311
			gpt: gpt@02098000 {
312
				compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
S
Shawn Guo 已提交
313 314
				reg = <0x02098000 0x4000>;
				interrupts = <0 55 0x04>;
315 316
				clocks = <&clks 119>, <&clks 120>;
				clock-names = "ipg", "per";
S
Shawn Guo 已提交
317 318
			};

319
			gpio1: gpio@0209c000 {
320
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
321 322 323 324 325
				reg = <0x0209c000 0x4000>;
				interrupts = <0 66 0x04 0 67 0x04>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
326
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
327 328
			};

329
			gpio2: gpio@020a0000 {
330
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
331 332 333 334 335
				reg = <0x020a0000 0x4000>;
				interrupts = <0 68 0x04 0 69 0x04>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
336
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
337 338
			};

339
			gpio3: gpio@020a4000 {
340
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
341 342 343 344 345
				reg = <0x020a4000 0x4000>;
				interrupts = <0 70 0x04 0 71 0x04>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
346
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
347 348
			};

349
			gpio4: gpio@020a8000 {
350
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
351 352 353 354 355
				reg = <0x020a8000 0x4000>;
				interrupts = <0 72 0x04 0 73 0x04>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
356
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
357 358
			};

359
			gpio5: gpio@020ac000 {
360
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
361 362 363 364 365
				reg = <0x020ac000 0x4000>;
				interrupts = <0 74 0x04 0 75 0x04>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
366
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
367 368
			};

369
			gpio6: gpio@020b0000 {
370
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
371 372 373 374 375
				reg = <0x020b0000 0x4000>;
				interrupts = <0 76 0x04 0 77 0x04>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
376
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
377 378
			};

379
			gpio7: gpio@020b4000 {
380
				compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
S
Shawn Guo 已提交
381 382 383 384 385
				reg = <0x020b4000 0x4000>;
				interrupts = <0 78 0x04 0 79 0x04>;
				gpio-controller;
				#gpio-cells = <2>;
				interrupt-controller;
386
				#interrupt-cells = <2>;
S
Shawn Guo 已提交
387 388
			};

389
			kpp: kpp@020b8000 {
S
Shawn Guo 已提交
390 391 392 393
				reg = <0x020b8000 0x4000>;
				interrupts = <0 82 0x04>;
			};

394
			wdog1: wdog@020bc000 {
S
Shawn Guo 已提交
395 396 397
				compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
				reg = <0x020bc000 0x4000>;
				interrupts = <0 80 0x04>;
398
				clocks = <&clks 0>;
S
Shawn Guo 已提交
399 400
			};

401
			wdog2: wdog@020c0000 {
S
Shawn Guo 已提交
402 403 404
				compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
				reg = <0x020c0000 0x4000>;
				interrupts = <0 81 0x04>;
405
				clocks = <&clks 0>;
S
Shawn Guo 已提交
406 407 408
				status = "disabled";
			};

409
			clks: ccm@020c4000 {
S
Shawn Guo 已提交
410 411 412
				compatible = "fsl,imx6q-ccm";
				reg = <0x020c4000 0x4000>;
				interrupts = <0 87 0x04 0 88 0x04>;
413
				#clock-cells = <1>;
S
Shawn Guo 已提交
414 415
			};

416 417
			anatop: anatop@020c8000 {
				compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
S
Shawn Guo 已提交
418 419
				reg = <0x020c8000 0x1000>;
				interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462

				regulator-1p1@110 {
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd1p1";
					regulator-min-microvolt = <800000>;
					regulator-max-microvolt = <1375000>;
					regulator-always-on;
					anatop-reg-offset = <0x110>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <4>;
					anatop-min-voltage = <800000>;
					anatop-max-voltage = <1375000>;
				};

				regulator-3p0@120 {
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd3p0";
					regulator-min-microvolt = <2800000>;
					regulator-max-microvolt = <3150000>;
					regulator-always-on;
					anatop-reg-offset = <0x120>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2625000>;
					anatop-max-voltage = <3400000>;
				};

				regulator-2p5@130 {
					compatible = "fsl,anatop-regulator";
					regulator-name = "vdd2p5";
					regulator-min-microvolt = <2000000>;
					regulator-max-microvolt = <2750000>;
					regulator-always-on;
					anatop-reg-offset = <0x130>;
					anatop-vol-bit-shift = <8>;
					anatop-vol-bit-width = <5>;
					anatop-min-bit-val = <0>;
					anatop-min-voltage = <2000000>;
					anatop-max-voltage = <2750000>;
				};

463
				reg_arm: regulator-vddcore@140 {
464 465 466 467 468 469 470 471
					compatible = "fsl,anatop-regulator";
					regulator-name = "cpu";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <0>;
					anatop-vol-bit-width = <5>;
472 473 474
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <24>;
					anatop-delay-bit-width = <2>;
475 476 477 478 479
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

480
				reg_pu: regulator-vddpu@140 {
481 482 483 484 485 486 487 488
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddpu";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <9>;
					anatop-vol-bit-width = <5>;
489 490 491
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <26>;
					anatop-delay-bit-width = <2>;
492 493 494 495 496
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};

497
				reg_soc: regulator-vddsoc@140 {
498 499 500 501 502 503 504 505
					compatible = "fsl,anatop-regulator";
					regulator-name = "vddsoc";
					regulator-min-microvolt = <725000>;
					regulator-max-microvolt = <1450000>;
					regulator-always-on;
					anatop-reg-offset = <0x140>;
					anatop-vol-bit-shift = <18>;
					anatop-vol-bit-width = <5>;
506 507 508
					anatop-delay-reg-offset = <0x170>;
					anatop-delay-bit-shift = <28>;
					anatop-delay-bit-width = <2>;
509 510 511 512
					anatop-min-bit-val = <1>;
					anatop-min-voltage = <725000>;
					anatop-max-voltage = <1450000>;
				};
S
Shawn Guo 已提交
513 514
			};

515 516
			usbphy1: usbphy@020c9000 {
				compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
S
Shawn Guo 已提交
517 518
				reg = <0x020c9000 0x1000>;
				interrupts = <0 44 0x04>;
519
				clocks = <&clks 182>;
S
Shawn Guo 已提交
520 521
			};

522 523
			usbphy2: usbphy@020ca000 {
				compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
S
Shawn Guo 已提交
524 525
				reg = <0x020ca000 0x1000>;
				interrupts = <0 45 0x04>;
526
				clocks = <&clks 183>;
S
Shawn Guo 已提交
527 528 529
			};

			snvs@020cc000 {
S
Shawn Guo 已提交
530 531 532 533 534 535 536 537 538 539
				compatible = "fsl,sec-v4.0-mon", "simple-bus";
				#address-cells = <1>;
				#size-cells = <1>;
				ranges = <0 0x020cc000 0x4000>;

				snvs-rtc-lp@34 {
					compatible = "fsl,sec-v4.0-mon-rtc-lp";
					reg = <0x34 0x58>;
					interrupts = <0 19 0x04 0 20 0x04>;
				};
S
Shawn Guo 已提交
540 541
			};

542
			epit1: epit@020d0000 { /* EPIT1 */
S
Shawn Guo 已提交
543 544 545 546
				reg = <0x020d0000 0x4000>;
				interrupts = <0 56 0x04>;
			};

547
			epit2: epit@020d4000 { /* EPIT2 */
S
Shawn Guo 已提交
548 549 550 551
				reg = <0x020d4000 0x4000>;
				interrupts = <0 57 0x04>;
			};

552
			src: src@020d8000 {
553
				compatible = "fsl,imx6q-src", "fsl,imx51-src";
S
Shawn Guo 已提交
554 555
				reg = <0x020d8000 0x4000>;
				interrupts = <0 91 0x04 0 96 0x04>;
556
				#reset-cells = <1>;
S
Shawn Guo 已提交
557 558
			};

559
			gpc: gpc@020dc000 {
S
Shawn Guo 已提交
560 561 562 563 564
				compatible = "fsl,imx6q-gpc";
				reg = <0x020dc000 0x4000>;
				interrupts = <0 89 0x04 0 90 0x04>;
			};

565 566 567 568 569
			gpr: iomuxc-gpr@020e0000 {
				compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
				reg = <0x020e0000 0x38>;
			};

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
			iomuxc: iomuxc@020e0000 {
				compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
				reg = <0x020e0000 0x4000>;

				audmux {
					pinctrl_audmux_1: audmux-1 {
						fsl,pins = <
							MX6QDL_PAD_SD2_DAT0__AUD4_RXD  0x80000000
							MX6QDL_PAD_SD2_DAT3__AUD4_TXC  0x80000000
							MX6QDL_PAD_SD2_DAT2__AUD4_TXD  0x80000000
							MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
						>;
					};

					pinctrl_audmux_2: audmux-2 {
						fsl,pins = <
							MX6QDL_PAD_CSI0_DAT7__AUD3_RXD  0x80000000
							MX6QDL_PAD_CSI0_DAT4__AUD3_TXC  0x80000000
							MX6QDL_PAD_CSI0_DAT5__AUD3_TXD  0x80000000
							MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
						>;
					};
592 593 594 595 596 597 598 599

					pinctrl_audmux_3: audmux-3 {
						fsl,pins = <
							MX6QDL_PAD_DISP0_DAT16__AUD5_TXC  0x80000000
							MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x80000000
							MX6QDL_PAD_DISP0_DAT19__AUD5_RXD  0x80000000
						>;
					};
600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
				};

				ecspi1 {
					pinctrl_ecspi1_1: ecspi1grp-1 {
						fsl,pins = <
							MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
							MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
							MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
						>;
					};

					pinctrl_ecspi1_2: ecspi1grp-2 {
						fsl,pins = <
							MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
							MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
							MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
						>;
					};
				};

				ecspi3 {
					pinctrl_ecspi3_1: ecspi3grp-1 {
						fsl,pins = <
							MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
							MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
							MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
						>;
					};
				};

				enet {
					pinctrl_enet_1: enetgrp-1 {
						fsl,pins = <
							MX6QDL_PAD_ENET_MDIO__ENET_MDIO       0x1b0b0
							MX6QDL_PAD_ENET_MDC__ENET_MDC         0x1b0b0
							MX6QDL_PAD_RGMII_TXC__RGMII_TXC       0x1b0b0
							MX6QDL_PAD_RGMII_TD0__RGMII_TD0       0x1b0b0
							MX6QDL_PAD_RGMII_TD1__RGMII_TD1       0x1b0b0
							MX6QDL_PAD_RGMII_TD2__RGMII_TD2       0x1b0b0
							MX6QDL_PAD_RGMII_TD3__RGMII_TD3       0x1b0b0
							MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
							MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK  0x1b0b0
							MX6QDL_PAD_RGMII_RXC__RGMII_RXC       0x1b0b0
							MX6QDL_PAD_RGMII_RD0__RGMII_RD0       0x1b0b0
							MX6QDL_PAD_RGMII_RD1__RGMII_RD1       0x1b0b0
							MX6QDL_PAD_RGMII_RD2__RGMII_RD2       0x1b0b0
							MX6QDL_PAD_RGMII_RD3__RGMII_RD3       0x1b0b0
							MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
							MX6QDL_PAD_GPIO_16__ENET_REF_CLK      0x4001b0a8
						>;
					};

					pinctrl_enet_2: enetgrp-2 {
						fsl,pins = <
							MX6QDL_PAD_KEY_COL1__ENET_MDIO        0x1b0b0
							MX6QDL_PAD_KEY_COL2__ENET_MDC         0x1b0b0
							MX6QDL_PAD_RGMII_TXC__RGMII_TXC       0x1b0b0
							MX6QDL_PAD_RGMII_TD0__RGMII_TD0       0x1b0b0
							MX6QDL_PAD_RGMII_TD1__RGMII_TD1       0x1b0b0
							MX6QDL_PAD_RGMII_TD2__RGMII_TD2       0x1b0b0
							MX6QDL_PAD_RGMII_TD3__RGMII_TD3       0x1b0b0
							MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
							MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK  0x1b0b0
							MX6QDL_PAD_RGMII_RXC__RGMII_RXC       0x1b0b0
							MX6QDL_PAD_RGMII_RD0__RGMII_RD0       0x1b0b0
							MX6QDL_PAD_RGMII_RD1__RGMII_RD1       0x1b0b0
							MX6QDL_PAD_RGMII_RD2__RGMII_RD2       0x1b0b0
							MX6QDL_PAD_RGMII_RD3__RGMII_RD3       0x1b0b0
							MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
						>;
					};

					pinctrl_enet_3: enetgrp-3 {
						fsl,pins = <
							MX6QDL_PAD_ENET_MDIO__ENET_MDIO       0x1b0b0
							MX6QDL_PAD_ENET_MDC__ENET_MDC         0x1b0b0
							MX6QDL_PAD_RGMII_TXC__RGMII_TXC       0x1b0b0
							MX6QDL_PAD_RGMII_TD0__RGMII_TD0       0x1b0b0
							MX6QDL_PAD_RGMII_TD1__RGMII_TD1       0x1b0b0
							MX6QDL_PAD_RGMII_TD2__RGMII_TD2       0x1b0b0
							MX6QDL_PAD_RGMII_TD3__RGMII_TD3       0x1b0b0
							MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
							MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK  0x1b0b0
							MX6QDL_PAD_RGMII_RXC__RGMII_RXC       0x1b0b0
							MX6QDL_PAD_RGMII_RD0__RGMII_RD0       0x1b0b0
							MX6QDL_PAD_RGMII_RD1__RGMII_RD1       0x1b0b0
							MX6QDL_PAD_RGMII_RD2__RGMII_RD2       0x1b0b0
							MX6QDL_PAD_RGMII_RD3__RGMII_RD3       0x1b0b0
							MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
							MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN     0x1b0b0
						>;
					};
				};

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
				esai {
					pinctrl_esai_1: esaigrp-1 {
						fsl,pins = <
							MX6QDL_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1b030
							MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK  0x1b030
							MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS     0x1b030
							MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2  0x1b030
							MX6QDL_PAD_ENET_TXD1__ESAI_TX2_RX3   0x1b030
							MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1   0x1b030
							MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0    0x1b030
							MX6QDL_PAD_NANDF_CS2__ESAI_TX0       0x1b030
							MX6QDL_PAD_NANDF_CS3__ESAI_TX1       0x1b030
						>;
					};

					pinctrl_esai_2: esaigrp-2 {
						fsl,pins = <
							MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
							MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS    0x1b030
							MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
							MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3     0x1b030
							MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1  0x1b030
							MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0   0x1b030
							MX6QDL_PAD_GPIO_17__ESAI_TX0        0x1b030
							MX6QDL_PAD_NANDF_CS3__ESAI_TX1      0x1b030
							MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK   0x1b030
							MX6QDL_PAD_GPIO_9__ESAI_RX_FS       0x1b030
						>;
					};
				};

				flexcan1 {
					pinctrl_flexcan1_1: flexcan1grp-1 {
						fsl,pins = <
							MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
							MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000
						>;
					};

					pinctrl_flexcan1_2: flexcan1grp-2 {
						fsl,pins = <
							MX6QDL_PAD_GPIO_7__FLEXCAN1_TX   0x80000000
							MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
						>;
					};
				};

				flexcan2 {
					pinctrl_flexcan2_1: flexcan2grp-1 {
						fsl,pins = <
							MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x80000000
							MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x80000000
						>;
					};
				};

750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
				gpmi-nand {
					pinctrl_gpmi_nand_1: gpmi-nand-1 {
						fsl,pins = <
							MX6QDL_PAD_NANDF_CLE__NAND_CLE     0xb0b1
							MX6QDL_PAD_NANDF_ALE__NAND_ALE     0xb0b1
							MX6QDL_PAD_NANDF_WP_B__NAND_WP_B   0xb0b1
							MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
							MX6QDL_PAD_NANDF_CS0__NAND_CE0_B   0xb0b1
							MX6QDL_PAD_NANDF_CS1__NAND_CE1_B   0xb0b1
							MX6QDL_PAD_SD4_CMD__NAND_RE_B      0xb0b1
							MX6QDL_PAD_SD4_CLK__NAND_WE_B      0xb0b1
							MX6QDL_PAD_NANDF_D0__NAND_DATA00   0xb0b1
							MX6QDL_PAD_NANDF_D1__NAND_DATA01   0xb0b1
							MX6QDL_PAD_NANDF_D2__NAND_DATA02   0xb0b1
							MX6QDL_PAD_NANDF_D3__NAND_DATA03   0xb0b1
							MX6QDL_PAD_NANDF_D4__NAND_DATA04   0xb0b1
							MX6QDL_PAD_NANDF_D5__NAND_DATA05   0xb0b1
							MX6QDL_PAD_NANDF_D6__NAND_DATA06   0xb0b1
							MX6QDL_PAD_NANDF_D7__NAND_DATA07   0xb0b1
							MX6QDL_PAD_SD4_DAT0__NAND_DQS      0x00b1
						>;
					};
				};

774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
				hdmi_hdcp {
					pinctrl_hdmi_hdcp_1: hdmihdcpgrp-1 {
						fsl,pins = <
							MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
							MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
						>;
					};

					pinctrl_hdmi_hdcp_2: hdmihdcpgrp-2 {
						fsl,pins = <
							MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
							MX6QDL_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x4001b8b1
						>;
					};

					pinctrl_hdmi_hdcp_3: hdmihdcpgrp-3 {
						fsl,pins = <
							MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL  0x4001b8b1
							MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
						>;
					};
				};

				hdmi_cec {
					pinctrl_hdmi_cec_1: hdmicecgrp-1 {
						fsl,pins = <
							MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0
						>;
					};

					pinctrl_hdmi_cec_2: hdmicecgrp-2 {
						fsl,pins = <
							MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0
						>;
					};
				};

811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
				i2c1 {
					pinctrl_i2c1_1: i2c1grp-1 {
						fsl,pins = <
							MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
							MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
						>;
					};

					pinctrl_i2c1_2: i2c1grp-2 {
						fsl,pins = <
							MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
							MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
						>;
					};
				};

				i2c2 {
					pinctrl_i2c2_1: i2c2grp-1 {
						fsl,pins = <
							MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
							MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
						>;
					};

					pinctrl_i2c2_2: i2c2grp-2 {
						fsl,pins = <
							MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
							MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
						>;
					};
841 842 843 844 845 846 847

					pinctrl_i2c2_3: i2c2grp-3 {
						fsl,pins = <
							MX6QDL_PAD_EIM_EB2__I2C2_SCL  0x4001b8b1
							MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
						>;
					};
848 849 850 851 852 853 854 855 856
				};

				i2c3 {
					pinctrl_i2c3_1: i2c3grp-1 {
						fsl,pins = <
							MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
							MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
						>;
					};
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003

					pinctrl_i2c3_2: i2c3grp-2 {
						fsl,pins = <
							MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
							MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
						>;
					};

					pinctrl_i2c3_3: i2c3grp-3 {
						fsl,pins = <
							MX6QDL_PAD_GPIO_5__I2C3_SCL  0x4001b8b1
							MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
						>;
					};

					pinctrl_i2c3_4: i2c3grp-4 {
						fsl,pins = <
							MX6QDL_PAD_GPIO_3__I2C3_SCL  0x4001b8b1
							MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
						>;
					};
				};

				ipu1 {
					pinctrl_ipu1_1: ipu1grp-1 {
						fsl,pins = <
							MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
							MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15       0x10
							MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02        0x10
							MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03        0x10
							MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04        0x80000000
							MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00   0x10
							MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01   0x10
							MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02   0x10
							MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03   0x10
							MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04   0x10
							MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05   0x10
							MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06   0x10
							MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07   0x10
							MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08   0x10
							MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09   0x10
							MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10  0x10
							MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11  0x10
							MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12  0x10
							MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13  0x10
							MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14  0x10
							MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15  0x10
							MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16  0x10
							MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17  0x10
							MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18  0x10
							MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19  0x10
							MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20  0x10
							MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21  0x10
							MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22  0x10
							MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23  0x10
						>;
					};

					pinctrl_ipu1_2: ipu1grp-2 { /* parallel camera */
						fsl,pins = <
							MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12    0x80000000
							MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13    0x80000000
							MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14    0x80000000
							MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15    0x80000000
							MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16    0x80000000
							MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17    0x80000000
							MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18    0x80000000
							MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19    0x80000000
							MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x80000000
							MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK   0x80000000
							MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC      0x80000000
							MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC     0x80000000
						>;
					};

					pinctrl_ipu1_3: ipu1grp-3 { /* parallel port 16-bit */
						fsl,pins = <
							MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04   0x80000000
							MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05   0x80000000
							MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06   0x80000000
							MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07   0x80000000
							MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08   0x80000000
							MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09   0x80000000
							MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10  0x80000000
							MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11  0x80000000
							MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12  0x80000000
							MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13  0x80000000
							MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14  0x80000000
							MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15  0x80000000
							MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16  0x80000000
							MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17  0x80000000
							MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18  0x80000000
							MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19  0x80000000
							MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
							MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC    0x80000000
							MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC   0x80000000
						>;
					};
				};

				mlb {
					pinctrl_mlb_1: mlbgrp-1 {
						fsl,pins = <
							MX6QDL_PAD_GPIO_3__MLB_CLK  0x71
							MX6QDL_PAD_GPIO_6__MLB_SIG  0x71
							MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
						>;
					};

					pinctrl_mlb_2: mlbgrp-2 {
						fsl,pins = <
							MX6QDL_PAD_ENET_TXD1__MLB_CLK 0x71
							MX6QDL_PAD_GPIO_6__MLB_SIG    0x71
							MX6QDL_PAD_GPIO_2__MLB_DATA   0x71
						>;
					};
				};

				pwm0 {
					pinctrl_pwm0_1: pwm0grp-1 {
						fsl,pins = <
							MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
						>;
					};
				};

				pwm3 {
					pinctrl_pwm3_1: pwm3grp-1 {
						fsl,pins = <
							MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
						>;
					};
				};

				spdif {
					pinctrl_spdif_1: spdifgrp-1 {
						fsl,pins = <
							MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0
						>;
					};

					pinctrl_spdif_2: spdifgrp-2 {
						fsl,pins = <
							MX6QDL_PAD_GPIO_16__SPDIF_IN  0x1b0b0
							MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0
						>;
					};
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
				};

				uart1 {
					pinctrl_uart1_1: uart1grp-1 {
						fsl,pins = <
							MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
							MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
						>;
					};
				};

				uart2 {
					pinctrl_uart2_1: uart2grp-1 {
						fsl,pins = <
							MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
							MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
						>;
					};

					pinctrl_uart2_2: uart2grp-2 { /* DTE mode */
						fsl,pins = <
							MX6QDL_PAD_EIM_D26__UART2_RX_DATA   0x1b0b1
							MX6QDL_PAD_EIM_D27__UART2_TX_DATA   0x1b0b1
							MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1
							MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1
						>;
					};
				};

1033 1034 1035 1036 1037 1038 1039 1040 1041
				uart3 {
					pinctrl_uart3_1: uart3grp-1 {
						fsl,pins = <
							MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1
							MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1
							MX6QDL_PAD_EIM_D30__UART3_CTS_B   0x1b0b1
							MX6QDL_PAD_EIM_EB3__UART3_RTS_B   0x1b0b1
						>;
					};
1042 1043 1044 1045 1046 1047 1048 1049 1050

					pinctrl_uart3_2: uart3grp-2 {
						fsl,pins = <
							MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
							MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
							MX6QDL_PAD_EIM_D23__UART3_CTS_B	  0x1b0b1
							MX6QDL_PAD_EIM_EB3__UART3_RTS_B	  0x1b0b1
						>;
					};
1051 1052
				};

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
				uart4 {
					pinctrl_uart4_1: uart4grp-1 {
						fsl,pins = <
							MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
							MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
						>;
					};
				};

				usbotg {
					pinctrl_usbotg_1: usbotggrp-1 {
						fsl,pins = <
							MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
						>;
					};

					pinctrl_usbotg_2: usbotggrp-2 {
						fsl,pins = <
							MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
						>;
					};
				};

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
				usbh2 {
					pinctrl_usbh2_1: usbh2grp-1 {
						fsl,pins = <
							MX6QDL_PAD_RGMII_TXC__USB_H2_DATA      0x40013030
							MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40013030
						>;
					};

					pinctrl_usbh2_2: usbh2grp-2 {
						fsl,pins = <
							MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40017030
						>;
					};
				};

				usbh3 {
					pinctrl_usbh3_1: usbh3grp-1 {
						fsl,pins = <
							MX6QDL_PAD_RGMII_RX_CTL__USB_H3_DATA 0x40013030
							MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE  0x40013030
						>;
					};

					pinctrl_usbh3_2: usbh3grp-2 {
						fsl,pins = <
							MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40017030
						>;
					};
				};

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
				usdhc1 {
					pinctrl_usdhc1_1: usdhc1grp-1 {
						fsl,pins = <
							MX6QDL_PAD_SD1_CMD__SD1_CMD    0x17059
							MX6QDL_PAD_SD1_CLK__SD1_CLK    0x10059
							MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
							MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
							MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
							MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
							MX6QDL_PAD_NANDF_D0__SD1_DATA4 0x17059
							MX6QDL_PAD_NANDF_D1__SD1_DATA5 0x17059
							MX6QDL_PAD_NANDF_D2__SD1_DATA6 0x17059
							MX6QDL_PAD_NANDF_D3__SD1_DATA7 0x17059
						>;
					};

					pinctrl_usdhc1_2: usdhc1grp-2 {
						fsl,pins = <
							MX6QDL_PAD_SD1_CMD__SD1_CMD    0x17059
							MX6QDL_PAD_SD1_CLK__SD1_CLK    0x10059
							MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
							MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
							MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
							MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
						>;
					};
				};

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
				usdhc2 {
					pinctrl_usdhc2_1: usdhc2grp-1 {
						fsl,pins = <
							MX6QDL_PAD_SD2_CMD__SD2_CMD    0x17059
							MX6QDL_PAD_SD2_CLK__SD2_CLK    0x10059
							MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
							MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
							MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
							MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
							MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059
							MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059
							MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059
							MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059
						>;
					};

					pinctrl_usdhc2_2: usdhc2grp-2 {
						fsl,pins = <
							MX6QDL_PAD_SD2_CMD__SD2_CMD    0x17059
							MX6QDL_PAD_SD2_CLK__SD2_CLK    0x10059
							MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
							MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
							MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
							MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
						>;
					};
				};

				usdhc3 {
					pinctrl_usdhc3_1: usdhc3grp-1 {
						fsl,pins = <
							MX6QDL_PAD_SD3_CMD__SD3_CMD    0x17059
							MX6QDL_PAD_SD3_CLK__SD3_CLK    0x10059
							MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
							MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
							MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
							MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
							MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
							MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
							MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
							MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
						>;
					};

					pinctrl_usdhc3_2: usdhc3grp-2 {
						fsl,pins = <
							MX6QDL_PAD_SD3_CMD__SD3_CMD    0x17059
							MX6QDL_PAD_SD3_CLK__SD3_CLK    0x10059
							MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
							MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
							MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
							MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
						>;
					};
				};

				usdhc4 {
					pinctrl_usdhc4_1: usdhc4grp-1 {
						fsl,pins = <
							MX6QDL_PAD_SD4_CMD__SD4_CMD    0x17059
							MX6QDL_PAD_SD4_CLK__SD4_CLK    0x10059
							MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
							MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
							MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
							MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
							MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
							MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
							MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
							MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
						>;
					};

					pinctrl_usdhc4_2: usdhc4grp-2 {
						fsl,pins = <
							MX6QDL_PAD_SD4_CMD__SD4_CMD    0x17059
							MX6QDL_PAD_SD4_CLK__SD4_CLK    0x10059
							MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
							MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
							MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
							MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
						>;
					};
				};

				weim {
					pinctrl_weim_cs0_1: weim_cs0grp-1 {
						fsl,pins = <
							MX6QDL_PAD_EIM_CS0__EIM_CS0_B   0xb0b1
						>;
					};

					pinctrl_weim_nor_1: weim_norgrp-1 {
						fsl,pins = <
							MX6QDL_PAD_EIM_OE__EIM_OE_B     0xb0b1
							MX6QDL_PAD_EIM_RW__EIM_RW       0xb0b1
							MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
							/* data */
							MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
							MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
							MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
							MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
							MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
							MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
							MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
							MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
							MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
							MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
							MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
							MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
							MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
							MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
							MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
							MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
							/* address */
							MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
							MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
							MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
							MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
							MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
							MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
							MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
							MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
							MX6QDL_PAD_EIM_DA15__EIM_AD15  0xb0b1
							MX6QDL_PAD_EIM_DA14__EIM_AD14  0xb0b1
							MX6QDL_PAD_EIM_DA13__EIM_AD13  0xb0b1
							MX6QDL_PAD_EIM_DA12__EIM_AD12  0xb0b1
							MX6QDL_PAD_EIM_DA11__EIM_AD11  0xb0b1
							MX6QDL_PAD_EIM_DA10__EIM_AD10  0xb0b1
							MX6QDL_PAD_EIM_DA9__EIM_AD09   0xb0b1
							MX6QDL_PAD_EIM_DA8__EIM_AD08   0xb0b1
							MX6QDL_PAD_EIM_DA7__EIM_AD07   0xb0b1
							MX6QDL_PAD_EIM_DA6__EIM_AD06   0xb0b1
							MX6QDL_PAD_EIM_DA5__EIM_AD05   0xb0b1
							MX6QDL_PAD_EIM_DA4__EIM_AD04   0xb0b1
							MX6QDL_PAD_EIM_DA3__EIM_AD03   0xb0b1
							MX6QDL_PAD_EIM_DA2__EIM_AD02   0xb0b1
							MX6QDL_PAD_EIM_DA1__EIM_AD01   0xb0b1
							MX6QDL_PAD_EIM_DA0__EIM_AD00   0xb0b1
						>;
					};
				};
			};

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
			ldb: ldb@020e0008 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
				gpr = <&gpr>;
				status = "disabled";

				lvds-channel@0 {
					reg = <0>;
					status = "disabled";
				};

				lvds-channel@1 {
					reg = <1>;
					status = "disabled";
				};
			};

1295
			dcic1: dcic@020e4000 {
S
Shawn Guo 已提交
1296 1297 1298 1299
				reg = <0x020e4000 0x4000>;
				interrupts = <0 124 0x04>;
			};

1300
			dcic2: dcic@020e8000 {
S
Shawn Guo 已提交
1301 1302 1303 1304
				reg = <0x020e8000 0x4000>;
				interrupts = <0 125 0x04>;
			};

1305
			sdma: sdma@020ec000 {
S
Shawn Guo 已提交
1306 1307 1308
				compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
				reg = <0x020ec000 0x4000>;
				interrupts = <0 2 0x04>;
1309 1310
				clocks = <&clks 155>, <&clks 155>;
				clock-names = "ipg", "ahb";
1311
				#dma-cells = <3>;
1312
				fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
S
Shawn Guo 已提交
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
			};
		};

		aips-bus@02100000 { /* AIPS2 */
			compatible = "fsl,aips-bus", "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x02100000 0x100000>;
			ranges;

			caam@02100000 {
				reg = <0x02100000 0x40000>;
				interrupts = <0 105 0x04 0 106 0x04>;
			};

			aipstz@0217c000 { /* AIPSTZ2 */
				reg = <0x0217c000 0x4000>;
			};

1332
			usbotg: usb@02184000 {
1333 1334 1335
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184000 0x200>;
				interrupts = <0 43 0x04>;
1336
				clocks = <&clks 162>;
1337
				fsl,usbphy = <&usbphy1>;
1338
				fsl,usbmisc = <&usbmisc 0>;
1339 1340 1341
				status = "disabled";
			};

1342
			usbh1: usb@02184200 {
1343 1344 1345
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184200 0x200>;
				interrupts = <0 40 0x04>;
1346
				clocks = <&clks 162>;
1347
				fsl,usbphy = <&usbphy2>;
1348
				fsl,usbmisc = <&usbmisc 1>;
1349 1350 1351
				status = "disabled";
			};

1352
			usbh2: usb@02184400 {
1353 1354 1355
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184400 0x200>;
				interrupts = <0 41 0x04>;
1356
				clocks = <&clks 162>;
1357
				fsl,usbmisc = <&usbmisc 2>;
1358 1359 1360
				status = "disabled";
			};

1361
			usbh3: usb@02184600 {
1362 1363 1364
				compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
				reg = <0x02184600 0x200>;
				interrupts = <0 42 0x04>;
1365
				clocks = <&clks 162>;
1366
				fsl,usbmisc = <&usbmisc 3>;
1367 1368 1369
				status = "disabled";
			};

1370
			usbmisc: usbmisc@02184800 {
1371 1372 1373 1374 1375 1376
				#index-cells = <1>;
				compatible = "fsl,imx6q-usbmisc";
				reg = <0x02184800 0x200>;
				clocks = <&clks 162>;
			};

1377
			fec: ethernet@02188000 {
S
Shawn Guo 已提交
1378 1379 1380
				compatible = "fsl,imx6q-fec";
				reg = <0x02188000 0x4000>;
				interrupts = <0 118 0x04 0 119 0x04>;
1381
				clocks = <&clks 117>, <&clks 117>, <&clks 190>;
1382
				clock-names = "ipg", "ahb", "ptp";
S
Shawn Guo 已提交
1383 1384 1385 1386 1387 1388 1389 1390
				status = "disabled";
			};

			mlb@0218c000 {
				reg = <0x0218c000 0x4000>;
				interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
			};

1391
			usdhc1: usdhc@02190000 {
S
Shawn Guo 已提交
1392 1393 1394
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02190000 0x4000>;
				interrupts = <0 22 0x04>;
1395 1396
				clocks = <&clks 163>, <&clks 163>, <&clks 163>;
				clock-names = "ipg", "ahb", "per";
1397
				bus-width = <4>;
S
Shawn Guo 已提交
1398 1399 1400
				status = "disabled";
			};

1401
			usdhc2: usdhc@02194000 {
S
Shawn Guo 已提交
1402 1403 1404
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02194000 0x4000>;
				interrupts = <0 23 0x04>;
1405 1406
				clocks = <&clks 164>, <&clks 164>, <&clks 164>;
				clock-names = "ipg", "ahb", "per";
1407
				bus-width = <4>;
S
Shawn Guo 已提交
1408 1409 1410
				status = "disabled";
			};

1411
			usdhc3: usdhc@02198000 {
S
Shawn Guo 已提交
1412 1413 1414
				compatible = "fsl,imx6q-usdhc";
				reg = <0x02198000 0x4000>;
				interrupts = <0 24 0x04>;
1415 1416
				clocks = <&clks 165>, <&clks 165>, <&clks 165>;
				clock-names = "ipg", "ahb", "per";
1417
				bus-width = <4>;
S
Shawn Guo 已提交
1418 1419 1420
				status = "disabled";
			};

1421
			usdhc4: usdhc@0219c000 {
S
Shawn Guo 已提交
1422 1423 1424
				compatible = "fsl,imx6q-usdhc";
				reg = <0x0219c000 0x4000>;
				interrupts = <0 25 0x04>;
1425 1426
				clocks = <&clks 166>, <&clks 166>, <&clks 166>;
				clock-names = "ipg", "ahb", "per";
1427
				bus-width = <4>;
S
Shawn Guo 已提交
1428 1429 1430
				status = "disabled";
			};

1431
			i2c1: i2c@021a0000 {
S
Shawn Guo 已提交
1432 1433
				#address-cells = <1>;
				#size-cells = <0>;
1434
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1435 1436
				reg = <0x021a0000 0x4000>;
				interrupts = <0 36 0x04>;
1437
				clocks = <&clks 125>;
S
Shawn Guo 已提交
1438 1439 1440
				status = "disabled";
			};

1441
			i2c2: i2c@021a4000 {
S
Shawn Guo 已提交
1442 1443
				#address-cells = <1>;
				#size-cells = <0>;
1444
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1445 1446
				reg = <0x021a4000 0x4000>;
				interrupts = <0 37 0x04>;
1447
				clocks = <&clks 126>;
S
Shawn Guo 已提交
1448 1449 1450
				status = "disabled";
			};

1451
			i2c3: i2c@021a8000 {
S
Shawn Guo 已提交
1452 1453
				#address-cells = <1>;
				#size-cells = <0>;
1454
				compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
S
Shawn Guo 已提交
1455 1456
				reg = <0x021a8000 0x4000>;
				interrupts = <0 38 0x04>;
1457
				clocks = <&clks 127>;
S
Shawn Guo 已提交
1458 1459 1460 1461 1462 1463 1464
				status = "disabled";
			};

			romcp@021ac000 {
				reg = <0x021ac000 0x4000>;
			};

1465
			mmdc0: mmdc@021b0000 { /* MMDC0 */
S
Shawn Guo 已提交
1466 1467 1468 1469
				compatible = "fsl,imx6q-mmdc";
				reg = <0x021b0000 0x4000>;
			};

1470
			mmdc1: mmdc@021b4000 { /* MMDC1 */
S
Shawn Guo 已提交
1471 1472 1473
				reg = <0x021b4000 0x4000>;
			};

1474 1475
			weim: weim@021b8000 {
				compatible = "fsl,imx6q-weim";
S
Shawn Guo 已提交
1476 1477
				reg = <0x021b8000 0x4000>;
				interrupts = <0 14 0x04>;
1478
				clocks = <&clks 196>;
S
Shawn Guo 已提交
1479 1480 1481
			};

			ocotp@021bc000 {
1482
				compatible = "fsl,imx6q-ocotp";
S
Shawn Guo 已提交
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
				reg = <0x021bc000 0x4000>;
			};

			tzasc@021d0000 { /* TZASC1 */
				reg = <0x021d0000 0x4000>;
				interrupts = <0 108 0x04>;
			};

			tzasc@021d4000 { /* TZASC2 */
				reg = <0x021d4000 0x4000>;
				interrupts = <0 109 0x04>;
			};

1496
			audmux: audmux@021d8000 {
1497
				compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
S
Shawn Guo 已提交
1498
				reg = <0x021d8000 0x4000>;
1499
				status = "disabled";
S
Shawn Guo 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
			};

			mipi@021dc000 { /* MIPI-CSI */
				reg = <0x021dc000 0x4000>;
			};

			mipi@021e0000 { /* MIPI-DSI */
				reg = <0x021e0000 0x4000>;
			};

			vdoa@021e4000 {
				reg = <0x021e4000 0x4000>;
				interrupts = <0 18 0x04>;
			};

1515
			uart2: serial@021e8000 {
S
Shawn Guo 已提交
1516 1517 1518
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021e8000 0x4000>;
				interrupts = <0 27 0x04>;
1519 1520
				clocks = <&clks 160>, <&clks 161>;
				clock-names = "ipg", "per";
1521 1522
				dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1523 1524 1525
				status = "disabled";
			};

1526
			uart3: serial@021ec000 {
S
Shawn Guo 已提交
1527 1528 1529
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021ec000 0x4000>;
				interrupts = <0 28 0x04>;
1530 1531
				clocks = <&clks 160>, <&clks 161>;
				clock-names = "ipg", "per";
1532 1533
				dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1534 1535 1536
				status = "disabled";
			};

1537
			uart4: serial@021f0000 {
S
Shawn Guo 已提交
1538 1539 1540
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021f0000 0x4000>;
				interrupts = <0 29 0x04>;
1541 1542
				clocks = <&clks 160>, <&clks 161>;
				clock-names = "ipg", "per";
1543 1544
				dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1545 1546 1547
				status = "disabled";
			};

1548
			uart5: serial@021f4000 {
S
Shawn Guo 已提交
1549 1550 1551
				compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
				reg = <0x021f4000 0x4000>;
				interrupts = <0 30 0x04>;
1552 1553
				clocks = <&clks 160>, <&clks 161>;
				clock-names = "ipg", "per";
1554 1555
				dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
				dma-names = "rx", "tx";
S
Shawn Guo 已提交
1556 1557 1558
				status = "disabled";
			};
		};
S
Sascha Hauer 已提交
1559 1560 1561 1562 1563 1564 1565 1566

		ipu1: ipu@02400000 {
			#crtc-cells = <1>;
			compatible = "fsl,imx6q-ipu";
			reg = <0x02400000 0x400000>;
			interrupts = <0 6 0x4 0 5 0x4>;
			clocks = <&clks 130>, <&clks 131>, <&clks 132>;
			clock-names = "bus", "di0", "di1";
1567
			resets = <&src 2>;
S
Sascha Hauer 已提交
1568
		};
S
Shawn Guo 已提交
1569 1570
	};
};