clock24xx.h 81.0 KB
Newer Older
1
/*
2
 *  linux/arch/arm/mach-omap2/clock24xx.h
3
 *
4 5
 *  Copyright (C) 2005-2008 Texas Instruments, Inc.
 *  Copyright (C) 2004-2008 Nokia Corporation
6
 *
7 8 9
 *  Contacts:
 *  Richard Woodruff <r-woodruff2@ti.com>
 *  Paul Walmsley
10 11 12 13 14 15
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

16 17
#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
#define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
18

19 20 21 22 23 24 25 26
#include "clock.h"

#include "prm.h"
#include "cm.h"
#include "prm-regbits-24xx.h"
#include "cm-regbits-24xx.h"
#include "sdrc.h"

27 28
/* REVISIT: These should be set dynamically for CONFIG_MULTI_OMAP2 */
#ifdef CONFIG_ARCH_OMAP2420
29
#define OMAP_CM_REGADDR			OMAP2420_CM_REGADDR
30 31 32
#define OMAP24XX_PRCM_CLKOUT_CTRL	OMAP2420_PRCM_CLKOUT_CTRL
#define OMAP24XX_PRCM_CLKEMUL_CTRL	OMAP2420_PRCM_CLKEMUL_CTRL
#else
33
#define OMAP_CM_REGADDR			OMAP2430_CM_REGADDR
34 35 36 37
#define OMAP24XX_PRCM_CLKOUT_CTRL	OMAP2430_PRCM_CLKOUT_CTRL
#define OMAP24XX_PRCM_CLKEMUL_CTRL	OMAP2430_PRCM_CLKEMUL_CTRL
#endif

38
static unsigned long omap2_table_mpu_recalc(struct clk *clk);
39 40
static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
41 42 43 44
static unsigned long omap2_sys_clk_recalc(struct clk *clk);
static unsigned long omap2_osc_clk_recalc(struct clk *clk);
static unsigned long omap2_sys_clk_recalc(struct clk *clk);
static unsigned long omap2_dpllcore_recalc(struct clk *clk);
45
static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177

/* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
 * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
 */
struct prcm_config {
	unsigned long xtal_speed;	/* crystal rate */
	unsigned long dpll_speed;	/* dpll: out*xtal*M/(N-1)table_recalc */
	unsigned long mpu_speed;	/* speed of MPU */
	unsigned long cm_clksel_mpu;	/* mpu divider */
	unsigned long cm_clksel_dsp;	/* dsp+iva1 div(2420), iva2.1(2430) */
	unsigned long cm_clksel_gfx;	/* gfx dividers */
	unsigned long cm_clksel1_core;	/* major subsystem dividers */
	unsigned long cm_clksel1_pll;	/* m,n */
	unsigned long cm_clksel2_pll;	/* dpllx1 or x2 out */
	unsigned long cm_clksel_mdm;	/* modem dividers 2430 only */
	unsigned long base_sdrc_rfr;	/* base refresh timing for a set */
	unsigned char flags;
};

/*
 * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
 * These configurations are characterized by voltage and speed for clocks.
 * The device is only validated for certain combinations. One way to express
 * these combinations is via the 'ratio's' which the clocks operate with
 * respect to each other. These ratio sets are for a given voltage/DPLL
 * setting. All configurations can be described by a DPLL setting and a ratio
 * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
 *
 * 2430 differs from 2420 in that there are no more phase synchronizers used.
 * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
 * 2430 (iva2.1, NOdsp, mdm)
 */

/* Core fields for cm_clksel, not ratio governed */
#define RX_CLKSEL_DSS1			(0x10 << 8)
#define RX_CLKSEL_DSS2			(0x0 << 13)
#define RX_CLKSEL_SSI			(0x5 << 20)

/*-------------------------------------------------------------------------
 * Voltage/DPLL ratios
 *-------------------------------------------------------------------------*/

/* 2430 Ratio's, 2430-Ratio Config 1 */
#define R1_CLKSEL_L3			(4 << 0)
#define R1_CLKSEL_L4			(2 << 5)
#define R1_CLKSEL_USB			(4 << 25)
#define R1_CM_CLKSEL1_CORE_VAL		R1_CLKSEL_USB | RX_CLKSEL_SSI | \
					RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
					R1_CLKSEL_L4 | R1_CLKSEL_L3
#define R1_CLKSEL_MPU			(2 << 0)
#define R1_CM_CLKSEL_MPU_VAL		R1_CLKSEL_MPU
#define R1_CLKSEL_DSP			(2 << 0)
#define R1_CLKSEL_DSP_IF		(2 << 5)
#define R1_CM_CLKSEL_DSP_VAL		R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
#define R1_CLKSEL_GFX			(2 << 0)
#define R1_CM_CLKSEL_GFX_VAL		R1_CLKSEL_GFX
#define R1_CLKSEL_MDM			(4 << 0)
#define R1_CM_CLKSEL_MDM_VAL		R1_CLKSEL_MDM

/* 2430-Ratio Config 2 */
#define R2_CLKSEL_L3			(6 << 0)
#define R2_CLKSEL_L4			(2 << 5)
#define R2_CLKSEL_USB			(2 << 25)
#define R2_CM_CLKSEL1_CORE_VAL		R2_CLKSEL_USB | RX_CLKSEL_SSI | \
					RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
					R2_CLKSEL_L4 | R2_CLKSEL_L3
#define R2_CLKSEL_MPU			(2 << 0)
#define R2_CM_CLKSEL_MPU_VAL		R2_CLKSEL_MPU
#define R2_CLKSEL_DSP			(2 << 0)
#define R2_CLKSEL_DSP_IF		(3 << 5)
#define R2_CM_CLKSEL_DSP_VAL		R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
#define R2_CLKSEL_GFX			(2 << 0)
#define R2_CM_CLKSEL_GFX_VAL		R2_CLKSEL_GFX
#define R2_CLKSEL_MDM			(6 << 0)
#define R2_CM_CLKSEL_MDM_VAL		R2_CLKSEL_MDM

/* 2430-Ratio Bootm (BYPASS) */
#define RB_CLKSEL_L3			(1 << 0)
#define RB_CLKSEL_L4			(1 << 5)
#define RB_CLKSEL_USB			(1 << 25)
#define RB_CM_CLKSEL1_CORE_VAL		RB_CLKSEL_USB | RX_CLKSEL_SSI | \
					RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
					RB_CLKSEL_L4 | RB_CLKSEL_L3
#define RB_CLKSEL_MPU			(1 << 0)
#define RB_CM_CLKSEL_MPU_VAL		RB_CLKSEL_MPU
#define RB_CLKSEL_DSP			(1 << 0)
#define RB_CLKSEL_DSP_IF		(1 << 5)
#define RB_CM_CLKSEL_DSP_VAL		RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
#define RB_CLKSEL_GFX			(1 << 0)
#define RB_CM_CLKSEL_GFX_VAL		RB_CLKSEL_GFX
#define RB_CLKSEL_MDM			(1 << 0)
#define RB_CM_CLKSEL_MDM_VAL		RB_CLKSEL_MDM

/* 2420 Ratio Equivalents */
#define RXX_CLKSEL_VLYNQ		(0x12 << 15)
#define RXX_CLKSEL_SSI			(0x8 << 20)

/* 2420-PRCM III 532MHz core */
#define RIII_CLKSEL_L3			(4 << 0)	/* 133MHz */
#define RIII_CLKSEL_L4			(2 << 5)	/* 66.5MHz */
#define RIII_CLKSEL_USB			(4 << 25)	/* 33.25MHz */
#define RIII_CM_CLKSEL1_CORE_VAL	RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
					RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
					RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
					RIII_CLKSEL_L3
#define RIII_CLKSEL_MPU			(2 << 0)	/* 266MHz */
#define RIII_CM_CLKSEL_MPU_VAL		RIII_CLKSEL_MPU
#define RIII_CLKSEL_DSP			(3 << 0)	/* c5x - 177.3MHz */
#define RIII_CLKSEL_DSP_IF		(2 << 5)	/* c5x - 88.67MHz */
#define RIII_SYNC_DSP			(1 << 7)	/* Enable sync */
#define RIII_CLKSEL_IVA			(6 << 8)	/* iva1 - 88.67MHz */
#define RIII_SYNC_IVA			(1 << 13)	/* Enable sync */
#define RIII_CM_CLKSEL_DSP_VAL		RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
					RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
					RIII_CLKSEL_DSP
#define RIII_CLKSEL_GFX			(2 << 0)	/* 66.5MHz */
#define RIII_CM_CLKSEL_GFX_VAL		RIII_CLKSEL_GFX

/* 2420-PRCM II 600MHz core */
#define RII_CLKSEL_L3			(6 << 0)	/* 100MHz */
#define RII_CLKSEL_L4			(2 << 5)	/* 50MHz */
#define RII_CLKSEL_USB			(2 << 25)	/* 50MHz */
#define RII_CM_CLKSEL1_CORE_VAL		RII_CLKSEL_USB | \
					RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
					RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
					RII_CLKSEL_L4 | RII_CLKSEL_L3
#define RII_CLKSEL_MPU			(2 << 0)	/* 300MHz */
#define RII_CM_CLKSEL_MPU_VAL		RII_CLKSEL_MPU
#define RII_CLKSEL_DSP			(3 << 0)	/* c5x - 200MHz */
#define RII_CLKSEL_DSP_IF		(2 << 5)	/* c5x - 100MHz */
#define RII_SYNC_DSP			(0 << 7)	/* Bypass sync */
178
#define RII_CLKSEL_IVA			(3 << 8)	/* iva1 - 200MHz */
179 180 181 182 183 184 185
#define RII_SYNC_IVA			(0 << 13)	/* Bypass sync */
#define RII_CM_CLKSEL_DSP_VAL		RII_SYNC_IVA | RII_CLKSEL_IVA | \
					RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
					RII_CLKSEL_DSP
#define RII_CLKSEL_GFX			(2 << 0)	/* 50MHz */
#define RII_CM_CLKSEL_GFX_VAL		RII_CLKSEL_GFX

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
/* 2420-PRCM I 660MHz core */
#define RI_CLKSEL_L3			(4 << 0)	/* 165MHz */
#define RI_CLKSEL_L4			(2 << 5)	/* 82.5MHz */
#define RI_CLKSEL_USB			(4 << 25)	/* 41.25MHz */
#define RI_CM_CLKSEL1_CORE_VAL		RI_CLKSEL_USB | \
					RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
					RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
					RI_CLKSEL_L4 | RI_CLKSEL_L3
#define RI_CLKSEL_MPU			(2 << 0)	/* 330MHz */
#define RI_CM_CLKSEL_MPU_VAL		RI_CLKSEL_MPU
#define RI_CLKSEL_DSP			(3 << 0)	/* c5x - 220MHz */
#define RI_CLKSEL_DSP_IF		(2 << 5)	/* c5x - 110MHz */
#define RI_SYNC_DSP			(1 << 7)	/* Activate sync */
#define RI_CLKSEL_IVA			(4 << 8)	/* iva1 - 165MHz */
#define RI_SYNC_IVA			(0 << 13)	/* Bypass sync */
#define RI_CM_CLKSEL_DSP_VAL		RI_SYNC_IVA | RI_CLKSEL_IVA | \
					RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
					RI_CLKSEL_DSP
#define RI_CLKSEL_GFX			(1 << 0)	/* 165MHz */
#define RI_CM_CLKSEL_GFX_VAL		RI_CLKSEL_GFX

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
/* 2420-PRCM VII (boot) */
#define RVII_CLKSEL_L3			(1 << 0)
#define RVII_CLKSEL_L4			(1 << 5)
#define RVII_CLKSEL_DSS1		(1 << 8)
#define RVII_CLKSEL_DSS2		(0 << 13)
#define RVII_CLKSEL_VLYNQ		(1 << 15)
#define RVII_CLKSEL_SSI			(1 << 20)
#define RVII_CLKSEL_USB			(1 << 25)

#define RVII_CM_CLKSEL1_CORE_VAL	RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
					RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
					RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3

#define RVII_CLKSEL_MPU			(1 << 0) /* all divide by 1 */
#define RVII_CM_CLKSEL_MPU_VAL		RVII_CLKSEL_MPU

#define RVII_CLKSEL_DSP			(1 << 0)
#define RVII_CLKSEL_DSP_IF		(1 << 5)
#define RVII_SYNC_DSP			(0 << 7)
#define RVII_CLKSEL_IVA			(1 << 8)
#define RVII_SYNC_IVA			(0 << 13)
#define RVII_CM_CLKSEL_DSP_VAL		RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
					RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP

#define RVII_CLKSEL_GFX			(1 << 0)
#define RVII_CM_CLKSEL_GFX_VAL		RVII_CLKSEL_GFX

/*-------------------------------------------------------------------------
 * 2430 Target modes: Along with each configuration the CPU has several
 * modes which goes along with them. Modes mainly are the addition of
 * describe DPLL combinations to go along with a ratio.
 *-------------------------------------------------------------------------*/

/* Hardware governed */
#define MX_48M_SRC			(0 << 3)
#define MX_54M_SRC			(0 << 5)
#define MX_APLLS_CLIKIN_12		(3 << 23)
#define MX_APLLS_CLIKIN_13		(2 << 23)
#define MX_APLLS_CLIKIN_19_2		(0 << 23)

/*
 * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
 * #5a	(ratio1) baseport-target, target DPLL = 266*2 = 532MHz
 */
#define M5A_DPLL_MULT_12		(133 << 12)
#define M5A_DPLL_DIV_12			(5 << 8)
#define M5A_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | \
					M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
					MX_APLLS_CLIKIN_12
256 257
#define M5A_DPLL_MULT_13		(61 << 12)
#define M5A_DPLL_DIV_13			(2 << 8)
258 259 260
#define M5A_CM_CLKSEL1_PLL_13_VAL	MX_48M_SRC | MX_54M_SRC | \
					M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
					MX_APLLS_CLIKIN_13
261 262
#define M5A_DPLL_MULT_19		(55 << 12)
#define M5A_DPLL_DIV_19			(3 << 8)
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
#define M5A_CM_CLKSEL1_PLL_19_VAL	MX_48M_SRC | MX_54M_SRC | \
					M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
					MX_APLLS_CLIKIN_19_2
/* #5b	(ratio1) target DPLL = 200*2 = 400MHz */
#define M5B_DPLL_MULT_12		(50 << 12)
#define M5B_DPLL_DIV_12			(2 << 8)
#define M5B_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | \
					M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
					MX_APLLS_CLIKIN_12
#define M5B_DPLL_MULT_13		(200 << 12)
#define M5B_DPLL_DIV_13			(12 << 8)

#define M5B_CM_CLKSEL1_PLL_13_VAL	MX_48M_SRC | MX_54M_SRC | \
					M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
					MX_APLLS_CLIKIN_13
#define M5B_DPLL_MULT_19		(125 << 12)
#define M5B_DPLL_DIV_19			(31 << 8)
#define M5B_CM_CLKSEL1_PLL_19_VAL	MX_48M_SRC | MX_54M_SRC | \
					M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
					MX_APLLS_CLIKIN_19_2
/*
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
 * #4	(ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
 */
#define M4_DPLL_MULT_12			(133 << 12)
#define M4_DPLL_DIV_12			(3 << 8)
#define M4_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | \
					M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
					MX_APLLS_CLIKIN_12

#define M4_DPLL_MULT_13			(399 << 12)
#define M4_DPLL_DIV_13			(12 << 8)
#define M4_CM_CLKSEL1_PLL_13_VAL	MX_48M_SRC | MX_54M_SRC | \
					M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
					MX_APLLS_CLIKIN_13

#define M4_DPLL_MULT_19			(145 << 12)
#define M4_DPLL_DIV_19			(6 << 8)
#define M4_CM_CLKSEL1_PLL_19_VAL	MX_48M_SRC | MX_54M_SRC | \
					M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
					MX_APLLS_CLIKIN_19_2

/*
305 306 307 308 309 310 311
 * #3	(ratio2) baseport-target, target DPLL = 330*2 = 660MHz
 */
#define M3_DPLL_MULT_12			(55 << 12)
#define M3_DPLL_DIV_12			(1 << 8)
#define M3_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | \
					M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
					MX_APLLS_CLIKIN_12
312 313
#define M3_DPLL_MULT_13			(76 << 12)
#define M3_DPLL_DIV_13			(2 << 8)
314 315 316
#define M3_CM_CLKSEL1_PLL_13_VAL	MX_48M_SRC | MX_54M_SRC | \
					M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
					MX_APLLS_CLIKIN_13
317 318
#define M3_DPLL_MULT_19			(17 << 12)
#define M3_DPLL_DIV_19			(0 << 8)
319 320 321
#define M3_CM_CLKSEL1_PLL_19_VAL	MX_48M_SRC | MX_54M_SRC | \
					M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
					MX_APLLS_CLIKIN_19_2
322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346

/*
 * #2   (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
 */
#define M2_DPLL_MULT_12		        (55 << 12)
#define M2_DPLL_DIV_12		        (1 << 8)
#define M2_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | \
					M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
					MX_APLLS_CLIKIN_12

/* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
 * relock time issue */
/* Core frequency changed from 330/165 to 329/164 MHz*/
#define M2_DPLL_MULT_13		        (76 << 12)
#define M2_DPLL_DIV_13		        (2 << 8)
#define M2_CM_CLKSEL1_PLL_13_VAL	MX_48M_SRC | MX_54M_SRC | \
					M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
					MX_APLLS_CLIKIN_13

#define M2_DPLL_MULT_19		        (17 << 12)
#define M2_DPLL_DIV_19		        (0 << 8)
#define M2_CM_CLKSEL1_PLL_19_VAL	MX_48M_SRC | MX_54M_SRC | \
					M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
					MX_APLLS_CLIKIN_19_2

347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
/* boot (boot) */
#define MB_DPLL_MULT			(1 << 12)
#define MB_DPLL_DIV			(0 << 8)
#define MB_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
					MB_DPLL_MULT | MX_APLLS_CLIKIN_12

#define MB_CM_CLKSEL1_PLL_13_VAL	MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
					MB_DPLL_MULT | MX_APLLS_CLIKIN_13

#define MB_CM_CLKSEL1_PLL_19_VAL	MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
					MB_DPLL_MULT | MX_APLLS_CLIKIN_19

/*
 * 2430 - chassis (sedna)
 * 165 (ratio1) same as above #2
 * 150 (ratio1)
 * 133 (ratio2) same as above #4
 * 110 (ratio2) same as above #3
 * 104 (ratio2)
 * boot (boot)
 */

369 370 371 372 373 374 375
/* PRCM I target DPLL = 2*330MHz = 660MHz */
#define MI_DPLL_MULT_12			(55 << 12)
#define MI_DPLL_DIV_12			(1 << 8)
#define MI_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | \
					MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
					MX_APLLS_CLIKIN_12

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
/*
 * 2420 Equivalent - mode registers
 * PRCM II , target DPLL = 2*300MHz = 600MHz
 */
#define MII_DPLL_MULT_12		(50 << 12)
#define MII_DPLL_DIV_12			(1 << 8)
#define MII_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | \
					MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
					MX_APLLS_CLIKIN_12
#define MII_DPLL_MULT_13		(300 << 12)
#define MII_DPLL_DIV_13			(12 << 8)
#define MII_CM_CLKSEL1_PLL_13_VAL	MX_48M_SRC | MX_54M_SRC | \
					MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
					MX_APLLS_CLIKIN_13

/* PRCM III target DPLL = 2*266 = 532MHz*/
#define MIII_DPLL_MULT_12		(133 << 12)
#define MIII_DPLL_DIV_12		(5 << 8)
#define MIII_CM_CLKSEL1_PLL_12_VAL	MX_48M_SRC | MX_54M_SRC | \
					MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
					MX_APLLS_CLIKIN_12
#define MIII_DPLL_MULT_13		(266 << 12)
#define MIII_DPLL_DIV_13		(12 << 8)
#define MIII_CM_CLKSEL1_PLL_13_VAL	MX_48M_SRC | MX_54M_SRC | \
					MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
					MX_APLLS_CLIKIN_13

/* PRCM VII (boot bypass) */
#define MVII_CM_CLKSEL1_PLL_12_VAL	MB_CM_CLKSEL1_PLL_12_VAL
#define MVII_CM_CLKSEL1_PLL_13_VAL	MB_CM_CLKSEL1_PLL_13_VAL

/* High and low operation value */
#define MX_CLKSEL2_PLL_2x_VAL		(2 << 0)
#define MX_CLKSEL2_PLL_1x_VAL		(1 << 0)

/* MPU speed defines */
#define S12M	12000000
#define S13M	13000000
#define S19M	19200000
#define S26M	26000000
#define S100M	100000000
#define S133M	133000000
#define S150M	150000000
419
#define S164M	164000000
420
#define S165M	165000000
421
#define S199M	199000000
422 423 424
#define S200M	200000000
#define S266M	266000000
#define S300M	300000000
425
#define S329M	329000000
426
#define S330M	330000000
427
#define S399M	399000000
428 429 430
#define S400M	400000000
#define S532M	532000000
#define S600M	600000000
431
#define S658M	658000000
432
#define S660M	660000000
433
#define S798M	798000000
434 435 436 437 438 439 440 441 442 443

/*-------------------------------------------------------------------------
 * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
 * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
 * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
 *
 * Filling in table based on H4 boards and 2430-SDPs variants available.
 * There are quite a few more rates combinations which could be defined.
 *
S
Simon Arlott 已提交
444
 * When multiple values are defined the start up will try and choose the
445 446 447 448 449 450 451 452 453
 * fastest one. If a 'fast' value is defined, then automatically, the /2
 * one should be included as it can be used.	Generally having more that
 * one fast set does not make sense, as static timings need to be changed
 * to change the set.	 The exception is the bypass setting which is
 * availble for low power bypass.
 *
 * Note: This table needs to be sorted, fastest to slowest.
 *-------------------------------------------------------------------------*/
static struct prcm_config rate_table[] = {
454 455 456 457 458 459 460
	/* PRCM I - FAST */
	{S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL,		/* 330MHz ARM */
		RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
		RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
		RATE_IN_242X},

461 462 463 464
	/* PRCM II - FAST */
	{S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL,		/* 300MHz ARM */
		RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
		RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
465
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
466 467 468 469 470
		RATE_IN_242X},

	{S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL,		/* 300MHz ARM */
		RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
		RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
471
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
472 473 474 475 476 477
		RATE_IN_242X},

	/* PRCM III - FAST */
	{S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL,		/* 266MHz ARM */
		RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
		RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
478
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
479 480 481 482 483
		RATE_IN_242X},

	{S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL,		/* 266MHz ARM */
		RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
		RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
484
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
485 486 487 488 489 490
		RATE_IN_242X},

	/* PRCM II - SLOW */
	{S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL,		/* 150MHz ARM */
		RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
		RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
491
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
492 493 494 495 496
		RATE_IN_242X},

	{S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL,		/* 150MHz ARM */
		RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
		RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
497
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
498 499 500 501 502 503
		RATE_IN_242X},

	/* PRCM III - SLOW */
	{S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL,		/* 133MHz ARM */
		RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
		RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
504
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
505 506 507 508 509
		RATE_IN_242X},

	{S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL,		/* 133MHz ARM */
		RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
		RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
510
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
511 512 513 514 515 516
		RATE_IN_242X},

	/* PRCM-VII (boot-bypass) */
	{S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL,		/* 12MHz ARM*/
		RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
		RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
517
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
518 519 520 521 522 523
		RATE_IN_242X},

	/* PRCM-VII (boot-bypass) */
	{S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL,		/* 13MHz ARM */
		RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
		RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
524
		MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
525 526
		RATE_IN_242X},

527 528
	/* PRCM #4 - ratio2 (ES2.1) - FAST */
	{S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL,		/* 399MHz ARM */
529
		R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
530
		R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
531
		MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
532 533 534 535 536 537 538 539 540
		SDRC_RFR_CTRL_133MHz,
		RATE_IN_243X},

	/* PRCM #2 - ratio1 (ES2) - FAST */
	{S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL,		/* 330MHz ARM */
		R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
		R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
		MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
		SDRC_RFR_CTRL_165MHz,
541 542 543 544 545 546 547
		RATE_IN_243X},

	/* PRCM #5a - ratio1 - FAST */
	{S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL,		/* 266MHz ARM */
		R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
		R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
		MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
548
		SDRC_RFR_CTRL_133MHz,
549 550 551 552 553 554 555
		RATE_IN_243X},

	/* PRCM #5b - ratio1 - FAST */
	{S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL,		/* 200MHz ARM */
		R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
		R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
		MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
556
		SDRC_RFR_CTRL_100MHz,
557 558
		RATE_IN_243X},

559 560
	/* PRCM #4 - ratio1 (ES2.1) - SLOW */
	{S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL,		/* 200MHz ARM */
561
		R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
562
		R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
563
		MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
564 565 566 567 568 569 570 571 572
		SDRC_RFR_CTRL_133MHz,
		RATE_IN_243X},

	/* PRCM #2 - ratio1 (ES2) - SLOW */
	{S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL,		/* 165MHz ARM */
		R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
		R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
		MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
		SDRC_RFR_CTRL_165MHz,
573 574 575 576 577 578 579
		RATE_IN_243X},

	/* PRCM #5a - ratio1 - SLOW */
	{S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL,		/* 133MHz ARM */
		R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
		R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
		MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
580
		SDRC_RFR_CTRL_133MHz,
581 582 583 584 585 586 587
		RATE_IN_243X},

	/* PRCM #5b - ratio1 - SLOW*/
	{S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL,		/* 100MHz ARM */
		R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
		R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
		MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
588
		SDRC_RFR_CTRL_100MHz,
589 590 591 592 593 594 595
		RATE_IN_243X},

	/* PRCM-boot/bypass */
	{S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL,		/* 13Mhz */
		RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
		RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
		MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
596
		SDRC_RFR_CTRL_BYPASS,
597 598 599 600 601 602 603
		RATE_IN_243X},

	/* PRCM-boot/bypass */
	{S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL,		/* 12Mhz */
		RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
		RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
		MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
604
		SDRC_RFR_CTRL_BYPASS,
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
		RATE_IN_243X},

	{ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
};

/*-------------------------------------------------------------------------
 * 24xx clock tree.
 *
 * NOTE:In many cases here we are assigning a 'default' parent.	In many
 *	cases the parent is selectable.	The get/set parent calls will also
 *	switch sources.
 *
 *	Many some clocks say always_enabled, but they can be auto idled for
 *	power savings. They will always be available upon clock request.
 *
 *	Several sources are given initial rates which may be wrong, this will
 *	be fixed up in the init func.
 *
 *	Things are broadly separated below by clock domains. It is
 *	noteworthy that most periferals have dependencies on multiple clock
 *	domains. Many get their interface clocks from the L4 domain, but get
 *	functional clocks from fixed sources or other core domain derived
 *	clocks.
 *-------------------------------------------------------------------------*/

/* Base external input clocks */
static struct clk func_32k_ck = {
	.name		= "func_32k_ck",
633
	.ops		= &clkops_null,
634
	.rate		= 32000,
635
	.flags		= RATE_FIXED,
636
	.clkdm_name	= "wkup_clkdm",
637
};
638

639 640 641 642 643 644 645 646
static struct clk secure_32k_ck = {
	.name		= "secure_32k_ck",
	.ops		= &clkops_null,
	.rate		= 32768,
	.flags		= RATE_FIXED,
	.clkdm_name	= "wkup_clkdm",
};

647 648 649
/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
static struct clk osc_ck = {		/* (*12, *13, 19.2, *26, 38.4)MHz */
	.name		= "osc_ck",
650
	.ops		= &clkops_oscck,
651
	.clkdm_name	= "wkup_clkdm",
652
	.recalc		= &omap2_osc_clk_recalc,
653 654
};

655
/* Without modem likely 12MHz, with modem likely 13MHz */
656 657
static struct clk sys_ck = {		/* (*12, *13, 19.2, 26, 38.4)MHz */
	.name		= "sys_ck",		/* ~ ref_clk also */
658
	.ops		= &clkops_null,
659
	.parent		= &osc_ck,
660
	.clkdm_name	= "wkup_clkdm",
661 662
	.recalc		= &omap2_sys_clk_recalc,
};
663

664 665
static struct clk alt_ck = {		/* Typical 54M or 48M, may not exist */
	.name		= "alt_ck",
666
	.ops		= &clkops_null,
667
	.rate		= 54000000,
668
	.flags		= RATE_FIXED,
669
	.clkdm_name	= "wkup_clkdm",
670
};
671

672 673 674 675 676
/*
 * Analog domain root source clocks
 */

/* dpll_ck, is broken out in to special cases through clksel */
677 678 679 680
/* REVISIT: Rate changes on dpll_ck trigger a full set change.	...
 * deal with this
 */

681
static struct dpll_data dpll_dd = {
682 683 684
	.mult_div1_reg		= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
	.mult_mask		= OMAP24XX_DPLL_MULT_MASK,
	.div1_mask		= OMAP24XX_DPLL_DIV_MASK,
685 686 687 688
	.clk_bypass		= &sys_ck,
	.clk_ref		= &sys_ck,
	.control_reg		= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_mask		= OMAP24XX_EN_DPLL_MASK,
689
	.max_multiplier		= 1024,
690
	.min_divider		= 1,
691 692
	.max_divider		= 16,
	.rate_tolerance		= DEFAULT_DPLL_RATE_TOLERANCE
693 694
};

695 696 697 698
/*
 * XXX Cannot add round_rate here yet, as this is still a composite clock,
 * not just a DPLL
 */
699 700
static struct clk dpll_ck = {
	.name		= "dpll_ck",
701
	.ops		= &clkops_null,
702
	.parent		= &sys_ck,		/* Can be func_32k also */
703
	.dpll_data	= &dpll_dd,
704
	.clkdm_name	= "wkup_clkdm",
705 706
	.recalc		= &omap2_dpllcore_recalc,
	.set_rate	= &omap2_reprogram_dpllcore,
707 708 709 710
};

static struct clk apll96_ck = {
	.name		= "apll96_ck",
711
	.ops		= &clkops_fixed,
712 713
	.parent		= &sys_ck,
	.rate		= 96000000,
714
	.flags		= RATE_FIXED | ENABLE_ON_INIT,
715
	.clkdm_name	= "wkup_clkdm",
716 717
	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_bit	= OMAP24XX_EN_96M_PLL_SHIFT,
718 719 720 721
};

static struct clk apll54_ck = {
	.name		= "apll54_ck",
722
	.ops		= &clkops_fixed,
723 724
	.parent		= &sys_ck,
	.rate		= 54000000,
725
	.flags		= RATE_FIXED | ENABLE_ON_INIT,
726
	.clkdm_name	= "wkup_clkdm",
727 728
	.enable_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
	.enable_bit	= OMAP24XX_EN_54M_PLL_SHIFT,
729 730 731 732 733
};

/*
 * PRCM digital base sources
 */
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752

/* func_54m_ck */

static const struct clksel_rate func_54m_apll54_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel_rate func_54m_alt_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel func_54m_clksel[] = {
	{ .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
	{ .parent = &alt_ck,	.rates = func_54m_alt_rates, },
	{ .parent = NULL },
};

753 754
static struct clk func_54m_ck = {
	.name		= "func_54m_ck",
755
	.ops		= &clkops_null,
756
	.parent		= &apll54_ck,	/* can also be alt_clk */
757
	.clkdm_name	= "wkup_clkdm",
758 759 760 761 762
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_54M_SOURCE,
	.clksel		= func_54m_clksel,
	.recalc		= &omap2_clksel_recalc,
763
};
764

765 766
static struct clk core_ck = {
	.name		= "core_ck",
767
	.ops		= &clkops_null,
768
	.parent		= &dpll_ck,		/* can also be 32k */
769
	.clkdm_name	= "wkup_clkdm",
770
	.recalc		= &followparent_recalc,
771
};
772 773 774 775 776

/* func_96m_ck */
static const struct clksel_rate func_96m_apll96_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 },
777 778
};

779 780 781 782 783 784 785 786 787 788 789 790
static const struct clksel_rate func_96m_alt_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel func_96m_clksel[] = {
	{ .parent = &apll96_ck,	.rates = func_96m_apll96_rates },
	{ .parent = &alt_ck,	.rates = func_96m_alt_rates },
	{ .parent = NULL }
};

/* The parent of this clock is not selectable on 2420. */
791 792
static struct clk func_96m_ck = {
	.name		= "func_96m_ck",
793
	.ops		= &clkops_null,
794
	.parent		= &apll96_ck,
795
	.clkdm_name	= "wkup_clkdm",
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP2430_96M_SOURCE,
	.clksel		= func_96m_clksel,
	.recalc		= &omap2_clksel_recalc,
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
};

/* func_48m_ck */

static const struct clksel_rate func_48m_apll96_rates[] = {
	{ .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel_rate func_48m_alt_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 },
};

static const struct clksel func_48m_clksel[] = {
	{ .parent = &apll96_ck,	.rates = func_48m_apll96_rates },
	{ .parent = &alt_ck, .rates = func_48m_alt_rates },
	{ .parent = NULL }
821 822 823 824
};

static struct clk func_48m_ck = {
	.name		= "func_48m_ck",
825
	.ops		= &clkops_null,
826
	.parent		= &apll96_ck,	 /* 96M or Alt */
827
	.clkdm_name	= "wkup_clkdm",
828 829 830 831 832 833 834
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_48M_SOURCE,
	.clksel		= func_48m_clksel,
	.recalc		= &omap2_clksel_recalc,
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
835 836 837 838
};

static struct clk func_12m_ck = {
	.name		= "func_12m_ck",
839
	.ops		= &clkops_null,
840
	.parent		= &func_48m_ck,
841
	.fixed_div	= 4,
842
	.clkdm_name	= "wkup_clkdm",
843
	.recalc		= &omap2_fixed_divisor_recalc,
844 845 846 847 848
};

/* Secure timer, only available in secure mode */
static struct clk wdt1_osc_ck = {
	.name		= "ck_wdt1_osc",
849
	.ops		= &clkops_null, /* RMK: missing? */
850
	.parent		= &osc_ck,
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
	.recalc		= &followparent_recalc,
};

/*
 * The common_clkout* clksel_rate structs are common to
 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
 * sys_clkout2_* are 2420-only, so the
 * clksel_rate flags fields are inaccurate for those clocks. This is
 * harmless since access to those clocks are gated by the struct clk
 * flags fields, which mark them as 2420-only.
 */
static const struct clksel_rate common_clkout_src_core_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate common_clkout_src_sys_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate common_clkout_src_96m_rates[] = {
	{ .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate common_clkout_src_54m_rates[] = {
	{ .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel common_clkout_src_clksel[] = {
	{ .parent = &core_ck,	  .rates = common_clkout_src_core_rates },
	{ .parent = &sys_ck,	  .rates = common_clkout_src_sys_rates },
	{ .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
	{ .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
	{ .parent = NULL }
};

static struct clk sys_clkout_src = {
	.name		= "sys_clkout_src",
892
	.ops		= &clkops_omap2_dflt,
893
	.parent		= &func_54m_ck,
894
	.clkdm_name	= "wkup_clkdm",
895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
	.enable_reg	= OMAP24XX_PRCM_CLKOUT_CTRL,
	.enable_bit	= OMAP24XX_CLKOUT_EN_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP24XX_PRCM_CLKOUT_CTRL,
	.clksel_mask	= OMAP24XX_CLKOUT_SOURCE_MASK,
	.clksel		= common_clkout_src_clksel,
	.recalc		= &omap2_clksel_recalc,
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
};

static const struct clksel_rate common_clkout_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 2, .val = 1, .flags = RATE_IN_24XX },
	{ .div = 4, .val = 2, .flags = RATE_IN_24XX },
	{ .div = 8, .val = 3, .flags = RATE_IN_24XX },
	{ .div = 16, .val = 4, .flags = RATE_IN_24XX },
	{ .div = 0 },
};

static const struct clksel sys_clkout_clksel[] = {
	{ .parent = &sys_clkout_src, .rates = common_clkout_rates },
	{ .parent = NULL }
918 919 920 921
};

static struct clk sys_clkout = {
	.name		= "sys_clkout",
922
	.ops		= &clkops_null,
923
	.parent		= &sys_clkout_src,
924
	.clkdm_name	= "wkup_clkdm",
925 926 927 928 929 930 931 932 933 934 935
	.clksel_reg	= OMAP24XX_PRCM_CLKOUT_CTRL,
	.clksel_mask	= OMAP24XX_CLKOUT_DIV_MASK,
	.clksel		= sys_clkout_clksel,
	.recalc		= &omap2_clksel_recalc,
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
};

/* In 2430, new in 2420 ES2 */
static struct clk sys_clkout2_src = {
	.name		= "sys_clkout2_src",
936
	.ops		= &clkops_omap2_dflt,
937
	.parent		= &func_54m_ck,
938
	.clkdm_name	= "wkup_clkdm",
939 940 941 942 943 944
	.enable_reg	= OMAP24XX_PRCM_CLKOUT_CTRL,
	.enable_bit	= OMAP2420_CLKOUT2_EN_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP24XX_PRCM_CLKOUT_CTRL,
	.clksel_mask	= OMAP2420_CLKOUT2_SOURCE_MASK,
	.clksel		= common_clkout_src_clksel,
945
	.recalc		= &omap2_clksel_recalc,
946 947 948 949 950 951 952
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
};

static const struct clksel sys_clkout2_clksel[] = {
	{ .parent = &sys_clkout2_src, .rates = common_clkout_rates },
	{ .parent = NULL }
953 954 955 956 957
};

/* In 2430, new in 2420 ES2 */
static struct clk sys_clkout2 = {
	.name		= "sys_clkout2",
958
	.ops		= &clkops_null,
959
	.parent		= &sys_clkout2_src,
960
	.clkdm_name	= "wkup_clkdm",
961 962 963
	.clksel_reg	= OMAP24XX_PRCM_CLKOUT_CTRL,
	.clksel_mask	= OMAP2420_CLKOUT2_DIV_MASK,
	.clksel		= sys_clkout2_clksel,
964
	.recalc		= &omap2_clksel_recalc,
965 966
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
967 968
};

969 970
static struct clk emul_ck = {
	.name		= "emul_ck",
971
	.ops		= &clkops_omap2_dflt,
972
	.parent		= &func_54m_ck,
973
	.clkdm_name	= "wkup_clkdm",
974 975 976
	.enable_reg	= OMAP24XX_PRCM_CLKEMUL_CTRL,
	.enable_bit	= OMAP24XX_EMULATION_EN_SHIFT,
	.recalc		= &followparent_recalc,
977 978

};
979

980 981 982 983 984 985 986 987 988 989
/*
 * MPU clock domain
 *	Clocks:
 *		MPU_FCLK, MPU_ICLK
 *		INT_M_FCLK, INT_M_I_CLK
 *
 * - Individual clocks are hardware managed.
 * - Base divider comes from: CM_CLKSEL_MPU
 *
 */
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
static const struct clksel_rate mpu_core_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
	{ .div = 4, .val = 4, .flags = RATE_IN_242X },
	{ .div = 6, .val = 6, .flags = RATE_IN_242X },
	{ .div = 8, .val = 8, .flags = RATE_IN_242X },
	{ .div = 0 },
};

static const struct clksel mpu_clksel[] = {
	{ .parent = &core_ck, .rates = mpu_core_rates },
	{ .parent = NULL }
};

1004 1005
static struct clk mpu_ck = {	/* Control cpu */
	.name		= "mpu_ck",
1006
	.ops		= &clkops_null,
1007
	.parent		= &core_ck,
1008
	.flags		= DELAYED_APP | CONFIG_PARTICIPANT,
1009
	.clkdm_name	= "mpu_clkdm",
1010 1011 1012
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP24XX_CLKSEL_MPU_MASK,
1013
	.clksel		= mpu_clksel,
1014
	.recalc		= &omap2_clksel_recalc,
1015
	.round_rate	= &omap2_clksel_round_rate,
1016
	.set_rate	= &omap2_clksel_set_rate
1017
};
1018

1019 1020 1021
/*
 * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
 * Clocks:
1022
 *	2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
1023
 *	2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
1024 1025 1026 1027 1028
 *
 * Won't be too specific here. The core clock comes into this block
 * it is divided then tee'ed. One branch goes directly to xyz enable
 * controls. The other branch gets further divided by 2 then possibly
 * routed into a synchronizer and out of clocks abc.
1029
 */
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
static const struct clksel_rate dsp_fck_core_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },
	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },
	{ .div = 6, .val = 6, .flags = RATE_IN_242X },
	{ .div = 8, .val = 8, .flags = RATE_IN_242X },
	{ .div = 12, .val = 12, .flags = RATE_IN_242X },
	{ .div = 0 },
};

static const struct clksel dsp_fck_clksel[] = {
	{ .parent = &core_ck, .rates = dsp_fck_core_rates },
	{ .parent = NULL }
};

static struct clk dsp_fck = {
	.name		= "dsp_fck",
1048
	.ops		= &clkops_omap2_dflt_wait,
1049
	.parent		= &core_ck,
1050
	.flags		= DELAYED_APP | CONFIG_PARTICIPANT,
1051
	.clkdm_name	= "dsp_clkdm",
1052 1053 1054 1055 1056
	.enable_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP24XX_CLKSEL_DSP_MASK,
	.clksel		= dsp_fck_clksel,
1057
	.recalc		= &omap2_clksel_recalc,
1058 1059
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
1060 1061
};

1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
/* DSP interface clock */
static const struct clksel_rate dsp_irate_ick_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
	{ .div = 3, .val = 3, .flags = RATE_IN_243X },
	{ .div = 0 },
};

static const struct clksel dsp_irate_ick_clksel[] = {
	{ .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
	{ .parent = NULL }
1073 1074
};

1075
/* This clock does not exist as such in the TRM. */
1076 1077
static struct clk dsp_irate_ick = {
	.name		= "dsp_irate_ick",
1078
	.ops		= &clkops_null,
1079
	.parent		= &dsp_fck,
1080
	.flags		= DELAYED_APP | CONFIG_PARTICIPANT,
1081 1082 1083
	.clksel_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP24XX_CLKSEL_DSP_IF_MASK,
	.clksel		= dsp_irate_ick_clksel,
1084
	.recalc		= &omap2_clksel_recalc,
1085 1086
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	      = &omap2_clksel_set_rate
1087 1088
};

1089
/* 2420 only */
1090 1091
static struct clk dsp_ick = {
	.name		= "dsp_ick",	 /* apparently ipi and isp */
1092
	.ops		= &clkops_omap2_dflt_wait,
1093
	.parent		= &dsp_irate_ick,
1094
	.flags		= DELAYED_APP | CONFIG_PARTICIPANT,
1095 1096 1097 1098 1099 1100 1101
	.enable_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP2420_EN_DSP_IPI_SHIFT,	      /* for ipi */
};

/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
static struct clk iva2_1_ick = {
	.name		= "iva2_1_ick",
1102
	.ops		= &clkops_omap2_dflt_wait,
1103
	.parent		= &dsp_irate_ick,
1104
	.flags		= DELAYED_APP | CONFIG_PARTICIPANT,
1105 1106
	.enable_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
1107 1108
};

1109 1110 1111 1112 1113
/*
 * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
 * the C54x, but which is contained in the DSP powerdomain.  Does not
 * exist on later OMAPs.
 */
1114 1115
static struct clk iva1_ifck = {
	.name		= "iva1_ifck",
1116
	.ops		= &clkops_omap2_dflt_wait,
1117
	.parent		= &core_ck,
1118
	.flags		= CONFIG_PARTICIPANT | DELAYED_APP,
1119
	.clkdm_name	= "iva1_clkdm",
1120 1121 1122 1123 1124
	.enable_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP2420_EN_IVA_COP_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP2420_CLKSEL_IVA_MASK,
	.clksel		= dsp_fck_clksel,
1125
	.recalc		= &omap2_clksel_recalc,
1126 1127
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
1128 1129 1130 1131 1132
};

/* IVA1 mpu/int/i/f clocks are /2 of parent */
static struct clk iva1_mpu_int_ifck = {
	.name		= "iva1_mpu_int_ifck",
1133
	.ops		= &clkops_omap2_dflt_wait,
1134
	.parent		= &iva1_ifck,
1135
	.clkdm_name	= "iva1_clkdm",
1136 1137 1138 1139
	.enable_reg	= OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP2420_EN_IVA_MPU_SHIFT,
	.fixed_div	= 2,
	.recalc		= &omap2_fixed_divisor_recalc,
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
};

/*
 * L3 clock domain
 * L3 clocks are used for both interface and functional clocks to
 * multiple entities. Some of these clocks are completely managed
 * by hardware, and some others allow software control. Hardware
 * managed ones general are based on directly CLK_REQ signals and
 * various auto idle settings. The functional spec sets many of these
 * as 'tie-high' for their enables.
 *
 * I-CLOCKS:
 *	L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
 *	CAM, HS-USB.
 * F-CLOCK
 *	SSI.
 *
 * GPMC memories and SDRC have timing and clock sensitive registers which
 * may very well need notification when the clock changes. Currently for low
 * operating points, these are taken care of in sleep.S.
 */
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
static const struct clksel_rate core_l3_core_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
	{ .div = 2, .val = 2, .flags = RATE_IN_242X },
	{ .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 6, .val = 6, .flags = RATE_IN_24XX },
	{ .div = 8, .val = 8, .flags = RATE_IN_242X },
	{ .div = 12, .val = 12, .flags = RATE_IN_242X },
	{ .div = 16, .val = 16, .flags = RATE_IN_242X },
	{ .div = 0 }
};

static const struct clksel core_l3_clksel[] = {
	{ .parent = &core_ck, .rates = core_l3_core_rates },
	{ .parent = NULL }
};

1177 1178
static struct clk core_l3_ck = {	/* Used for ick and fck, interconnect */
	.name		= "core_l3_ck",
1179
	.ops		= &clkops_null,
1180
	.parent		= &core_ck,
1181
	.flags		= DELAYED_APP | CONFIG_PARTICIPANT,
1182
	.clkdm_name	= "core_l3_clkdm",
1183 1184 1185
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_CLKSEL_L3_MASK,
	.clksel		= core_l3_clksel,
1186
	.recalc		= &omap2_clksel_recalc,
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
};

/* usb_l4_ick */
static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
	{ .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },
	{ .div = 0 }
};

static const struct clksel usb_l4_ick_clksel[] = {
	{ .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
	{ .parent = NULL },
1202 1203
};

1204
/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
1205 1206
static struct clk usb_l4_ick = {	/* FS-USB interface clock */
	.name		= "usb_l4_ick",
1207
	.ops		= &clkops_omap2_dflt_wait,
1208
	.parent		= &core_l3_ck,
1209
	.flags		= DELAYED_APP | CONFIG_PARTICIPANT,
1210
	.clkdm_name	= "core_l4_clkdm",
1211 1212 1213 1214 1215
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP24XX_EN_USB_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_CLKSEL_USB_MASK,
	.clksel		= usb_l4_ick_clksel,
1216
	.recalc		= &omap2_clksel_recalc,
1217 1218
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
1219 1220
};

1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
/*
 * L4 clock management domain
 *
 * This domain contains lots of interface clocks from the L4 interface, some
 * functional clocks.	Fixed APLL functional source clocks are managed in
 * this domain.
 */
static const struct clksel_rate l4_core_l3_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
	{ .div = 0 }
};

static const struct clksel l4_clksel[] = {
	{ .parent = &core_l3_ck, .rates = l4_core_l3_rates },
	{ .parent = NULL }
};

static struct clk l4_ck = {		/* used both as an ick and fck */
	.name		= "l4_ck",
1241
	.ops		= &clkops_null,
1242
	.parent		= &core_l3_ck,
1243
	.flags		= DELAYED_APP,
1244 1245 1246 1247 1248 1249 1250 1251 1252
	.clkdm_name	= "core_l4_clkdm",
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_CLKSEL_L4_MASK,
	.clksel		= l4_clksel,
	.recalc		= &omap2_clksel_recalc,
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
};

1253 1254 1255 1256
/*
 * SSI is in L3 management domain, its direct parent is core not l3,
 * many core power domain entities are grouped into the L3 clock
 * domain.
1257
 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
1258 1259 1260
 *
 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
 */
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
	{ .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },
	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },
	{ .div = 5, .val = 5, .flags = RATE_IN_243X },
	{ .div = 6, .val = 6, .flags = RATE_IN_242X },
	{ .div = 8, .val = 8, .flags = RATE_IN_242X },
	{ .div = 0 }
};

static const struct clksel ssi_ssr_sst_fck_clksel[] = {
	{ .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
	{ .parent = NULL }
};

1277 1278
static struct clk ssi_ssr_sst_fck = {
	.name		= "ssi_fck",
1279
	.ops		= &clkops_omap2_dflt_wait,
1280
	.parent		= &core_ck,
1281
	.flags		= DELAYED_APP,
1282
	.clkdm_name	= "core_l3_clkdm",
1283 1284 1285 1286 1287
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP24XX_EN_SSI_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_CLKSEL_SSI_MASK,
	.clksel		= ssi_ssr_sst_fck_clksel,
1288
	.recalc		= &omap2_clksel_recalc,
1289 1290
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
1291 1292
};

1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
/*
 * Presumably this is the same as SSI_ICLK.
 * TRM contradicts itself on what clockdomain SSI_ICLK is in
 */
static struct clk ssi_l4_ick = {
	.name		= "ssi_l4_ick",
	.ops		= &clkops_omap2_dflt_wait,
	.parent		= &l4_ck,
	.clkdm_name	= "core_l4_clkdm",
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP24XX_EN_SSI_SHIFT,
	.recalc		= &followparent_recalc,
};

1307

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
/*
 * GFX clock domain
 *	Clocks:
 * GFX_FCLK, GFX_ICLK
 * GFX_CG1(2d), GFX_CG2(3d)
 *
 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
 * The 2d and 3d clocks run at a hardware determined
 * divided value of fclk.
 *
 */
1319 1320 1321 1322 1323 1324 1325 1326
/* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */

/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
static const struct clksel gfx_fck_clksel[] = {
	{ .parent = &core_l3_ck, .rates = gfx_l3_rates },
	{ .parent = NULL },
};

1327 1328
static struct clk gfx_3d_fck = {
	.name		= "gfx_3d_fck",
1329
	.ops		= &clkops_omap2_dflt_wait,
1330
	.parent		= &core_l3_ck,
1331
	.clkdm_name	= "gfx_clkdm",
1332 1333 1334 1335 1336
	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
	.enable_bit	= OMAP24XX_EN_3D_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP_CLKSEL_GFX_MASK,
	.clksel		= gfx_fck_clksel,
1337
	.recalc		= &omap2_clksel_recalc,
1338 1339
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
1340 1341 1342 1343
};

static struct clk gfx_2d_fck = {
	.name		= "gfx_2d_fck",
1344
	.ops		= &clkops_omap2_dflt_wait,
1345
	.parent		= &core_l3_ck,
1346
	.clkdm_name	= "gfx_clkdm",
1347 1348 1349 1350 1351
	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
	.enable_bit	= OMAP24XX_EN_2D_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP_CLKSEL_GFX_MASK,
	.clksel		= gfx_fck_clksel,
1352
	.recalc		= &omap2_clksel_recalc,
1353 1354
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
1355 1356 1357 1358
};

static struct clk gfx_ick = {
	.name		= "gfx_ick",		/* From l3 */
1359
	.ops		= &clkops_omap2_dflt_wait,
1360
	.parent		= &core_l3_ck,
1361
	.clkdm_name	= "gfx_clkdm",
1362 1363 1364
	.enable_reg	= OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
	.enable_bit	= OMAP_EN_GFX_SHIFT,
	.recalc		= &followparent_recalc,
1365 1366 1367 1368 1369 1370 1371
};

/*
 * Modem clock domain (2430)
 *	CLOCKS:
 *		MDM_OSC_CLK
 *		MDM_ICLK
1372
 * These clocks are usable in chassis mode only.
1373
 */
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
static const struct clksel_rate mdm_ick_core_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_243X },
	{ .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
	{ .div = 6, .val = 6, .flags = RATE_IN_243X },
	{ .div = 9, .val = 9, .flags = RATE_IN_243X },
	{ .div = 0 }
};

static const struct clksel mdm_ick_clksel[] = {
	{ .parent = &core_ck, .rates = mdm_ick_core_rates },
	{ .parent = NULL }
};

1387 1388
static struct clk mdm_ick = {		/* used both as a ick and fck */
	.name		= "mdm_ick",
1389
	.ops		= &clkops_omap2_dflt_wait,
1390
	.parent		= &core_ck,
1391
	.flags		= DELAYED_APP | CONFIG_PARTICIPANT,
1392
	.clkdm_name	= "mdm_clkdm",
1393 1394 1395 1396 1397
	.enable_reg	= OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
	.enable_bit	= OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
	.clksel_reg	= OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
	.clksel_mask	= OMAP2430_CLKSEL_MDM_MASK,
	.clksel		= mdm_ick_clksel,
1398
	.recalc		= &omap2_clksel_recalc,
1399 1400
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
1401 1402 1403 1404
};

static struct clk mdm_osc_ck = {
	.name		= "mdm_osc_ck",
1405
	.ops		= &clkops_omap2_dflt_wait,
1406
	.parent		= &osc_ck,
1407
	.clkdm_name	= "mdm_clkdm",
1408 1409 1410
	.enable_reg	= OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
	.enable_bit	= OMAP2430_EN_OSC_SHIFT,
	.recalc		= &followparent_recalc,
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
};

/*
 * DSS clock domain
 * CLOCKs:
 * DSS_L4_ICLK, DSS_L3_ICLK,
 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
 *
 * DSS is both initiator and target.
 */
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
/* XXX Add RATE_NOT_VALIDATED */

static const struct clksel_rate dss1_fck_sys_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate dss1_fck_core_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX },
	{ .div = 2, .val = 2, .flags = RATE_IN_24XX },
	{ .div = 3, .val = 3, .flags = RATE_IN_24XX },
	{ .div = 4, .val = 4, .flags = RATE_IN_24XX },
	{ .div = 5, .val = 5, .flags = RATE_IN_24XX },
	{ .div = 6, .val = 6, .flags = RATE_IN_24XX },
	{ .div = 8, .val = 8, .flags = RATE_IN_24XX },
	{ .div = 9, .val = 9, .flags = RATE_IN_24XX },
	{ .div = 12, .val = 12, .flags = RATE_IN_24XX },
	{ .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel dss1_fck_clksel[] = {
	{ .parent = &sys_ck,  .rates = dss1_fck_sys_rates },
	{ .parent = &core_ck, .rates = dss1_fck_core_rates },
	{ .parent = NULL },
};

1448 1449
static struct clk dss_ick = {		/* Enables both L3,L4 ICLK's */
	.name		= "dss_ick",
1450
	.ops		= &clkops_omap2_dflt,
1451
	.parent		= &l4_ck,	/* really both l3 and l4 */
1452
	.clkdm_name	= "dss_clkdm",
1453 1454 1455
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_DSS1_SHIFT,
	.recalc		= &followparent_recalc,
1456 1457 1458 1459
};

static struct clk dss1_fck = {
	.name		= "dss1_fck",
1460
	.ops		= &clkops_omap2_dflt,
1461
	.parent		= &core_ck,		/* Core or sys */
1462
	.flags		= DELAYED_APP,
1463
	.clkdm_name	= "dss_clkdm",
1464 1465 1466 1467 1468 1469
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_DSS1_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_CLKSEL_DSS1_MASK,
	.clksel		= dss1_fck_clksel,
1470
	.recalc		= &omap2_clksel_recalc,
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
};

static const struct clksel_rate dss2_fck_sys_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate dss2_fck_48m_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel dss2_fck_clksel[] = {
	{ .parent = &sys_ck,	  .rates = dss2_fck_sys_rates },
	{ .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
	{ .parent = NULL }
1489 1490 1491 1492
};

static struct clk dss2_fck = {		/* Alt clk used in power management */
	.name		= "dss2_fck",
1493
	.ops		= &clkops_omap2_dflt,
1494
	.parent		= &sys_ck,		/* fixed at sys_ck or 48MHz */
1495
	.flags		= DELAYED_APP,
1496
	.clkdm_name	= "dss_clkdm",
1497 1498 1499 1500 1501 1502 1503
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_DSS2_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_CLKSEL_DSS2_MASK,
	.clksel		= dss2_fck_clksel,
	.recalc		= &followparent_recalc,
1504 1505 1506 1507
};

static struct clk dss_54m_fck = {	/* Alt clk used in power management */
	.name		= "dss_54m_fck",	/* 54m tv clk */
1508
	.ops		= &clkops_omap2_dflt_wait,
1509
	.parent		= &func_54m_ck,
1510
	.clkdm_name	= "dss_clkdm",
1511 1512 1513
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_TV_SHIFT,
	.recalc		= &followparent_recalc,
1514 1515 1516 1517 1518 1519 1520 1521
};

/*
 * CORE power domain ICLK & FCLK defines.
 * Many of the these can have more than one possible parent. Entries
 * here will likely have an L4 interface parent, and may have multiple
 * functional clock parents.
 */
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
static const struct clksel_rate gpt_alt_rates[] = {
	{ .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel omap24xx_gpt_clksel[] = {
	{ .parent = &func_32k_ck, .rates = gpt_32k_rates },
	{ .parent = &sys_ck,	  .rates = gpt_sys_rates },
	{ .parent = &alt_ck,	  .rates = gpt_alt_rates },
	{ .parent = NULL },
};

1534 1535
static struct clk gpt1_ick = {
	.name		= "gpt1_ick",
1536
	.ops		= &clkops_omap2_dflt_wait,
1537
	.parent		= &l4_ck,
1538
	.clkdm_name	= "core_l4_clkdm",
1539 1540 1541
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP24XX_EN_GPT1_SHIFT,
	.recalc		= &followparent_recalc,
1542 1543 1544 1545
};

static struct clk gpt1_fck = {
	.name		= "gpt1_fck",
1546
	.ops		= &clkops_omap2_dflt_wait,
1547
	.parent		= &func_32k_ck,
1548
	.clkdm_name	= "core_l4_clkdm",
1549 1550 1551 1552 1553 1554 1555 1556 1557
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP24XX_EN_GPT1_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT1_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
1558 1559 1560 1561
};

static struct clk gpt2_ick = {
	.name		= "gpt2_ick",
1562
	.ops		= &clkops_omap2_dflt_wait,
1563
	.parent		= &l4_ck,
1564
	.clkdm_name	= "core_l4_clkdm",
1565 1566 1567
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT2_SHIFT,
	.recalc		= &followparent_recalc,
1568 1569 1570 1571
};

static struct clk gpt2_fck = {
	.name		= "gpt2_fck",
1572
	.ops		= &clkops_omap2_dflt_wait,
1573
	.parent		= &func_32k_ck,
1574
	.clkdm_name	= "core_l4_clkdm",
1575 1576 1577 1578 1579 1580 1581
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT2_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT2_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1582 1583 1584 1585
};

static struct clk gpt3_ick = {
	.name		= "gpt3_ick",
1586
	.ops		= &clkops_omap2_dflt_wait,
1587
	.parent		= &l4_ck,
1588
	.clkdm_name	= "core_l4_clkdm",
1589 1590 1591
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT3_SHIFT,
	.recalc		= &followparent_recalc,
1592 1593 1594 1595
};

static struct clk gpt3_fck = {
	.name		= "gpt3_fck",
1596
	.ops		= &clkops_omap2_dflt_wait,
1597
	.parent		= &func_32k_ck,
1598
	.clkdm_name	= "core_l4_clkdm",
1599 1600 1601 1602 1603 1604 1605
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT3_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT3_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1606 1607 1608 1609
};

static struct clk gpt4_ick = {
	.name		= "gpt4_ick",
1610
	.ops		= &clkops_omap2_dflt_wait,
1611
	.parent		= &l4_ck,
1612
	.clkdm_name	= "core_l4_clkdm",
1613 1614 1615
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT4_SHIFT,
	.recalc		= &followparent_recalc,
1616 1617 1618 1619
};

static struct clk gpt4_fck = {
	.name		= "gpt4_fck",
1620
	.ops		= &clkops_omap2_dflt_wait,
1621
	.parent		= &func_32k_ck,
1622
	.clkdm_name	= "core_l4_clkdm",
1623 1624 1625 1626 1627 1628 1629
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT4_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT4_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1630 1631 1632 1633
};

static struct clk gpt5_ick = {
	.name		= "gpt5_ick",
1634
	.ops		= &clkops_omap2_dflt_wait,
1635
	.parent		= &l4_ck,
1636
	.clkdm_name	= "core_l4_clkdm",
1637 1638 1639
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT5_SHIFT,
	.recalc		= &followparent_recalc,
1640 1641 1642 1643
};

static struct clk gpt5_fck = {
	.name		= "gpt5_fck",
1644
	.ops		= &clkops_omap2_dflt_wait,
1645
	.parent		= &func_32k_ck,
1646
	.clkdm_name	= "core_l4_clkdm",
1647 1648 1649 1650 1651 1652 1653
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT5_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT5_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1654 1655 1656 1657
};

static struct clk gpt6_ick = {
	.name		= "gpt6_ick",
1658
	.ops		= &clkops_omap2_dflt_wait,
1659
	.parent		= &l4_ck,
1660
	.clkdm_name	= "core_l4_clkdm",
1661 1662 1663
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT6_SHIFT,
	.recalc		= &followparent_recalc,
1664 1665 1666 1667
};

static struct clk gpt6_fck = {
	.name		= "gpt6_fck",
1668
	.ops		= &clkops_omap2_dflt_wait,
1669
	.parent		= &func_32k_ck,
1670
	.clkdm_name	= "core_l4_clkdm",
1671 1672 1673 1674 1675 1676 1677
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT6_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT6_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1678 1679 1680 1681
};

static struct clk gpt7_ick = {
	.name		= "gpt7_ick",
1682
	.ops		= &clkops_omap2_dflt_wait,
1683
	.parent		= &l4_ck,
1684 1685 1686
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT7_SHIFT,
	.recalc		= &followparent_recalc,
1687 1688 1689 1690
};

static struct clk gpt7_fck = {
	.name		= "gpt7_fck",
1691
	.ops		= &clkops_omap2_dflt_wait,
1692
	.parent		= &func_32k_ck,
1693
	.clkdm_name	= "core_l4_clkdm",
1694 1695 1696 1697 1698 1699 1700
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT7_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT7_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1701 1702 1703 1704
};

static struct clk gpt8_ick = {
	.name		= "gpt8_ick",
1705
	.ops		= &clkops_omap2_dflt_wait,
1706
	.parent		= &l4_ck,
1707
	.clkdm_name	= "core_l4_clkdm",
1708 1709 1710
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT8_SHIFT,
	.recalc		= &followparent_recalc,
1711 1712 1713 1714
};

static struct clk gpt8_fck = {
	.name		= "gpt8_fck",
1715
	.ops		= &clkops_omap2_dflt_wait,
1716
	.parent		= &func_32k_ck,
1717
	.clkdm_name	= "core_l4_clkdm",
1718 1719 1720 1721 1722 1723 1724
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT8_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT8_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1725 1726 1727 1728
};

static struct clk gpt9_ick = {
	.name		= "gpt9_ick",
1729
	.ops		= &clkops_omap2_dflt_wait,
1730
	.parent		= &l4_ck,
1731
	.clkdm_name	= "core_l4_clkdm",
1732 1733 1734
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT9_SHIFT,
	.recalc		= &followparent_recalc,
1735 1736 1737 1738
};

static struct clk gpt9_fck = {
	.name		= "gpt9_fck",
1739
	.ops		= &clkops_omap2_dflt_wait,
1740
	.parent		= &func_32k_ck,
1741
	.clkdm_name	= "core_l4_clkdm",
1742 1743 1744 1745 1746 1747 1748
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT9_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT9_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1749 1750 1751 1752
};

static struct clk gpt10_ick = {
	.name		= "gpt10_ick",
1753
	.ops		= &clkops_omap2_dflt_wait,
1754
	.parent		= &l4_ck,
1755
	.clkdm_name	= "core_l4_clkdm",
1756 1757 1758
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT10_SHIFT,
	.recalc		= &followparent_recalc,
1759 1760 1761 1762
};

static struct clk gpt10_fck = {
	.name		= "gpt10_fck",
1763
	.ops		= &clkops_omap2_dflt_wait,
1764
	.parent		= &func_32k_ck,
1765
	.clkdm_name	= "core_l4_clkdm",
1766 1767 1768 1769 1770 1771 1772
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT10_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT10_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1773 1774 1775 1776
};

static struct clk gpt11_ick = {
	.name		= "gpt11_ick",
1777
	.ops		= &clkops_omap2_dflt_wait,
1778
	.parent		= &l4_ck,
1779
	.clkdm_name	= "core_l4_clkdm",
1780 1781 1782
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT11_SHIFT,
	.recalc		= &followparent_recalc,
1783 1784 1785 1786
};

static struct clk gpt11_fck = {
	.name		= "gpt11_fck",
1787
	.ops		= &clkops_omap2_dflt_wait,
1788
	.parent		= &func_32k_ck,
1789
	.clkdm_name	= "core_l4_clkdm",
1790 1791 1792 1793 1794 1795 1796
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT11_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT11_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1797 1798 1799 1800
};

static struct clk gpt12_ick = {
	.name		= "gpt12_ick",
1801
	.ops		= &clkops_omap2_dflt_wait,
1802
	.parent		= &l4_ck,
1803
	.clkdm_name	= "core_l4_clkdm",
1804 1805 1806
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT12_SHIFT,
	.recalc		= &followparent_recalc,
1807 1808 1809 1810
};

static struct clk gpt12_fck = {
	.name		= "gpt12_fck",
1811
	.ops		= &clkops_omap2_dflt_wait,
1812
	.parent		= &secure_32k_ck,
1813
	.clkdm_name	= "core_l4_clkdm",
1814 1815 1816 1817 1818 1819 1820
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_GPT12_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
	.clksel_mask	= OMAP24XX_CLKSEL_GPT12_MASK,
	.clksel		= omap24xx_gpt_clksel,
	.recalc		= &omap2_clksel_recalc,
1821 1822 1823
};

static struct clk mcbsp1_ick = {
1824
	.name		= "mcbsp_ick",
1825
	.ops		= &clkops_omap2_dflt_wait,
1826
	.id		= 1,
1827
	.parent		= &l4_ck,
1828
	.clkdm_name	= "core_l4_clkdm",
1829 1830 1831
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_MCBSP1_SHIFT,
	.recalc		= &followparent_recalc,
1832 1833 1834
};

static struct clk mcbsp1_fck = {
1835
	.name		= "mcbsp_fck",
1836
	.ops		= &clkops_omap2_dflt_wait,
1837
	.id		= 1,
1838
	.parent		= &func_96m_ck,
1839
	.clkdm_name	= "core_l4_clkdm",
1840 1841 1842
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_MCBSP1_SHIFT,
	.recalc		= &followparent_recalc,
1843 1844 1845
};

static struct clk mcbsp2_ick = {
1846
	.name		= "mcbsp_ick",
1847
	.ops		= &clkops_omap2_dflt_wait,
1848
	.id		= 2,
1849
	.parent		= &l4_ck,
1850
	.clkdm_name	= "core_l4_clkdm",
1851 1852 1853
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_MCBSP2_SHIFT,
	.recalc		= &followparent_recalc,
1854 1855 1856
};

static struct clk mcbsp2_fck = {
1857
	.name		= "mcbsp_fck",
1858
	.ops		= &clkops_omap2_dflt_wait,
1859
	.id		= 2,
1860
	.parent		= &func_96m_ck,
1861
	.clkdm_name	= "core_l4_clkdm",
1862 1863 1864
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_MCBSP2_SHIFT,
	.recalc		= &followparent_recalc,
1865 1866 1867
};

static struct clk mcbsp3_ick = {
1868
	.name		= "mcbsp_ick",
1869
	.ops		= &clkops_omap2_dflt_wait,
1870
	.id		= 3,
1871
	.parent		= &l4_ck,
1872
	.clkdm_name	= "core_l4_clkdm",
1873 1874 1875
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_MCBSP3_SHIFT,
	.recalc		= &followparent_recalc,
1876 1877 1878
};

static struct clk mcbsp3_fck = {
1879
	.name		= "mcbsp_fck",
1880
	.ops		= &clkops_omap2_dflt_wait,
1881
	.id		= 3,
1882
	.parent		= &func_96m_ck,
1883
	.clkdm_name	= "core_l4_clkdm",
1884 1885 1886
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_MCBSP3_SHIFT,
	.recalc		= &followparent_recalc,
1887 1888 1889
};

static struct clk mcbsp4_ick = {
1890
	.name		= "mcbsp_ick",
1891
	.ops		= &clkops_omap2_dflt_wait,
1892
	.id		= 4,
1893
	.parent		= &l4_ck,
1894
	.clkdm_name	= "core_l4_clkdm",
1895 1896 1897
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_MCBSP4_SHIFT,
	.recalc		= &followparent_recalc,
1898 1899 1900
};

static struct clk mcbsp4_fck = {
1901
	.name		= "mcbsp_fck",
1902
	.ops		= &clkops_omap2_dflt_wait,
1903
	.id		= 4,
1904
	.parent		= &func_96m_ck,
1905
	.clkdm_name	= "core_l4_clkdm",
1906 1907 1908
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_MCBSP4_SHIFT,
	.recalc		= &followparent_recalc,
1909 1910 1911
};

static struct clk mcbsp5_ick = {
1912
	.name		= "mcbsp_ick",
1913
	.ops		= &clkops_omap2_dflt_wait,
1914
	.id		= 5,
1915
	.parent		= &l4_ck,
1916
	.clkdm_name	= "core_l4_clkdm",
1917 1918 1919
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_MCBSP5_SHIFT,
	.recalc		= &followparent_recalc,
1920 1921 1922
};

static struct clk mcbsp5_fck = {
1923
	.name		= "mcbsp_fck",
1924
	.ops		= &clkops_omap2_dflt_wait,
1925
	.id		= 5,
1926
	.parent		= &func_96m_ck,
1927
	.clkdm_name	= "core_l4_clkdm",
1928 1929 1930
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_MCBSP5_SHIFT,
	.recalc		= &followparent_recalc,
1931 1932 1933
};

static struct clk mcspi1_ick = {
1934
	.name		= "mcspi_ick",
1935
	.ops		= &clkops_omap2_dflt_wait,
1936
	.id		= 1,
1937
	.parent		= &l4_ck,
1938
	.clkdm_name	= "core_l4_clkdm",
1939 1940 1941
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_MCSPI1_SHIFT,
	.recalc		= &followparent_recalc,
1942 1943 1944
};

static struct clk mcspi1_fck = {
1945
	.name		= "mcspi_fck",
1946
	.ops		= &clkops_omap2_dflt_wait,
1947
	.id		= 1,
1948
	.parent		= &func_48m_ck,
1949
	.clkdm_name	= "core_l4_clkdm",
1950 1951 1952
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_MCSPI1_SHIFT,
	.recalc		= &followparent_recalc,
1953 1954 1955
};

static struct clk mcspi2_ick = {
1956
	.name		= "mcspi_ick",
1957
	.ops		= &clkops_omap2_dflt_wait,
1958
	.id		= 2,
1959
	.parent		= &l4_ck,
1960
	.clkdm_name	= "core_l4_clkdm",
1961 1962 1963
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_MCSPI2_SHIFT,
	.recalc		= &followparent_recalc,
1964 1965 1966
};

static struct clk mcspi2_fck = {
1967
	.name		= "mcspi_fck",
1968
	.ops		= &clkops_omap2_dflt_wait,
1969
	.id		= 2,
1970
	.parent		= &func_48m_ck,
1971
	.clkdm_name	= "core_l4_clkdm",
1972 1973 1974
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_MCSPI2_SHIFT,
	.recalc		= &followparent_recalc,
1975 1976 1977
};

static struct clk mcspi3_ick = {
1978
	.name		= "mcspi_ick",
1979
	.ops		= &clkops_omap2_dflt_wait,
1980
	.id		= 3,
1981
	.parent		= &l4_ck,
1982
	.clkdm_name	= "core_l4_clkdm",
1983 1984 1985
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_MCSPI3_SHIFT,
	.recalc		= &followparent_recalc,
1986 1987 1988
};

static struct clk mcspi3_fck = {
1989
	.name		= "mcspi_fck",
1990
	.ops		= &clkops_omap2_dflt_wait,
1991
	.id		= 3,
1992
	.parent		= &func_48m_ck,
1993
	.clkdm_name	= "core_l4_clkdm",
1994 1995 1996
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_MCSPI3_SHIFT,
	.recalc		= &followparent_recalc,
1997 1998 1999 2000
};

static struct clk uart1_ick = {
	.name		= "uart1_ick",
2001
	.ops		= &clkops_omap2_dflt_wait,
2002
	.parent		= &l4_ck,
2003
	.clkdm_name	= "core_l4_clkdm",
2004 2005 2006
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_UART1_SHIFT,
	.recalc		= &followparent_recalc,
2007 2008 2009 2010
};

static struct clk uart1_fck = {
	.name		= "uart1_fck",
2011
	.ops		= &clkops_omap2_dflt_wait,
2012
	.parent		= &func_48m_ck,
2013
	.clkdm_name	= "core_l4_clkdm",
2014 2015 2016
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_UART1_SHIFT,
	.recalc		= &followparent_recalc,
2017 2018 2019 2020
};

static struct clk uart2_ick = {
	.name		= "uart2_ick",
2021
	.ops		= &clkops_omap2_dflt_wait,
2022
	.parent		= &l4_ck,
2023
	.clkdm_name	= "core_l4_clkdm",
2024 2025 2026
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_UART2_SHIFT,
	.recalc		= &followparent_recalc,
2027 2028 2029 2030
};

static struct clk uart2_fck = {
	.name		= "uart2_fck",
2031
	.ops		= &clkops_omap2_dflt_wait,
2032
	.parent		= &func_48m_ck,
2033
	.clkdm_name	= "core_l4_clkdm",
2034 2035 2036
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_UART2_SHIFT,
	.recalc		= &followparent_recalc,
2037 2038 2039 2040
};

static struct clk uart3_ick = {
	.name		= "uart3_ick",
2041
	.ops		= &clkops_omap2_dflt_wait,
2042
	.parent		= &l4_ck,
2043
	.clkdm_name	= "core_l4_clkdm",
2044 2045 2046
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP24XX_EN_UART3_SHIFT,
	.recalc		= &followparent_recalc,
2047 2048 2049 2050
};

static struct clk uart3_fck = {
	.name		= "uart3_fck",
2051
	.ops		= &clkops_omap2_dflt_wait,
2052
	.parent		= &func_48m_ck,
2053
	.clkdm_name	= "core_l4_clkdm",
2054 2055 2056
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP24XX_EN_UART3_SHIFT,
	.recalc		= &followparent_recalc,
2057 2058 2059 2060
};

static struct clk gpios_ick = {
	.name		= "gpios_ick",
2061
	.ops		= &clkops_omap2_dflt_wait,
2062
	.parent		= &l4_ck,
2063
	.clkdm_name	= "core_l4_clkdm",
2064 2065 2066
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT,
	.recalc		= &followparent_recalc,
2067 2068 2069 2070
};

static struct clk gpios_fck = {
	.name		= "gpios_fck",
2071
	.ops		= &clkops_omap2_dflt_wait,
2072
	.parent		= &func_32k_ck,
2073
	.clkdm_name	= "wkup_clkdm",
2074 2075 2076
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP24XX_EN_GPIOS_SHIFT,
	.recalc		= &followparent_recalc,
2077 2078 2079 2080
};

static struct clk mpu_wdt_ick = {
	.name		= "mpu_wdt_ick",
2081
	.ops		= &clkops_omap2_dflt_wait,
2082
	.parent		= &l4_ck,
2083
	.clkdm_name	= "core_l4_clkdm",
2084 2085 2086
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP24XX_EN_MPU_WDT_SHIFT,
	.recalc		= &followparent_recalc,
2087 2088 2089 2090
};

static struct clk mpu_wdt_fck = {
	.name		= "mpu_wdt_fck",
2091
	.ops		= &clkops_omap2_dflt_wait,
2092
	.parent		= &func_32k_ck,
2093
	.clkdm_name	= "wkup_clkdm",
2094 2095 2096
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
	.enable_bit	= OMAP24XX_EN_MPU_WDT_SHIFT,
	.recalc		= &followparent_recalc,
2097 2098 2099 2100
};

static struct clk sync_32k_ick = {
	.name		= "sync_32k_ick",
2101
	.ops		= &clkops_omap2_dflt_wait,
2102
	.parent		= &l4_ck,
2103
	.flags		= ENABLE_ON_INIT,
2104
	.clkdm_name	= "core_l4_clkdm",
2105 2106 2107
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP24XX_EN_32KSYNC_SHIFT,
	.recalc		= &followparent_recalc,
2108
};
2109

2110 2111
static struct clk wdt1_ick = {
	.name		= "wdt1_ick",
2112
	.ops		= &clkops_omap2_dflt_wait,
2113
	.parent		= &l4_ck,
2114
	.clkdm_name	= "core_l4_clkdm",
2115 2116 2117
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP24XX_EN_WDT1_SHIFT,
	.recalc		= &followparent_recalc,
2118
};
2119

2120 2121
static struct clk omapctrl_ick = {
	.name		= "omapctrl_ick",
2122
	.ops		= &clkops_omap2_dflt_wait,
2123
	.parent		= &l4_ck,
2124
	.flags		= ENABLE_ON_INIT,
2125
	.clkdm_name	= "core_l4_clkdm",
2126 2127 2128
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP24XX_EN_OMAPCTRL_SHIFT,
	.recalc		= &followparent_recalc,
2129
};
2130

2131 2132
static struct clk icr_ick = {
	.name		= "icr_ick",
2133
	.ops		= &clkops_omap2_dflt_wait,
2134
	.parent		= &l4_ck,
2135
	.clkdm_name	= "core_l4_clkdm",
2136 2137 2138
	.enable_reg	= OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
	.enable_bit	= OMAP2430_EN_ICR_SHIFT,
	.recalc		= &followparent_recalc,
2139 2140 2141 2142
};

static struct clk cam_ick = {
	.name		= "cam_ick",
2143
	.ops		= &clkops_omap2_dflt,
2144
	.parent		= &l4_ck,
2145
	.clkdm_name	= "core_l4_clkdm",
2146 2147 2148
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_CAM_SHIFT,
	.recalc		= &followparent_recalc,
2149 2150
};

2151 2152 2153 2154 2155
/*
 * cam_fck controls both CAM_MCLK and CAM_FCLK.  It should probably be
 * split into two separate clocks, since the parent clocks are different
 * and the clockdomains are also different.
 */
2156 2157
static struct clk cam_fck = {
	.name		= "cam_fck",
2158
	.ops		= &clkops_omap2_dflt,
2159
	.parent		= &func_96m_ck,
2160
	.clkdm_name	= "core_l3_clkdm",
2161 2162 2163
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_CAM_SHIFT,
	.recalc		= &followparent_recalc,
2164 2165 2166 2167
};

static struct clk mailboxes_ick = {
	.name		= "mailboxes_ick",
2168
	.ops		= &clkops_omap2_dflt_wait,
2169
	.parent		= &l4_ck,
2170
	.clkdm_name	= "core_l4_clkdm",
2171 2172 2173
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_MAILBOXES_SHIFT,
	.recalc		= &followparent_recalc,
2174 2175 2176 2177
};

static struct clk wdt4_ick = {
	.name		= "wdt4_ick",
2178
	.ops		= &clkops_omap2_dflt_wait,
2179
	.parent		= &l4_ck,
2180
	.clkdm_name	= "core_l4_clkdm",
2181 2182 2183
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_WDT4_SHIFT,
	.recalc		= &followparent_recalc,
2184 2185 2186 2187
};

static struct clk wdt4_fck = {
	.name		= "wdt4_fck",
2188
	.ops		= &clkops_omap2_dflt_wait,
2189
	.parent		= &func_32k_ck,
2190
	.clkdm_name	= "core_l4_clkdm",
2191 2192 2193
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_WDT4_SHIFT,
	.recalc		= &followparent_recalc,
2194 2195 2196 2197
};

static struct clk wdt3_ick = {
	.name		= "wdt3_ick",
2198
	.ops		= &clkops_omap2_dflt_wait,
2199
	.parent		= &l4_ck,
2200
	.clkdm_name	= "core_l4_clkdm",
2201 2202 2203
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP2420_EN_WDT3_SHIFT,
	.recalc		= &followparent_recalc,
2204 2205 2206 2207
};

static struct clk wdt3_fck = {
	.name		= "wdt3_fck",
2208
	.ops		= &clkops_omap2_dflt_wait,
2209
	.parent		= &func_32k_ck,
2210
	.clkdm_name	= "core_l4_clkdm",
2211 2212 2213
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP2420_EN_WDT3_SHIFT,
	.recalc		= &followparent_recalc,
2214 2215 2216 2217
};

static struct clk mspro_ick = {
	.name		= "mspro_ick",
2218
	.ops		= &clkops_omap2_dflt_wait,
2219
	.parent		= &l4_ck,
2220
	.clkdm_name	= "core_l4_clkdm",
2221 2222 2223
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_MSPRO_SHIFT,
	.recalc		= &followparent_recalc,
2224 2225 2226 2227
};

static struct clk mspro_fck = {
	.name		= "mspro_fck",
2228
	.ops		= &clkops_omap2_dflt_wait,
2229
	.parent		= &func_96m_ck,
2230
	.clkdm_name	= "core_l4_clkdm",
2231 2232 2233
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_MSPRO_SHIFT,
	.recalc		= &followparent_recalc,
2234 2235 2236 2237
};

static struct clk mmc_ick = {
	.name		= "mmc_ick",
2238
	.ops		= &clkops_omap2_dflt_wait,
2239
	.parent		= &l4_ck,
2240
	.clkdm_name	= "core_l4_clkdm",
2241 2242 2243
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP2420_EN_MMC_SHIFT,
	.recalc		= &followparent_recalc,
2244 2245 2246 2247
};

static struct clk mmc_fck = {
	.name		= "mmc_fck",
2248
	.ops		= &clkops_omap2_dflt_wait,
2249
	.parent		= &func_96m_ck,
2250
	.clkdm_name	= "core_l4_clkdm",
2251 2252 2253
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP2420_EN_MMC_SHIFT,
	.recalc		= &followparent_recalc,
2254 2255 2256 2257
};

static struct clk fac_ick = {
	.name		= "fac_ick",
2258
	.ops		= &clkops_omap2_dflt_wait,
2259
	.parent		= &l4_ck,
2260
	.clkdm_name	= "core_l4_clkdm",
2261 2262 2263
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_FAC_SHIFT,
	.recalc		= &followparent_recalc,
2264 2265 2266 2267
};

static struct clk fac_fck = {
	.name		= "fac_fck",
2268
	.ops		= &clkops_omap2_dflt_wait,
2269
	.parent		= &func_12m_ck,
2270
	.clkdm_name	= "core_l4_clkdm",
2271 2272 2273
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_FAC_SHIFT,
	.recalc		= &followparent_recalc,
2274 2275 2276 2277
};

static struct clk eac_ick = {
	.name		= "eac_ick",
2278
	.ops		= &clkops_omap2_dflt_wait,
2279
	.parent		= &l4_ck,
2280
	.clkdm_name	= "core_l4_clkdm",
2281 2282 2283
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP2420_EN_EAC_SHIFT,
	.recalc		= &followparent_recalc,
2284 2285 2286 2287
};

static struct clk eac_fck = {
	.name		= "eac_fck",
2288
	.ops		= &clkops_omap2_dflt_wait,
2289
	.parent		= &func_96m_ck,
2290
	.clkdm_name	= "core_l4_clkdm",
2291 2292 2293
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP2420_EN_EAC_SHIFT,
	.recalc		= &followparent_recalc,
2294 2295 2296 2297
};

static struct clk hdq_ick = {
	.name		= "hdq_ick",
2298
	.ops		= &clkops_omap2_dflt_wait,
2299
	.parent		= &l4_ck,
2300
	.clkdm_name	= "core_l4_clkdm",
2301 2302 2303
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP24XX_EN_HDQ_SHIFT,
	.recalc		= &followparent_recalc,
2304 2305 2306 2307
};

static struct clk hdq_fck = {
	.name		= "hdq_fck",
2308
	.ops		= &clkops_omap2_dflt_wait,
2309
	.parent		= &func_12m_ck,
2310
	.clkdm_name	= "core_l4_clkdm",
2311 2312 2313
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP24XX_EN_HDQ_SHIFT,
	.recalc		= &followparent_recalc,
2314 2315 2316
};

static struct clk i2c2_ick = {
2317
	.name		= "i2c_ick",
2318
	.ops		= &clkops_omap2_dflt_wait,
2319
	.id		= 2,
2320
	.parent		= &l4_ck,
2321
	.clkdm_name	= "core_l4_clkdm",
2322 2323 2324
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP2420_EN_I2C2_SHIFT,
	.recalc		= &followparent_recalc,
2325 2326 2327
};

static struct clk i2c2_fck = {
2328
	.name		= "i2c_fck",
2329
	.ops		= &clkops_omap2_dflt_wait,
2330
	.id		= 2,
2331
	.parent		= &func_12m_ck,
2332
	.clkdm_name	= "core_l4_clkdm",
2333 2334 2335
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP2420_EN_I2C2_SHIFT,
	.recalc		= &followparent_recalc,
2336 2337 2338
};

static struct clk i2chs2_fck = {
2339
	.name		= "i2c_fck",
2340
	.ops		= &clkops_omap2430_i2chs_wait,
2341
	.id		= 2,
2342
	.parent		= &func_96m_ck,
2343
	.clkdm_name	= "core_l4_clkdm",
2344 2345 2346
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_I2CHS2_SHIFT,
	.recalc		= &followparent_recalc,
2347 2348 2349
};

static struct clk i2c1_ick = {
2350
	.name		= "i2c_ick",
2351
	.ops		= &clkops_omap2_dflt_wait,
2352
	.id		= 1,
2353
	.parent		= &l4_ck,
2354
	.clkdm_name	= "core_l4_clkdm",
2355 2356 2357
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP2420_EN_I2C1_SHIFT,
	.recalc		= &followparent_recalc,
2358 2359 2360
};

static struct clk i2c1_fck = {
2361
	.name		= "i2c_fck",
2362
	.ops		= &clkops_omap2_dflt_wait,
2363
	.id		= 1,
2364
	.parent		= &func_12m_ck,
2365
	.clkdm_name	= "core_l4_clkdm",
2366 2367 2368
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP2420_EN_I2C1_SHIFT,
	.recalc		= &followparent_recalc,
2369 2370 2371
};

static struct clk i2chs1_fck = {
2372
	.name		= "i2c_fck",
2373
	.ops		= &clkops_omap2430_i2chs_wait,
2374
	.id		= 1,
2375
	.parent		= &func_96m_ck,
2376
	.clkdm_name	= "core_l4_clkdm",
2377 2378 2379 2380 2381 2382 2383
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_I2CHS1_SHIFT,
	.recalc		= &followparent_recalc,
};

static struct clk gpmc_fck = {
	.name		= "gpmc_fck",
2384
	.ops		= &clkops_null, /* RMK: missing? */
2385
	.parent		= &core_l3_ck,
2386
	.flags		= ENABLE_ON_INIT,
2387
	.clkdm_name	= "core_l3_clkdm",
2388 2389 2390 2391 2392
	.recalc		= &followparent_recalc,
};

static struct clk sdma_fck = {
	.name		= "sdma_fck",
2393
	.ops		= &clkops_null, /* RMK: missing? */
2394
	.parent		= &core_l3_ck,
2395
	.clkdm_name	= "core_l3_clkdm",
2396 2397 2398 2399 2400
	.recalc		= &followparent_recalc,
};

static struct clk sdma_ick = {
	.name		= "sdma_ick",
2401
	.ops		= &clkops_null, /* RMK: missing? */
2402
	.parent		= &l4_ck,
2403
	.clkdm_name	= "core_l3_clkdm",
2404
	.recalc		= &followparent_recalc,
2405 2406 2407 2408
};

static struct clk vlynq_ick = {
	.name		= "vlynq_ick",
2409
	.ops		= &clkops_omap2_dflt_wait,
2410
	.parent		= &core_l3_ck,
2411
	.clkdm_name	= "core_l3_clkdm",
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
	.enable_bit	= OMAP2420_EN_VLYNQ_SHIFT,
	.recalc		= &followparent_recalc,
};

static const struct clksel_rate vlynq_fck_96m_rates[] = {
	{ .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
	{ .div = 0 }
};

static const struct clksel_rate vlynq_fck_core_rates[] = {
	{ .div = 1, .val = 1, .flags = RATE_IN_242X },
	{ .div = 2, .val = 2, .flags = RATE_IN_242X },
	{ .div = 3, .val = 3, .flags = RATE_IN_242X },
	{ .div = 4, .val = 4, .flags = RATE_IN_242X },
	{ .div = 6, .val = 6, .flags = RATE_IN_242X },
	{ .div = 8, .val = 8, .flags = RATE_IN_242X },
	{ .div = 9, .val = 9, .flags = RATE_IN_242X },
	{ .div = 12, .val = 12, .flags = RATE_IN_242X },
	{ .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
	{ .div = 18, .val = 18, .flags = RATE_IN_242X },
	{ .div = 0 }
};

static const struct clksel vlynq_fck_clksel[] = {
	{ .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
	{ .parent = &core_ck,	  .rates = vlynq_fck_core_rates },
	{ .parent = NULL }
2440 2441 2442 2443
};

static struct clk vlynq_fck = {
	.name		= "vlynq_fck",
2444
	.ops		= &clkops_omap2_dflt_wait,
2445
	.parent		= &func_96m_ck,
2446
	.flags		= DELAYED_APP,
2447
	.clkdm_name	= "core_l3_clkdm",
2448 2449 2450 2451 2452 2453 2454 2455 2456
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
	.enable_bit	= OMAP2420_EN_VLYNQ_SHIFT,
	.init		= &omap2_init_clksel_parent,
	.clksel_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
	.clksel_mask	= OMAP2420_CLKSEL_VLYNQ_MASK,
	.clksel		= vlynq_fck_clksel,
	.recalc		= &omap2_clksel_recalc,
	.round_rate	= &omap2_clksel_round_rate,
	.set_rate	= &omap2_clksel_set_rate
2457 2458 2459 2460
};

static struct clk sdrc_ick = {
	.name		= "sdrc_ick",
2461
	.ops		= &clkops_omap2_dflt_wait,
2462
	.parent		= &l4_ck,
2463
	.flags		= ENABLE_ON_INIT,
2464
	.clkdm_name	= "core_l4_clkdm",
2465 2466 2467
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
	.enable_bit	= OMAP2430_EN_SDRC_SHIFT,
	.recalc		= &followparent_recalc,
2468 2469 2470 2471
};

static struct clk des_ick = {
	.name		= "des_ick",
2472
	.ops		= &clkops_omap2_dflt_wait,
2473
	.parent		= &l4_ck,
2474
	.clkdm_name	= "core_l4_clkdm",
2475 2476 2477
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
	.enable_bit	= OMAP24XX_EN_DES_SHIFT,
	.recalc		= &followparent_recalc,
2478 2479 2480 2481
};

static struct clk sha_ick = {
	.name		= "sha_ick",
2482
	.ops		= &clkops_omap2_dflt_wait,
2483
	.parent		= &l4_ck,
2484
	.clkdm_name	= "core_l4_clkdm",
2485 2486 2487
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
	.enable_bit	= OMAP24XX_EN_SHA_SHIFT,
	.recalc		= &followparent_recalc,
2488 2489 2490 2491
};

static struct clk rng_ick = {
	.name		= "rng_ick",
2492
	.ops		= &clkops_omap2_dflt_wait,
2493
	.parent		= &l4_ck,
2494
	.clkdm_name	= "core_l4_clkdm",
2495 2496 2497
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
	.enable_bit	= OMAP24XX_EN_RNG_SHIFT,
	.recalc		= &followparent_recalc,
2498 2499 2500 2501
};

static struct clk aes_ick = {
	.name		= "aes_ick",
2502
	.ops		= &clkops_omap2_dflt_wait,
2503
	.parent		= &l4_ck,
2504
	.clkdm_name	= "core_l4_clkdm",
2505 2506 2507
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
	.enable_bit	= OMAP24XX_EN_AES_SHIFT,
	.recalc		= &followparent_recalc,
2508 2509 2510 2511
};

static struct clk pka_ick = {
	.name		= "pka_ick",
2512
	.ops		= &clkops_omap2_dflt_wait,
2513
	.parent		= &l4_ck,
2514
	.clkdm_name	= "core_l4_clkdm",
2515 2516 2517
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
	.enable_bit	= OMAP24XX_EN_PKA_SHIFT,
	.recalc		= &followparent_recalc,
2518 2519 2520 2521
};

static struct clk usb_fck = {
	.name		= "usb_fck",
2522
	.ops		= &clkops_omap2_dflt_wait,
2523
	.parent		= &func_48m_ck,
2524
	.clkdm_name	= "core_l3_clkdm",
2525 2526 2527
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP24XX_EN_USB_SHIFT,
	.recalc		= &followparent_recalc,
2528 2529 2530 2531
};

static struct clk usbhs_ick = {
	.name		= "usbhs_ick",
2532
	.ops		= &clkops_omap2_dflt_wait,
2533
	.parent		= &core_l3_ck,
2534
	.clkdm_name	= "core_l3_clkdm",
2535 2536 2537
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_USBHS_SHIFT,
	.recalc		= &followparent_recalc,
2538 2539 2540
};

static struct clk mmchs1_ick = {
2541
	.name		= "mmchs_ick",
2542
	.ops		= &clkops_omap2_dflt_wait,
2543
	.parent		= &l4_ck,
2544
	.clkdm_name	= "core_l4_clkdm",
2545 2546 2547
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_MMCHS1_SHIFT,
	.recalc		= &followparent_recalc,
2548 2549 2550
};

static struct clk mmchs1_fck = {
2551
	.name		= "mmchs_fck",
2552
	.ops		= &clkops_omap2_dflt_wait,
2553
	.parent		= &func_96m_ck,
2554
	.clkdm_name	= "core_l3_clkdm",
2555 2556 2557
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_MMCHS1_SHIFT,
	.recalc		= &followparent_recalc,
2558 2559 2560
};

static struct clk mmchs2_ick = {
2561
	.name		= "mmchs_ick",
2562
	.ops		= &clkops_omap2_dflt_wait,
2563
	.id		= 1,
2564
	.parent		= &l4_ck,
2565
	.clkdm_name	= "core_l4_clkdm",
2566 2567 2568
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_MMCHS2_SHIFT,
	.recalc		= &followparent_recalc,
2569 2570 2571
};

static struct clk mmchs2_fck = {
2572
	.name		= "mmchs_fck",
2573
	.ops		= &clkops_omap2_dflt_wait,
2574
	.id		= 1,
2575
	.parent		= &func_96m_ck,
2576 2577 2578
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_MMCHS2_SHIFT,
	.recalc		= &followparent_recalc,
2579 2580 2581 2582
};

static struct clk gpio5_ick = {
	.name		= "gpio5_ick",
2583
	.ops		= &clkops_omap2_dflt_wait,
2584
	.parent		= &l4_ck,
2585
	.clkdm_name	= "core_l4_clkdm",
2586 2587 2588
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_GPIO5_SHIFT,
	.recalc		= &followparent_recalc,
2589 2590 2591 2592
};

static struct clk gpio5_fck = {
	.name		= "gpio5_fck",
2593
	.ops		= &clkops_omap2_dflt_wait,
2594
	.parent		= &func_32k_ck,
2595
	.clkdm_name	= "core_l4_clkdm",
2596 2597 2598
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_GPIO5_SHIFT,
	.recalc		= &followparent_recalc,
2599 2600 2601 2602
};

static struct clk mdm_intc_ick = {
	.name		= "mdm_intc_ick",
2603
	.ops		= &clkops_omap2_dflt_wait,
2604
	.parent		= &l4_ck,
2605
	.clkdm_name	= "core_l4_clkdm",
2606 2607 2608
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
	.enable_bit	= OMAP2430_EN_MDM_INTC_SHIFT,
	.recalc		= &followparent_recalc,
2609 2610 2611
};

static struct clk mmchsdb1_fck = {
2612
	.name		= "mmchsdb_fck",
2613
	.ops		= &clkops_omap2_dflt_wait,
2614
	.parent		= &func_32k_ck,
2615
	.clkdm_name	= "core_l4_clkdm",
2616 2617 2618
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_MMCHSDB1_SHIFT,
	.recalc		= &followparent_recalc,
2619 2620 2621
};

static struct clk mmchsdb2_fck = {
2622
	.name		= "mmchsdb_fck",
2623
	.ops		= &clkops_omap2_dflt_wait,
2624
	.id		= 1,
2625
	.parent		= &func_32k_ck,
2626
	.clkdm_name	= "core_l4_clkdm",
2627 2628 2629
	.enable_reg	= OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
	.enable_bit	= OMAP2430_EN_MMCHSDB2_SHIFT,
	.recalc		= &followparent_recalc,
2630
};
2631

2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
/*
 * This clock is a composite clock which does entire set changes then
 * forces a rebalance. It keys on the MPU speed, but it really could
 * be any key speed part of a set in the rate table.
 *
 * to really change a set, you need memory table sets which get changed
 * in sram, pre-notifiers & post notifiers, changing the top set, without
 * having low level display recalc's won't work... this is why dpm notifiers
 * work, isr's off, walk a list of clocks already _off_ and not messing with
 * the bus.
 *
 * This clock should have no parent. It embodies the entire upper level
 * active set. A parent will mess up some of the init also.
 */
static struct clk virt_prcm_set = {
	.name		= "virt_prcm_set",
2648
	.ops		= &clkops_null,
2649
	.flags		= DELAYED_APP,
2650
	.parent		= &mpu_ck,	/* Indexed by mpu speed, no parent */
2651
	.recalc		= &omap2_table_mpu_recalc,	/* sets are keyed on mpu rate */
2652 2653 2654
	.set_rate	= &omap2_select_table_rate,
	.round_rate	= &omap2_round_to_table_rate,
};
2655

2656
#endif
2657