perf_counter.c 28.0 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
I
Ingo Molnar 已提交
9 10 11 12 13 14 15 16 17
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
18
#include <linux/module.h>
I
Ingo Molnar 已提交
19 20
#include <linux/kdebug.h>
#include <linux/sched.h>
21
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
22 23

#include <asm/apic.h>
24
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
25
#include <asm/nmi.h>
I
Ingo Molnar 已提交
26

27
static u64 perf_counter_mask __read_mostly;
28

I
Ingo Molnar 已提交
29
struct cpu_hw_counters {
30
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
31 32
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
33
	unsigned long		interrupts;
34
	int			enabled;
I
Ingo Molnar 已提交
35 36 37
};

/*
38
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
39
 */
40
struct x86_pmu {
41 42
	const char	*name;
	int		version;
43
	int		(*handle_irq)(struct pt_regs *, int);
44 45
	void		(*disable_all)(void);
	void		(*enable_all)(void);
46
	void		(*enable)(struct hw_perf_counter *, int);
47
	void		(*disable)(struct hw_perf_counter *, int);
48 49
	unsigned	eventsel;
	unsigned	perfctr;
50 51
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
52
	int		max_events;
53 54 55 56
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
57
	u64		max_period;
58
	u64		intel_ctrl;
59 60
};

61
static struct x86_pmu x86_pmu __read_mostly;
62

63 64 65
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
66

67 68 69
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
70
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
71
{
72
  [PERF_COUNT_CPU_CYCLES]		= 0x003c,
I
Ingo Molnar 已提交
73 74 75 76 77
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x4f2e,
  [PERF_COUNT_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
78
  [PERF_COUNT_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
79 80
};

81
static u64 intel_pmu_event_map(int event)
82 83 84
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
85

86
static u64 intel_pmu_raw_event(u64 event)
87
{
88 89
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
90 91
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
92
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
93 94 95 96

#define CORE_EVNTSEL_MASK 		\
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
97 98
	 CORE_EVNTSEL_EDGE_MASK  |	\
	 CORE_EVNTSEL_INV_MASK  |	\
99 100 101 102 103
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

104 105 106
/*
 * AMD Performance Monitor K7 and later.
 */
107
static const u64 amd_perfmon_event_map[] =
108 109 110 111 112 113 114 115 116
{
  [PERF_COUNT_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x0080,
  [PERF_COUNT_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
};

117
static u64 amd_pmu_event_map(int event)
118 119 120 121
{
	return amd_perfmon_event_map[event];
}

122
static u64 amd_pmu_raw_event(u64 event)
123
{
124 125
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
126 127
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
128
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
129 130 131 132

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
133 134
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
135 136 137 138 139
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

140 141 142 143 144
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
145
static u64
146 147 148
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
149 150 151
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
174
	 * of the count.
175
	 */
176 177
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
178 179 180

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
181 182

	return new_raw_count;
183 184
}

185
static atomic_t active_counters;
P
Peter Zijlstra 已提交
186 187 188 189 190 191 192 193 194
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

195
	for (i = 0; i < x86_pmu.num_counters; i++) {
196
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
197 198 199
			goto perfctr_fail;
	}

200
	for (i = 0; i < x86_pmu.num_counters; i++) {
201
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
202 203 204 205 206 207 208
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
209
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
210

211
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
212 213 214

perfctr_fail:
	for (i--; i >= 0; i--)
215
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
216 217 218 219 220 221 222 223 224 225 226

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

227
	for (i = 0; i < x86_pmu.num_counters; i++) {
228 229
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
230 231 232 233 234 235 236 237
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
238
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
239 240 241 242 243
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

244 245 246 247 248
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

I
Ingo Molnar 已提交
249
/*
250
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
251
 */
I
Ingo Molnar 已提交
252
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
253
{
254
	struct perf_counter_attr *attr = &counter->attr;
I
Ingo Molnar 已提交
255
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
256
	int err;
I
Ingo Molnar 已提交
257

258 259
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
260

P
Peter Zijlstra 已提交
261
	err = 0;
262
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
263
		mutex_lock(&pmc_reserve_mutex);
264
		if (atomic_read(&active_counters) == 0 && !reserve_pmc_hardware())
P
Peter Zijlstra 已提交
265 266
			err = -EBUSY;
		else
267
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
268 269 270 271 272
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
273
	/*
274
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
275 276
	 * (keep 'enabled' bit clear for now)
	 */
277
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
278 279

	/*
280
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
281
	 */
282
	if (!attr->exclude_user)
283
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
284
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
285
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
286

287 288
	if (!hwc->sample_period)
		hwc->sample_period = x86_pmu.max_period;
289

290
	atomic64_set(&hwc->period_left, hwc->sample_period);
I
Ingo Molnar 已提交
291 292

	/*
293
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
294
	 */
295 296
	if (perf_event_raw(attr)) {
		hwc->config |= x86_pmu.raw_event(perf_event_config(attr));
I
Ingo Molnar 已提交
297
	} else {
298
		if (perf_event_id(attr) >= x86_pmu.max_events)
I
Ingo Molnar 已提交
299 300 301 302
			return -EINVAL;
		/*
		 * The generic map:
		 */
303
		hwc->config |= x86_pmu.event_map(perf_event_id(attr));
I
Ingo Molnar 已提交
304 305
	}

P
Peter Zijlstra 已提交
306 307
	counter->destroy = hw_perf_counter_destroy;

I
Ingo Molnar 已提交
308 309 310
	return 0;
}

311
static void intel_pmu_disable_all(void)
312
{
313
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
I
Ingo Molnar 已提交
314
}
315

316
static void amd_pmu_disable_all(void)
317
{
318
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
319 320 321 322
	int idx;

	if (!cpuc->enabled)
		return;
323 324

	cpuc->enabled = 0;
325 326
	/*
	 * ensure we write the disable before we start disabling the
327 328
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
329
	 */
330
	barrier();
331

332
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
333 334
		u64 val;

335
		if (!test_bit(idx, cpuc->active_mask))
336
			continue;
337
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
338 339 340 341
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
342 343 344
	}
}

345
void hw_perf_disable(void)
346
{
347
	if (!x86_pmu_initialized())
348 349
		return;
	return x86_pmu.disable_all();
350
}
I
Ingo Molnar 已提交
351

352
static void intel_pmu_enable_all(void)
353
{
354
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
355 356
}

357
static void amd_pmu_enable_all(void)
358
{
359
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
360 361
	int idx;

362
	if (cpuc->enabled)
363 364
		return;

365 366 367
	cpuc->enabled = 1;
	barrier();

368
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
369
		u64 val;
370

371
		if (!test_bit(idx, cpuc->active_mask))
372 373 374 375 376 377
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
378 379 380
	}
}

381
void hw_perf_enable(void)
382
{
383
	if (!x86_pmu_initialized())
384
		return;
385
	x86_pmu.enable_all();
386 387
}

388
static inline u64 intel_pmu_get_status(void)
389 390 391
{
	u64 status;

392
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
393

394
	return status;
395 396
}

397
static inline void intel_pmu_ack_status(u64 ack)
398 399 400 401
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

402
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
403
{
404 405 406
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
407 408
}

409
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
410
{
411 412 413
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config);
414 415
}

416
static inline void
417
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
418 419 420 421 422 423 424 425 426 427 428 429
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

430
static inline void
431
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
432
{
433 434 435 436 437 438 439 440 441 442 443 444
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
445 446
}

447
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
448

449 450 451 452
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
453
static int
454
x86_perf_counter_set_period(struct perf_counter *counter,
455
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
456
{
457
	s64 left = atomic64_read(&hwc->period_left);
458 459
	s64 period = hwc->sample_period;
	int err, ret = 0;
460 461 462 463 464 465 466

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
467
		ret = 1;
468 469 470 471 472
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
473
		ret = 1;
474
	}
475 476 477 478 479
	/*
	 * Quirk: certain CPUs dont like it if just 1 event is left:
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
480

481 482 483
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

484 485 486 487 488 489
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
490
	atomic64_set(&hwc->prev_count, (u64)-left);
491

492
	err = checking_wrmsrl(hwc->counter_base + idx,
493
			     (u64)(-left) & x86_pmu.counter_mask);
494 495

	return ret;
496 497 498
}

static inline void
499
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
500 501 502 503 504 505
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
506 507 508
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
509
	 */
510 511 512
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
513 514 515 516 517 518 519 520 521
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
522 523
}

524
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
525
{
526 527 528 529 530 531 532 533 534 535 536 537 538 539
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
540
	else
541
		x86_pmu_disable_counter(hwc, idx);
I
Ingo Molnar 已提交
542 543
}

544 545
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
546
{
547 548
	unsigned int event;

549
	if (!x86_pmu.num_counters_fixed)
550 551
		return -1;

552 553
	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

554
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_INSTRUCTIONS)))
555
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
556
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_CPU_CYCLES)))
557
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
558
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_BUS_CYCLES)))
559 560
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

561 562 563
	return -1;
}

564 565 566
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
567
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
568 569 570
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
571
	int idx;
I
Ingo Molnar 已提交
572

573 574 575 576 577 578
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
579
		if (test_and_set_bit(idx, cpuc->used_mask))
580
			goto try_generic;
581

582 583 584 585 586 587 588
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
589
		hwc->idx = idx;
590 591 592
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
593
		if (test_and_set_bit(idx, cpuc->used_mask)) {
594
try_generic:
595
			idx = find_first_zero_bit(cpuc->used_mask,
596 597
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
598 599
				return -EAGAIN;

600
			set_bit(idx, cpuc->used_mask);
601 602
			hwc->idx = idx;
		}
603 604
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
605 606
	}

607
	perf_counters_lapic_init();
608

609
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
610

611
	cpuc->counters[idx] = counter;
612
	set_bit(idx, cpuc->active_mask);
613

614
	x86_perf_counter_set_period(counter, hwc, idx);
615
	x86_pmu.enable(hwc, idx);
616 617

	return 0;
I
Ingo Molnar 已提交
618 619
}

620 621 622 623 624 625 626 627 628 629 630 631
static void x86_pmu_unthrottle(struct perf_counter *counter)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
				cpuc->counters[hwc->idx] != counter))
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

I
Ingo Molnar 已提交
632 633
void perf_counter_print_debug(void)
{
634
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
635
	struct cpu_hw_counters *cpuc;
636
	unsigned long flags;
637 638
	int cpu, idx;

639
	if (!x86_pmu.num_counters)
640
		return;
I
Ingo Molnar 已提交
641

642
	local_irq_save(flags);
I
Ingo Molnar 已提交
643 644

	cpu = smp_processor_id();
645
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
646

647
	if (x86_pmu.version >= 2) {
648 649 650 651 652 653 654 655 656 657
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
658
	}
659
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
660

661
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
662 663
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
664

665
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
666

667
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
668
			cpu, idx, pmc_ctrl);
669
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
670
			cpu, idx, pmc_count);
671
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
672
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
673
	}
674
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
675 676
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

677
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
678 679
			cpu, idx, pmc_count);
	}
680
	local_irq_restore(flags);
I
Ingo Molnar 已提交
681 682
}

683
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
684 685 686
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
687
	int idx = hwc->idx;
I
Ingo Molnar 已提交
688

689 690 691 692
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
693
	clear_bit(idx, cpuc->active_mask);
694
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
695

696 697 698 699
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
700
	barrier();
I
Ingo Molnar 已提交
701

702 703 704 705 706
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
707
	cpuc->counters[idx] = NULL;
708
	clear_bit(idx, cpuc->used_mask);
I
Ingo Molnar 已提交
709 710
}

711
/*
712 713
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
714
 */
715
static int intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
716 717 718
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;
719
	int ret;
I
Ingo Molnar 已提交
720

721
	x86_perf_counter_update(counter, hwc, idx);
722
	ret = x86_perf_counter_set_period(counter, hwc, idx);
723

724
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
725
		intel_pmu_enable_counter(hwc, idx);
726 727

	return ret;
I
Ingo Molnar 已提交
728 729
}

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
static void intel_pmu_reset(void)
{
	unsigned long flags;
	int idx;

	if (!x86_pmu.num_counters)
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}

	local_irq_restore(flags);
}


I
Ingo Molnar 已提交
754 755 756 757
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
758
static int intel_pmu_handle_irq(struct pt_regs *regs, int nmi)
I
Ingo Molnar 已提交
759
{
760 761 762
	struct cpu_hw_counters *cpuc;
	struct cpu_hw_counters;
	int bit, cpu, loops;
763
	u64 ack, status;
764 765 766

	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
767

768
	perf_disable();
769
	status = intel_pmu_get_status();
770 771 772 773
	if (!status) {
		perf_enable();
		return 0;
	}
774

775
	loops = 0;
I
Ingo Molnar 已提交
776
again:
777 778
	if (++loops > 100) {
		WARN_ONCE(1, "perfcounters: irq loop stuck!\n");
779
		perf_counter_print_debug();
780 781
		intel_pmu_reset();
		perf_enable();
782 783 784
		return 1;
	}

785
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
786
	ack = status;
787
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
788
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
789 790

		clear_bit(bit, (unsigned long *) &status);
791
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
792 793
			continue;

794 795 796
		if (!intel_pmu_save_and_restart(counter))
			continue;

797
		if (perf_counter_overflow(counter, nmi, regs, 0))
798
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
799 800
	}

801
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
802 803 804 805

	/*
	 * Repeat if there is more work to be done:
	 */
806
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
807 808
	if (status)
		goto again;
809

810
	perf_enable();
811 812

	return 1;
813 814
}

815 816
static int amd_pmu_handle_irq(struct pt_regs *regs, int nmi)
{
817
	int cpu, idx, handled = 0;
818
	struct cpu_hw_counters *cpuc;
819 820
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
821 822 823 824
	u64 val;

	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
825

826
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
827
		if (!test_bit(idx, cpuc->active_mask))
828
			continue;
829

830 831
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
832

833
		val = x86_perf_counter_update(counter, hwc, idx);
834
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
835
			continue;
836

837 838 839
		/* counter overflow */
		handled = 1;
		inc_irq_stat(apic_perf_irqs);
840 841 842
		if (!x86_perf_counter_set_period(counter, hwc, idx))
			continue;

843
		if (perf_counter_overflow(counter, nmi, regs, 0))
844 845
			amd_pmu_disable_counter(hwc, idx);
	}
846

847 848
	return handled;
}
849

I
Ingo Molnar 已提交
850 851 852 853
void smp_perf_counter_interrupt(struct pt_regs *regs)
{
	irq_enter();
	apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
854
	ack_APIC_irq();
855
	x86_pmu.handle_irq(regs, 0);
I
Ingo Molnar 已提交
856 857 858
	irq_exit();
}

859 860 861 862 863 864 865 866 867 868 869 870 871 872
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

873
void perf_counters_lapic_init(void)
I
Ingo Molnar 已提交
874
{
875
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
876
		return;
877

I
Ingo Molnar 已提交
878
	/*
879
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
880
	 */
881
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
882 883 884 885 886 887 888 889
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
890

891
	if (!atomic_read(&active_counters))
892 893
		return NOTIFY_DONE;

894 895 896 897
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
898

899
	default:
I
Ingo Molnar 已提交
900
		return NOTIFY_DONE;
901
	}
I
Ingo Molnar 已提交
902 903 904 905

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
906 907 908 909 910 911 912 913
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
	 * counters could trigger 'simultaneously' raising two back-to-back NMIs.
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
	x86_pmu.handle_irq(regs, 1);
I
Ingo Molnar 已提交
914

915
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
916 917 918
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
919 920 921
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
922 923
};

924
static struct x86_pmu intel_pmu = {
925
	.name			= "Intel",
926
	.handle_irq		= intel_pmu_handle_irq,
927 928
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
929 930
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
931 932
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
933 934
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
935
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
936 937 938 939 940 941
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
942 943
};

944
static struct x86_pmu amd_pmu = {
945
	.name			= "AMD",
946
	.handle_irq		= amd_pmu_handle_irq,
947 948
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
949 950
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
951 952
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
953 954
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
955
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
956 957 958
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
959 960
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
961 962
};

963
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
964
{
965
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
966
	union cpuid10_eax eax;
967
	unsigned int unused;
968
	unsigned int ebx;
969
	int version;
I
Ingo Molnar 已提交
970

971
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
972
		return -ENODEV;
973

I
Ingo Molnar 已提交
974 975 976 977
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
978
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
979
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
980
		return -ENODEV;
I
Ingo Molnar 已提交
981

982 983
	version = eax.split.version_id;
	if (version < 2)
984
		return -ENODEV;
985

986
	x86_pmu = intel_pmu;
987
	x86_pmu.version = version;
988
	x86_pmu.num_counters = eax.split.num_counters;
989 990 991 992 993 994 995

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
	x86_pmu.num_counters_fixed = max((int)edx.split.num_counters_fixed, 3);

996 997
	x86_pmu.counter_bits = eax.split.bit_width;
	x86_pmu.counter_mask = (1ULL << eax.split.bit_width) - 1;
998

999 1000
	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);

1001
	return 0;
1002 1003
}

1004
static int amd_pmu_init(void)
1005
{
1006
	x86_pmu = amd_pmu;
1007
	return 0;
1008 1009
}

1010 1011
void __init init_hw_perf_counters(void)
{
1012 1013
	int err;

1014 1015
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1016
		err = intel_pmu_init();
1017
		break;
1018
	case X86_VENDOR_AMD:
1019
		err = amd_pmu_init();
1020
		break;
1021 1022
	default:
		return;
1023
	}
1024
	if (err != 0)
1025 1026
		return;

1027 1028 1029 1030
	pr_info("%s Performance Monitoring support detected.\n", x86_pmu.name);
	pr_info("... version:         %d\n", x86_pmu.version);
	pr_info("... bit width:       %d\n", x86_pmu.counter_bits);

1031 1032 1033
	pr_info("... num counters:    %d\n", x86_pmu.num_counters);
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1034
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
1035
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
1036
	}
1037 1038
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1039

1040
	pr_info("... value mask:      %016Lx\n", x86_pmu.counter_mask);
1041
	pr_info("... max period:      %016Lx\n", x86_pmu.max_period);
1042

1043 1044
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1045
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
1046
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1047
	}
1048
	pr_info("... fixed counters:  %d\n", x86_pmu.num_counters_fixed);
1049

1050 1051
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1052

1053
	pr_info("... counter mask:    %016Lx\n", perf_counter_mask);
1054

1055
	perf_counters_lapic_init();
I
Ingo Molnar 已提交
1056 1057
	register_die_notifier(&perf_counter_nmi_notifier);
}
I
Ingo Molnar 已提交
1058

1059
static inline void x86_pmu_read(struct perf_counter *counter)
1060 1061 1062 1063
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1064 1065 1066 1067
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
1068
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1069 1070
};

1071
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1072 1073 1074 1075 1076
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1077
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1078

1079
	return &pmu;
I
Ingo Molnar 已提交
1080
}
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1134
	int nr = entry->nr;
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1146 1147

	entry->kernel = entry->nr - nr;
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1177
	int nr = entry->nr;
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1197 1198

	entry->user = entry->nr - nr;
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1234 1235 1236
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1237 1238 1239 1240 1241

	perf_do_callchain(regs, entry);

	return entry;
}