cx23885-core.c 57.4 KB
Newer Older
1 2 3
/*
 *  Driver for the Conexant CX23885 PCIe bridge
 *
4
 *  Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *
 *  GNU General Public License for more details.
 */

#include <linux/init.h>
#include <linux/list.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kmod.h>
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <asm/div64.h>
28
#include <linux/firmware.h>
29 30

#include "cx23885.h"
31
#include "cimax2.h"
32
#include "altera-ci.h"
33
#include "cx23888-ir.h"
34
#include "cx23885-ir.h"
35
#include "cx23885-av.h"
36
#include "cx23885-input.h"
37 38

MODULE_DESCRIPTION("Driver for cx23885 based TV cards");
39
MODULE_AUTHOR("Steven Toth <stoth@linuxtv.org>");
40
MODULE_LICENSE("GPL");
41
MODULE_VERSION(CX23885_VERSION);
42

43
static unsigned int debug;
44 45
module_param(debug, int, 0644);
MODULE_PARM_DESC(debug, "enable debug messages");
46 47 48

static unsigned int card[]  = {[0 ... (CX23885_MAXBOARDS - 1)] = UNSET };
module_param_array(card,  int, NULL, 0444);
49
MODULE_PARM_DESC(card, "card type");
50

51 52
#define dprintk(level, fmt, arg...)\
	do { if (debug >= level)\
53
		printk(KERN_DEBUG "%s: " fmt, dev->name, ## arg);\
54
	} while (0)
55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79

static unsigned int cx23885_devcount;

#define NO_SYNC_LINE (-1U)

/* FIXME, these allocations will change when
 * analog arrives. The be reviewed.
 * CX23887 Assumptions
 * 1 line = 16 bytes of CDT
 * cmds size = 80
 * cdt size = 16 * linesize
 * iqsize = 64
 * maxlines = 6
 *
 * Address Space:
 * 0x00000000 0x00008fff FIFO clusters
 * 0x00010000 0x000104af Channel Management Data Structures
 * 0x000104b0 0x000104ff Free
 * 0x00010500 0x000108bf 15 channels * iqsize
 * 0x000108c0 0x000108ff Free
 * 0x00010900 0x00010e9f IQ's + Cluster Descriptor Tables
 *                       15 channels * (iqsize + (maxlines * linesize))
 * 0x00010ea0 0x00010xxx Free
 */

80
static struct sram_channel cx23885_sram_channels[] = {
81
	[SRAM_CH01] = {
82 83
		.name		= "VID A",
		.cmds_start	= 0x10000,
84 85
		.ctrl_start	= 0x10380,
		.cdt		= 0x104c0,
86 87
		.fifo_start	= 0x40,
		.fifo_size	= 0x2800,
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
		.ptr1_reg	= DMA1_PTR1,
		.ptr2_reg	= DMA1_PTR2,
		.cnt1_reg	= DMA1_CNT1,
		.cnt2_reg	= DMA1_CNT2,
	},
	[SRAM_CH02] = {
		.name		= "ch2",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA2_PTR1,
		.ptr2_reg	= DMA2_PTR2,
		.cnt1_reg	= DMA2_CNT1,
		.cnt2_reg	= DMA2_CNT2,
	},
	[SRAM_CH03] = {
106 107
		.name		= "TS1 B",
		.cmds_start	= 0x100A0,
108 109
		.ctrl_start	= 0x10400,
		.cdt		= 0x10580,
110 111
		.fifo_start	= 0x5000,
		.fifo_size	= 0x1000,
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
		.ptr1_reg	= DMA3_PTR1,
		.ptr2_reg	= DMA3_PTR2,
		.cnt1_reg	= DMA3_CNT1,
		.cnt2_reg	= DMA3_CNT2,
	},
	[SRAM_CH04] = {
		.name		= "ch4",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA4_PTR1,
		.ptr2_reg	= DMA4_PTR2,
		.cnt1_reg	= DMA4_CNT1,
		.cnt2_reg	= DMA4_CNT2,
	},
	[SRAM_CH05] = {
		.name		= "ch5",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA5_PTR1,
		.ptr2_reg	= DMA5_PTR2,
		.cnt1_reg	= DMA5_CNT1,
		.cnt2_reg	= DMA5_CNT2,
	},
	[SRAM_CH06] = {
		.name		= "TS2 C",
		.cmds_start	= 0x10140,
144 145
		.ctrl_start	= 0x10440,
		.cdt		= 0x105e0,
146 147 148 149 150 151 152 153
		.fifo_start	= 0x6000,
		.fifo_size	= 0x1000,
		.ptr1_reg	= DMA5_PTR1,
		.ptr2_reg	= DMA5_PTR2,
		.cnt1_reg	= DMA5_CNT1,
		.cnt2_reg	= DMA5_CNT2,
	},
	[SRAM_CH07] = {
154 155 156 157 158 159
		.name		= "TV Audio",
		.cmds_start	= 0x10190,
		.ctrl_start	= 0x10480,
		.cdt		= 0x10a00,
		.fifo_start	= 0x7000,
		.fifo_size	= 0x1000,
160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
		.ptr1_reg	= DMA6_PTR1,
		.ptr2_reg	= DMA6_PTR2,
		.cnt1_reg	= DMA6_CNT1,
		.cnt2_reg	= DMA6_CNT2,
	},
	[SRAM_CH08] = {
		.name		= "ch8",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA7_PTR1,
		.ptr2_reg	= DMA7_PTR2,
		.cnt1_reg	= DMA7_CNT1,
		.cnt2_reg	= DMA7_CNT2,
	},
	[SRAM_CH09] = {
		.name		= "ch9",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA8_PTR1,
		.ptr2_reg	= DMA8_PTR2,
		.cnt1_reg	= DMA8_CNT1,
		.cnt2_reg	= DMA8_CNT2,
	},
};

191 192 193 194 195 196 197 198 199 200 201 202 203 204
static struct sram_channel cx23887_sram_channels[] = {
	[SRAM_CH01] = {
		.name		= "VID A",
		.cmds_start	= 0x10000,
		.ctrl_start	= 0x105b0,
		.cdt		= 0x107b0,
		.fifo_start	= 0x40,
		.fifo_size	= 0x2800,
		.ptr1_reg	= DMA1_PTR1,
		.ptr2_reg	= DMA1_PTR2,
		.cnt1_reg	= DMA1_CNT1,
		.cnt2_reg	= DMA1_CNT2,
	},
	[SRAM_CH02] = {
205 206 207 208 209 210
		.name		= "VID A (VBI)",
		.cmds_start	= 0x10050,
		.ctrl_start	= 0x105F0,
		.cdt		= 0x10810,
		.fifo_start	= 0x3000,
		.fifo_size	= 0x1000,
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
		.ptr1_reg	= DMA2_PTR1,
		.ptr2_reg	= DMA2_PTR2,
		.cnt1_reg	= DMA2_CNT1,
		.cnt2_reg	= DMA2_CNT2,
	},
	[SRAM_CH03] = {
		.name		= "TS1 B",
		.cmds_start	= 0x100A0,
		.ctrl_start	= 0x10630,
		.cdt		= 0x10870,
		.fifo_start	= 0x5000,
		.fifo_size	= 0x1000,
		.ptr1_reg	= DMA3_PTR1,
		.ptr2_reg	= DMA3_PTR2,
		.cnt1_reg	= DMA3_CNT1,
		.cnt2_reg	= DMA3_CNT2,
	},
	[SRAM_CH04] = {
		.name		= "ch4",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA4_PTR1,
		.ptr2_reg	= DMA4_PTR2,
		.cnt1_reg	= DMA4_CNT1,
		.cnt2_reg	= DMA4_CNT2,
	},
	[SRAM_CH05] = {
		.name		= "ch5",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA5_PTR1,
		.ptr2_reg	= DMA5_PTR2,
		.cnt1_reg	= DMA5_CNT1,
		.cnt2_reg	= DMA5_CNT2,
	},
	[SRAM_CH06] = {
		.name		= "TS2 C",
		.cmds_start	= 0x10140,
		.ctrl_start	= 0x10670,
		.cdt		= 0x108d0,
		.fifo_start	= 0x6000,
		.fifo_size	= 0x1000,
		.ptr1_reg	= DMA5_PTR1,
		.ptr2_reg	= DMA5_PTR2,
		.cnt1_reg	= DMA5_CNT1,
		.cnt2_reg	= DMA5_CNT2,
	},
	[SRAM_CH07] = {
265 266 267 268 269 270
		.name		= "TV Audio",
		.cmds_start	= 0x10190,
		.ctrl_start	= 0x106B0,
		.cdt		= 0x10930,
		.fifo_start	= 0x7000,
		.fifo_size	= 0x1000,
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
		.ptr1_reg	= DMA6_PTR1,
		.ptr2_reg	= DMA6_PTR2,
		.cnt1_reg	= DMA6_CNT1,
		.cnt2_reg	= DMA6_CNT2,
	},
	[SRAM_CH08] = {
		.name		= "ch8",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA7_PTR1,
		.ptr2_reg	= DMA7_PTR2,
		.cnt1_reg	= DMA7_CNT1,
		.cnt2_reg	= DMA7_CNT2,
	},
	[SRAM_CH09] = {
		.name		= "ch9",
		.cmds_start	= 0x0,
		.ctrl_start	= 0x0,
		.cdt		= 0x0,
		.fifo_start	= 0x0,
		.fifo_size	= 0x0,
		.ptr1_reg	= DMA8_PTR1,
		.ptr2_reg	= DMA8_PTR2,
		.cnt1_reg	= DMA8_CNT1,
		.cnt2_reg	= DMA8_CNT2,
	},
};

302
static void cx23885_irq_add(struct cx23885_dev *dev, u32 mask)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
{
	unsigned long flags;
	spin_lock_irqsave(&dev->pci_irqmask_lock, flags);

	dev->pci_irqmask |= mask;

	spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
}

void cx23885_irq_add_enable(struct cx23885_dev *dev, u32 mask)
{
	unsigned long flags;
	spin_lock_irqsave(&dev->pci_irqmask_lock, flags);

	dev->pci_irqmask |= mask;
	cx_set(PCI_INT_MSK, mask);

	spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
}

void cx23885_irq_enable(struct cx23885_dev *dev, u32 mask)
{
	u32 v;
	unsigned long flags;
	spin_lock_irqsave(&dev->pci_irqmask_lock, flags);

	v = mask & dev->pci_irqmask;
	if (v)
		cx_set(PCI_INT_MSK, v);

	spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
}

static inline void cx23885_irq_enable_all(struct cx23885_dev *dev)
{
	cx23885_irq_enable(dev, 0xffffffff);
}

void cx23885_irq_disable(struct cx23885_dev *dev, u32 mask)
{
	unsigned long flags;
	spin_lock_irqsave(&dev->pci_irqmask_lock, flags);

	cx_clear(PCI_INT_MSK, mask);

	spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
}

static inline void cx23885_irq_disable_all(struct cx23885_dev *dev)
{
	cx23885_irq_disable(dev, 0xffffffff);
}

void cx23885_irq_remove(struct cx23885_dev *dev, u32 mask)
{
	unsigned long flags;
	spin_lock_irqsave(&dev->pci_irqmask_lock, flags);

	dev->pci_irqmask &= ~mask;
	cx_clear(PCI_INT_MSK, mask);

	spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
}

static u32 cx23885_irq_get_mask(struct cx23885_dev *dev)
{
	u32 v;
	unsigned long flags;
	spin_lock_irqsave(&dev->pci_irqmask_lock, flags);

	v = cx_read(PCI_INT_MSK);

	spin_unlock_irqrestore(&dev->pci_irqmask_lock, flags);
	return v;
}

379 380 381
static int cx23885_risc_decode(u32 risc)
{
	static char *instr[16] = {
382 383 384 385 386 387 388 389 390 391
		[RISC_SYNC    >> 28] = "sync",
		[RISC_WRITE   >> 28] = "write",
		[RISC_WRITEC  >> 28] = "writec",
		[RISC_READ    >> 28] = "read",
		[RISC_READC   >> 28] = "readc",
		[RISC_JUMP    >> 28] = "jump",
		[RISC_SKIP    >> 28] = "skip",
		[RISC_WRITERM >> 28] = "writerm",
		[RISC_WRITECM >> 28] = "writecm",
		[RISC_WRITECR >> 28] = "writecr",
392 393
	};
	static int incr[16] = {
394 395 396 397 398 399 400
		[RISC_WRITE   >> 28] = 3,
		[RISC_JUMP    >> 28] = 3,
		[RISC_SKIP    >> 28] = 1,
		[RISC_SYNC    >> 28] = 1,
		[RISC_WRITERM >> 28] = 3,
		[RISC_WRITECM >> 28] = 3,
		[RISC_WRITECR >> 28] = 4,
401 402 403 404 405 406 407 408 409 410 411
	};
	static char *bits[] = {
		"12",   "13",   "14",   "resync",
		"cnt0", "cnt1", "18",   "19",
		"20",   "21",   "22",   "23",
		"irq1", "irq2", "eol",  "sol",
	};
	int i;

	printk("0x%08x [ %s", risc,
	       instr[risc >> 28] ? instr[risc >> 28] : "INVALID");
412
	for (i = ARRAY_SIZE(bits) - 1; i >= 0; i--)
413
		if (risc & (1 << (i + 12)))
414
			printk(" %s", bits[i]);
415 416 417 418
	printk(" count=%d ]\n", risc & 0xfff);
	return incr[risc >> 28] ? incr[risc >> 28] : 1;
}

H
Hans Verkuil 已提交
419
static void cx23885_wakeup(struct cx23885_tsport *port,
A
Adrian Bunk 已提交
420
			   struct cx23885_dmaqueue *q, u32 count)
421 422 423 424
{
	struct cx23885_dev *dev = port->dev;
	struct cx23885_buffer *buf;

425
	if (list_empty(&q->active))
H
Hans Verkuil 已提交
426 427 428 429 430 431 432 433 434 435
		return;
	buf = list_entry(q->active.next,
			 struct cx23885_buffer, queue);

	v4l2_get_timestamp(&buf->vb.v4l2_buf.timestamp);
	buf->vb.v4l2_buf.sequence = q->count++;
	dprintk(1, "[%p/%d] wakeup reg=%d buf=%d\n", buf, buf->vb.v4l2_buf.index,
		count, q->count);
	list_del(&buf->queue);
	vb2_buffer_done(&buf->vb, VB2_BUF_STATE_DONE);
436 437
}

438
int cx23885_sram_channel_setup(struct cx23885_dev *dev,
A
Adrian Bunk 已提交
439 440
				      struct sram_channel *ch,
				      unsigned int bpl, u32 risc)
441
{
442
	unsigned int i, lines;
443 444
	u32 cdt;

445
	if (ch->cmds_start == 0) {
446
		dprintk(1, "%s() Erasing channel [%s]\n", __func__,
447
			ch->name);
448 449 450 451 452 453
		cx_write(ch->ptr1_reg, 0);
		cx_write(ch->ptr2_reg, 0);
		cx_write(ch->cnt2_reg, 0);
		cx_write(ch->cnt1_reg, 0);
		return 0;
	} else {
454
		dprintk(1, "%s() Configuring channel [%s]\n", __func__,
455
			ch->name);
456 457 458 459 460 461 462 463 464
	}

	bpl   = (bpl + 7) & ~7; /* alignment */
	cdt   = ch->cdt;
	lines = ch->fifo_size / bpl;
	if (lines > 6)
		lines = 6;
	BUG_ON(lines < 2);

H
Hans Verkuil 已提交
465 466
	cx_write(8 + 0, RISC_JUMP | RISC_CNT_RESET);
	cx_write(8 + 4, 12);
467
	cx_write(8 + 8, 0);
468 469 470

	/* write CDT */
	for (i = 0; i < lines; i++) {
471
		dprintk(2, "%s() 0x%08x <- 0x%08x\n", __func__, cdt + 16*i,
472
			ch->fifo_start + bpl*i);
473 474 475 476 477 478 479 480
		cx_write(cdt + 16*i, ch->fifo_start + bpl*i);
		cx_write(cdt + 16*i +  4, 0);
		cx_write(cdt + 16*i +  8, 0);
		cx_write(cdt + 16*i + 12, 0);
	}

	/* write CMDS */
	if (ch->jumponly)
481
		cx_write(ch->cmds_start + 0, 8);
482
	else
483
		cx_write(ch->cmds_start + 0, risc);
484 485 486 487 488
	cx_write(ch->cmds_start +  4, 0); /* 64 bits 63-32 */
	cx_write(ch->cmds_start +  8, cdt);
	cx_write(ch->cmds_start + 12, (lines*16) >> 3);
	cx_write(ch->cmds_start + 16, ch->ctrl_start);
	if (ch->jumponly)
489
		cx_write(ch->cmds_start + 20, 0x80000000 | (64 >> 2));
490 491 492 493 494 495 496 497 498
	else
		cx_write(ch->cmds_start + 20, 64 >> 2);
	for (i = 24; i < 80; i += 4)
		cx_write(ch->cmds_start + i, 0);

	/* fill registers */
	cx_write(ch->ptr1_reg, ch->fifo_start);
	cx_write(ch->ptr2_reg, cdt);
	cx_write(ch->cnt2_reg, (lines*16) >> 3);
499
	cx_write(ch->cnt1_reg, (bpl >> 3) - 1);
500

501
	dprintk(2, "[bridge %d] sram setup %s: bpl=%d lines=%d\n",
502
		dev->bridge,
503 504 505 506 507 508 509
		ch->name,
		bpl,
		lines);

	return 0;
}

510
void cx23885_sram_channel_dump(struct cx23885_dev *dev,
A
Adrian Bunk 已提交
511
				      struct sram_channel *ch)
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
{
	static char *name[] = {
		"init risc lo",
		"init risc hi",
		"cdt base",
		"cdt size",
		"iq base",
		"iq size",
		"risc pc lo",
		"risc pc hi",
		"iq wr ptr",
		"iq rd ptr",
		"cdt current",
		"pci target lo",
		"pci target hi",
		"line / byte",
	};
	u32 risc;
530
	unsigned int i, j, n;
531

532
	printk(KERN_WARNING "%s: %s - dma channel status dump\n",
533 534
	       dev->name, ch->name);
	for (i = 0; i < ARRAY_SIZE(name); i++)
535
		printk(KERN_WARNING "%s:   cmds: %-15s: 0x%08x\n",
536 537 538 539
		       dev->name, name[i],
		       cx_read(ch->cmds_start + 4*i));

	for (i = 0; i < 4; i++) {
540
		risc = cx_read(ch->cmds_start + 4 * (i + 14));
541
		printk(KERN_WARNING "%s:   risc%d: ", dev->name, i);
542 543 544
		cx23885_risc_decode(risc);
	}
	for (i = 0; i < (64 >> 2); i += n) {
545 546 547
		risc = cx_read(ch->ctrl_start + 4 * i);
		/* No consideration for bits 63-32 */

548
		printk(KERN_WARNING "%s:   (0x%08x) iq %x: ", dev->name,
549
		       ch->ctrl_start + 4 * i, i);
550 551
		n = cx23885_risc_decode(risc);
		for (j = 1; j < n; j++) {
552
			risc = cx_read(ch->ctrl_start + 4 * (i + j));
553
			printk(KERN_WARNING "%s:   iq %x: 0x%08x [ arg #%d ]\n",
554 555 556 557
			       dev->name, i+j, risc, j);
		}
	}

558
	printk(KERN_WARNING "%s: fifo: 0x%08x -> 0x%x\n",
559
	       dev->name, ch->fifo_start, ch->fifo_start+ch->fifo_size);
560
	printk(KERN_WARNING "%s: ctrl: 0x%08x -> 0x%x\n",
561
	       dev->name, ch->ctrl_start, ch->ctrl_start + 6*16);
562
	printk(KERN_WARNING "%s:   ptr1_reg: 0x%08x\n",
563
	       dev->name, cx_read(ch->ptr1_reg));
564
	printk(KERN_WARNING "%s:   ptr2_reg: 0x%08x\n",
565
	       dev->name, cx_read(ch->ptr2_reg));
566
	printk(KERN_WARNING "%s:   cnt1_reg: 0x%08x\n",
567
	       dev->name, cx_read(ch->cnt1_reg));
568
	printk(KERN_WARNING "%s:   cnt2_reg: 0x%08x\n",
569 570 571
	       dev->name, cx_read(ch->cnt2_reg));
}

A
Adrian Bunk 已提交
572
static void cx23885_risc_disasm(struct cx23885_tsport *port,
573
				struct cx23885_riscmem *risc)
574 575
{
	struct cx23885_dev *dev = port->dev;
576
	unsigned int i, j, n;
577

578
	printk(KERN_INFO "%s: risc disasm: %p [dma=0x%08lx]\n",
579 580
	       dev->name, risc->cpu, (unsigned long)risc->dma);
	for (i = 0; i < (risc->size >> 2); i += n) {
581
		printk(KERN_INFO "%s:   %04d: ", dev->name, i);
582
		n = cx23885_risc_decode(le32_to_cpu(risc->cpu[i]));
583
		for (j = 1; j < n; j++)
584
			printk(KERN_INFO "%s:   %04d: 0x%08x [ arg #%d ]\n",
585
			       dev->name, i + j, risc->cpu[i + j], j);
586
		if (risc->cpu[i] == cpu_to_le32(RISC_JUMP))
587 588 589 590
			break;
	}
}

A
Adrian Bunk 已提交
591
static void cx23885_shutdown(struct cx23885_dev *dev)
592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
{
	/* disable RISC controller */
	cx_write(DEV_CNTRL2, 0);

	/* Disable all IR activity */
	cx_write(IR_CNTRL_REG, 0);

	/* Disable Video A/B activity */
	cx_write(VID_A_DMA_CTL, 0);
	cx_write(VID_B_DMA_CTL, 0);
	cx_write(VID_C_DMA_CTL, 0);

	/* Disable Audio activity */
	cx_write(AUD_INT_DMA_CTL, 0);
	cx_write(AUD_EXT_DMA_CTL, 0);

	/* Disable Serial port */
	cx_write(UART_CTL, 0);

	/* Disable Interrupts */
612
	cx23885_irq_disable_all(dev);
613 614 615 616 617 618 619 620
	cx_write(VID_A_INT_MSK, 0);
	cx_write(VID_B_INT_MSK, 0);
	cx_write(VID_C_INT_MSK, 0);
	cx_write(AUDIO_INT_INT_MSK, 0);
	cx_write(AUDIO_EXT_INT_MSK, 0);

}

A
Adrian Bunk 已提交
621
static void cx23885_reset(struct cx23885_dev *dev)
622
{
623
	dprintk(1, "%s()\n", __func__);
624 625 626 627 628 629 630 631 632 633

	cx23885_shutdown(dev);

	cx_write(PCI_INT_STAT, 0xffffffff);
	cx_write(VID_A_INT_STAT, 0xffffffff);
	cx_write(VID_B_INT_STAT, 0xffffffff);
	cx_write(VID_C_INT_STAT, 0xffffffff);
	cx_write(AUDIO_INT_INT_STAT, 0xffffffff);
	cx_write(AUDIO_EXT_INT_STAT, 0xffffffff);
	cx_write(CLK_DELAY, cx_read(CLK_DELAY) & 0x80000000);
634
	cx_write(PAD_CTRL, 0x00500300);
635 636 637

	mdelay(100);

638 639 640 641 642 643 644 645 646 647 648 649
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH01],
		720*4, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH02], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH03],
		188*4, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH04], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH05], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH06],
		188*4, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH07], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH08], 128, 0);
	cx23885_sram_channel_setup(dev, &dev->sram_channels[SRAM_CH09], 128, 0);
650

651
	cx23885_gpio_setup(dev);
652 653 654 655 656
}


static int cx23885_pci_quirks(struct cx23885_dev *dev)
{
657
	dprintk(1, "%s()\n", __func__);
658

659 660 661 662
	/* The cx23885 bridge has a weird bug which causes NMI to be asserted
	 * when DMA begins if RDR_TLCTL0 bit4 is not cleared. It does not
	 * occur on the cx23887 bridge.
	 */
663
	if (dev->bridge == CX23885_BRIDGE_885)
664
		cx_clear(RDR_TLCTL0, 1 << 4);
665

666 667 668 669 670
	return 0;
}

static int get_resources(struct cx23885_dev *dev)
{
671 672
	if (request_mem_region(pci_resource_start(dev->pci, 0),
			       pci_resource_len(dev->pci, 0),
673
			       dev->name))
674 675 676
		return 0;

	printk(KERN_ERR "%s: can't get MMIO memory @ 0x%llx\n",
677
		dev->name, (unsigned long long)pci_resource_start(dev->pci, 0));
678 679 680 681

	return -EBUSY;
}

682 683
static int cx23885_init_tsport(struct cx23885_dev *dev,
	struct cx23885_tsport *port, int portno)
684
{
685
	dprintk(1, "%s(portno=%d)\n", __func__, portno);
686 687 688 689

	/* Transport bus init dma queue  - Common settings */
	port->dma_ctl_val        = 0x11; /* Enable RISC controller and Fifo */
	port->ts_int_msk_val     = 0x1111; /* TS port bits for RISC */
690 691
	port->vld_misc_val       = 0x0;
	port->hw_sop_ctrl_val    = (0x47 << 16 | 188 << 4);
692 693 694 695 696 697

	spin_lock_init(&port->slock);
	port->dev = dev;
	port->nr = portno;

	INIT_LIST_HEAD(&port->mpegq.active);
698
	mutex_init(&port->frontends.lock);
699
	INIT_LIST_HEAD(&port->frontends.felist);
700 701
	port->frontends.active_fe_id = 0;

702 703 704 705
	/* This should be hardcoded allow a single frontend
	 * attachment to this tsport, keeping the -dvb.c
	 * code clean and safe.
	 */
706
	if (!port->num_frontends)
707 708
		port->num_frontends = 1;

709
	switch (portno) {
710 711 712 713 714 715 716 717 718 719 720 721 722 723
	case 1:
		port->reg_gpcnt          = VID_B_GPCNT;
		port->reg_gpcnt_ctl      = VID_B_GPCNT_CTL;
		port->reg_dma_ctl        = VID_B_DMA_CTL;
		port->reg_lngth          = VID_B_LNGTH;
		port->reg_hw_sop_ctrl    = VID_B_HW_SOP_CTL;
		port->reg_gen_ctrl       = VID_B_GEN_CTL;
		port->reg_bd_pkt_status  = VID_B_BD_PKT_STATUS;
		port->reg_sop_status     = VID_B_SOP_STATUS;
		port->reg_fifo_ovfl_stat = VID_B_FIFO_OVFL_STAT;
		port->reg_vld_misc       = VID_B_VLD_MISC;
		port->reg_ts_clk_en      = VID_B_TS_CLK_EN;
		port->reg_src_sel        = VID_B_SRC_SEL;
		port->reg_ts_int_msk     = VID_B_INT_MSK;
724
		port->reg_ts_int_stat    = VID_B_INT_STAT;
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
		port->sram_chno          = SRAM_CH03; /* VID_B */
		port->pci_irqmask        = 0x02; /* VID_B bit1 */
		break;
	case 2:
		port->reg_gpcnt          = VID_C_GPCNT;
		port->reg_gpcnt_ctl      = VID_C_GPCNT_CTL;
		port->reg_dma_ctl        = VID_C_DMA_CTL;
		port->reg_lngth          = VID_C_LNGTH;
		port->reg_hw_sop_ctrl    = VID_C_HW_SOP_CTL;
		port->reg_gen_ctrl       = VID_C_GEN_CTL;
		port->reg_bd_pkt_status  = VID_C_BD_PKT_STATUS;
		port->reg_sop_status     = VID_C_SOP_STATUS;
		port->reg_fifo_ovfl_stat = VID_C_FIFO_OVFL_STAT;
		port->reg_vld_misc       = VID_C_VLD_MISC;
		port->reg_ts_clk_en      = VID_C_TS_CLK_EN;
		port->reg_src_sel        = 0;
		port->reg_ts_int_msk     = VID_C_INT_MSK;
		port->reg_ts_int_stat    = VID_C_INT_STAT;
		port->sram_chno          = SRAM_CH06; /* VID_C */
		port->pci_irqmask        = 0x04; /* VID_C bit2 */
745
		break;
746 747
	default:
		BUG();
748 749 750 751 752
	}

	return 0;
}

753 754 755 756 757 758 759 760 761 762 763 764
static void cx23885_dev_checkrevision(struct cx23885_dev *dev)
{
	switch (cx_read(RDR_CFG2) & 0xff) {
	case 0x00:
		/* cx23885 */
		dev->hwrevision = 0xa0;
		break;
	case 0x01:
		/* CX23885-12Z */
		dev->hwrevision = 0xa1;
		break;
	case 0x02:
765
		/* CX23885-13Z/14Z */
766 767 768
		dev->hwrevision = 0xb0;
		break;
	case 0x03:
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
		if (dev->pci->device == 0x8880) {
			/* CX23888-21Z/22Z */
			dev->hwrevision = 0xc0;
		} else {
			/* CX23885-14Z */
			dev->hwrevision = 0xa4;
		}
		break;
	case 0x04:
		if (dev->pci->device == 0x8880) {
			/* CX23888-31Z */
			dev->hwrevision = 0xd0;
		} else {
			/* CX23885-15Z, CX23888-31Z */
			dev->hwrevision = 0xa5;
		}
785 786 787 788
		break;
	case 0x0e:
		/* CX23887-15Z */
		dev->hwrevision = 0xc0;
789
		break;
790 791 792 793 794 795
	case 0x0f:
		/* CX23887-14Z */
		dev->hwrevision = 0xb1;
		break;
	default:
		printk(KERN_ERR "%s() New hardware revision found 0x%x\n",
796
			__func__, dev->hwrevision);
797 798 799
	}
	if (dev->hwrevision)
		printk(KERN_INFO "%s() Hardware revision = 0x%02x\n",
800
			__func__, dev->hwrevision);
801 802
	else
		printk(KERN_ERR "%s() Hardware revision unknown 0x%x\n",
803
			__func__, dev->hwrevision);
804 805
}

806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
/* Find the first v4l2_subdev member of the group id in hw */
struct v4l2_subdev *cx23885_find_hw(struct cx23885_dev *dev, u32 hw)
{
	struct v4l2_subdev *result = NULL;
	struct v4l2_subdev *sd;

	spin_lock(&dev->v4l2_dev.lock);
	v4l2_device_for_each_subdev(sd, &dev->v4l2_dev) {
		if (sd->grp_id == hw) {
			result = sd;
			break;
		}
	}
	spin_unlock(&dev->v4l2_dev.lock);
	return result;
}

823 824 825 826
static int cx23885_dev_setup(struct cx23885_dev *dev)
{
	int i;

827 828
	spin_lock_init(&dev->pci_irqmask_lock);

829
	mutex_init(&dev->lock);
830
	mutex_init(&dev->gpio_lock);
831 832 833 834

	atomic_inc(&dev->refcount);

	dev->nr = cx23885_devcount++;
835 836 837
	sprintf(dev->name, "cx23885[%d]", dev->nr);

	/* Configure the internal memory */
838
	if (dev->pci->device == 0x8880) {
839
		/* Could be 887 or 888, assume a default */
840
		dev->bridge = CX23885_BRIDGE_887;
841 842
		/* Apply a sensible clock frequency for the PCIe bridge */
		dev->clk_freq = 25000000;
843
		dev->sram_channels = cx23887_sram_channels;
844
	} else
845
	if (dev->pci->device == 0x8852) {
846
		dev->bridge = CX23885_BRIDGE_885;
847 848
		/* Apply a sensible clock frequency for the PCIe bridge */
		dev->clk_freq = 28000000;
849
		dev->sram_channels = cx23885_sram_channels;
850 851 852 853
	} else
		BUG();

	dprintk(1, "%s() Memory configured for PCIe bridge type %d\n",
854
		__func__, dev->bridge);
855 856 857 858 859 860 861 862 863 864 865 866 867 868

	/* board config */
	dev->board = UNSET;
	if (card[dev->nr] < cx23885_bcount)
		dev->board = card[dev->nr];
	for (i = 0; UNSET == dev->board  &&  i < cx23885_idcount; i++)
		if (dev->pci->subsystem_vendor == cx23885_subids[i].subvendor &&
		    dev->pci->subsystem_device == cx23885_subids[i].subdevice)
			dev->board = cx23885_subids[i].card;
	if (UNSET == dev->board) {
		dev->board = CX23885_BOARD_UNKNOWN;
		cx23885_card_list(dev);
	}

869 870 871 872
	/* If the user specific a clk freq override, apply it */
	if (cx23885_boards[dev->board].clk_freq > 0)
		dev->clk_freq = cx23885_boards[dev->board].clk_freq;

873 874
	dev->pci_bus  = dev->pci->bus->number;
	dev->pci_slot = PCI_SLOT(dev->pci->devfn);
875
	cx23885_irq_add(dev, 0x001f00);
876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901

	/* External Master 1 Bus */
	dev->i2c_bus[0].nr = 0;
	dev->i2c_bus[0].dev = dev;
	dev->i2c_bus[0].reg_stat  = I2C1_STAT;
	dev->i2c_bus[0].reg_ctrl  = I2C1_CTRL;
	dev->i2c_bus[0].reg_addr  = I2C1_ADDR;
	dev->i2c_bus[0].reg_rdata = I2C1_RDATA;
	dev->i2c_bus[0].reg_wdata = I2C1_WDATA;
	dev->i2c_bus[0].i2c_period = (0x9d << 24); /* 100kHz */

	/* External Master 2 Bus */
	dev->i2c_bus[1].nr = 1;
	dev->i2c_bus[1].dev = dev;
	dev->i2c_bus[1].reg_stat  = I2C2_STAT;
	dev->i2c_bus[1].reg_ctrl  = I2C2_CTRL;
	dev->i2c_bus[1].reg_addr  = I2C2_ADDR;
	dev->i2c_bus[1].reg_rdata = I2C2_RDATA;
	dev->i2c_bus[1].reg_wdata = I2C2_WDATA;
	dev->i2c_bus[1].i2c_period = (0x9d << 24); /* 100kHz */

	/* Internal Master 3 Bus */
	dev->i2c_bus[2].nr = 2;
	dev->i2c_bus[2].dev = dev;
	dev->i2c_bus[2].reg_stat  = I2C3_STAT;
	dev->i2c_bus[2].reg_ctrl  = I2C3_CTRL;
902
	dev->i2c_bus[2].reg_addr  = I2C3_ADDR;
903 904 905 906
	dev->i2c_bus[2].reg_rdata = I2C3_RDATA;
	dev->i2c_bus[2].reg_wdata = I2C3_WDATA;
	dev->i2c_bus[2].i2c_period = (0x07 << 24); /* 1.95MHz */

907 908
	if ((cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) ||
		(cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER))
909
		cx23885_init_tsport(dev, &dev->ts1, 1);
910

911 912
	if ((cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) ||
		(cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER))
913
		cx23885_init_tsport(dev, &dev->ts2, 2);
914 915 916

	if (get_resources(dev) < 0) {
		printk(KERN_ERR "CORE %s No more PCIe resources for "
917 918 919
		       "subsystem: %04x:%04x\n",
		       dev->name, dev->pci->subsystem_vendor,
		       dev->pci->subsystem_device);
920 921

		cx23885_devcount--;
922
		return -ENODEV;
923 924 925
	}

	/* PCIe stuff */
926 927
	dev->lmmio = ioremap(pci_resource_start(dev->pci, 0),
			     pci_resource_len(dev->pci, 0));
928 929 930 931

	dev->bmmio = (u8 __iomem *)dev->lmmio;

	printk(KERN_INFO "CORE %s: subsystem: %04x:%04x, board: %s [card=%d,%s]\n",
932 933 934 935
	       dev->name, dev->pci->subsystem_vendor,
	       dev->pci->subsystem_device, cx23885_boards[dev->board].name,
	       dev->board, card[dev->nr] == dev->board ?
	       "insmod option" : "autodetected");
936

937 938
	cx23885_pci_quirks(dev);

939 940 941
	/* Assume some sensible defaults */
	dev->tuner_type = cx23885_boards[dev->board].tuner_type;
	dev->tuner_addr = cx23885_boards[dev->board].tuner_addr;
942
	dev->tuner_bus = cx23885_boards[dev->board].tuner_bus;
943 944 945
	dev->radio_type = cx23885_boards[dev->board].radio_type;
	dev->radio_addr = cx23885_boards[dev->board].radio_addr;

946 947
	dprintk(1, "%s() tuner_type = 0x%x tuner_addr = 0x%x tuner_bus = %d\n",
		__func__, dev->tuner_type, dev->tuner_addr, dev->tuner_bus);
948
	dprintk(1, "%s() radio_type = 0x%x radio_addr = 0x%x\n",
949
		__func__, dev->radio_type, dev->radio_addr);
950

951 952 953 954 955 956 957 958
	/* The cx23417 encoder has GPIO's that need to be initialised
	 * before DVB, so that demodulators and tuners are out of
	 * reset before DVB uses them.
	 */
	if ((cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) ||
		(cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER))
			cx23885_mc417_init(dev);

959 960 961 962 963 964 965
	/* init hardware */
	cx23885_reset(dev);

	cx23885_i2c_register(&dev->i2c_bus[0]);
	cx23885_i2c_register(&dev->i2c_bus[1]);
	cx23885_i2c_register(&dev->i2c_bus[2]);
	cx23885_card_setup(dev);
966
	call_all(dev, core, s_power, 0);
967 968
	cx23885_ir_init(dev);

969 970 971
	if (cx23885_boards[dev->board].porta == CX23885_ANALOG_VIDEO) {
		if (cx23885_video_register(dev) < 0) {
			printk(KERN_ERR "%s() Failed to register analog "
972
				"video adapters on VID_A\n", __func__);
973 974 975 976
		}
	}

	if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) {
977 978 979
		if (cx23885_boards[dev->board].num_fds_portb)
			dev->ts1.num_frontends =
				cx23885_boards[dev->board].num_fds_portb;
980 981
		if (cx23885_dvb_register(&dev->ts1) < 0) {
			printk(KERN_ERR "%s() Failed to register dvb adapters on VID_B\n",
982
			       __func__);
983
		}
984 985 986 987 988 989 990
	} else
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
		if (cx23885_417_register(dev) < 0) {
			printk(KERN_ERR
				"%s() Failed to register 417 on VID_B\n",
			       __func__);
		}
991 992
	}

993
	if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) {
994 995 996
		if (cx23885_boards[dev->board].num_fds_portc)
			dev->ts2.num_frontends =
				cx23885_boards[dev->board].num_fds_portc;
997
		if (cx23885_dvb_register(&dev->ts2) < 0) {
998 999 1000 1001 1002 1003 1004 1005 1006
			printk(KERN_ERR
				"%s() Failed to register dvb on VID_C\n",
			       __func__);
		}
	} else
	if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER) {
		if (cx23885_417_register(dev) < 0) {
			printk(KERN_ERR
				"%s() Failed to register 417 on VID_C\n",
1007
			       __func__);
1008
		}
1009 1010
	}

1011 1012
	cx23885_dev_checkrevision(dev);

1013 1014 1015 1016
	/* disable MSI for NetUP cards, otherwise CI is not working */
	if (cx23885_boards[dev->board].ci_type > 0)
		cx_clear(RDR_RDRCTL1, 1 << 8);

1017 1018 1019 1020 1021 1022 1023
	switch (dev->board) {
	case CX23885_BOARD_TEVII_S470:
	case CX23885_BOARD_TEVII_S471:
		cx_clear(RDR_RDRCTL1, 1 << 8);
		break;
	}

1024 1025 1026
	return 0;
}

A
Adrian Bunk 已提交
1027
static void cx23885_dev_unregister(struct cx23885_dev *dev)
1028
{
1029 1030
	release_mem_region(pci_resource_start(dev->pci, 0),
			   pci_resource_len(dev->pci, 0));
1031 1032 1033 1034

	if (!atomic_dec_and_test(&dev->refcount))
		return;

1035 1036 1037
	if (cx23885_boards[dev->board].porta == CX23885_ANALOG_VIDEO)
		cx23885_video_unregister(dev);

1038
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB)
1039 1040
		cx23885_dvb_unregister(&dev->ts1);

1041 1042 1043 1044
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
		cx23885_417_unregister(dev);

	if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB)
1045 1046
		cx23885_dvb_unregister(&dev->ts2);

1047 1048 1049
	if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER)
		cx23885_417_unregister(dev);

1050 1051 1052 1053 1054 1055 1056
	cx23885_i2c_unregister(&dev->i2c_bus[2]);
	cx23885_i2c_unregister(&dev->i2c_bus[1]);
	cx23885_i2c_unregister(&dev->i2c_bus[0]);

	iounmap(dev->lmmio);
}

1057
static __le32 *cx23885_risc_field(__le32 *rp, struct scatterlist *sglist,
1058 1059
			       unsigned int offset, u32 sync_line,
			       unsigned int bpl, unsigned int padding,
H
Hans Verkuil 已提交
1060
			       unsigned int lines,  unsigned int lpi, bool jump)
1061 1062
{
	struct scatterlist *sg;
1063
	unsigned int line, todo, sol;
1064

H
Hans Verkuil 已提交
1065 1066 1067 1068 1069 1070 1071

	if (jump) {
		*(rp++) = cpu_to_le32(RISC_JUMP);
		*(rp++) = cpu_to_le32(0);
		*(rp++) = cpu_to_le32(0); /* bits 63-32 */
	}

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	/* sync instruction */
	if (sync_line != NO_SYNC_LINE)
		*(rp++) = cpu_to_le32(RISC_RESYNC | sync_line);

	/* scan lines */
	sg = sglist;
	for (line = 0; line < lines; line++) {
		while (offset && offset >= sg_dma_len(sg)) {
			offset -= sg_dma_len(sg);
			sg++;
		}
1083 1084 1085 1086 1087 1088

		if (lpi && line > 0 && !(line % lpi))
			sol = RISC_SOL | RISC_IRQ1 | RISC_CNT_INC;
		else
			sol = RISC_SOL;

1089 1090
		if (bpl <= sg_dma_len(sg)-offset) {
			/* fits into current chunk */
1091
			*(rp++) = cpu_to_le32(RISC_WRITE|sol|RISC_EOL|bpl);
1092 1093 1094
			*(rp++) = cpu_to_le32(sg_dma_address(sg)+offset);
			*(rp++) = cpu_to_le32(0); /* bits 63-32 */
			offset += bpl;
1095 1096 1097
		} else {
			/* scanline needs to be split */
			todo = bpl;
1098
			*(rp++) = cpu_to_le32(RISC_WRITE|sol|
1099
					    (sg_dma_len(sg)-offset));
1100 1101
			*(rp++) = cpu_to_le32(sg_dma_address(sg)+offset);
			*(rp++) = cpu_to_le32(0); /* bits 63-32 */
1102 1103 1104 1105
			todo -= (sg_dma_len(sg)-offset);
			offset = 0;
			sg++;
			while (todo > sg_dma_len(sg)) {
1106
				*(rp++) = cpu_to_le32(RISC_WRITE|
1107
						    sg_dma_len(sg));
1108 1109
				*(rp++) = cpu_to_le32(sg_dma_address(sg));
				*(rp++) = cpu_to_le32(0); /* bits 63-32 */
1110 1111 1112
				todo -= sg_dma_len(sg);
				sg++;
			}
1113 1114 1115
			*(rp++) = cpu_to_le32(RISC_WRITE|RISC_EOL|todo);
			*(rp++) = cpu_to_le32(sg_dma_address(sg));
			*(rp++) = cpu_to_le32(0); /* bits 63-32 */
1116 1117 1118 1119 1120 1121 1122 1123
			offset += todo;
		}
		offset += padding;
	}

	return rp;
}

1124
int cx23885_risc_buffer(struct pci_dev *pci, struct cx23885_riscmem *risc,
1125 1126 1127 1128 1129
			struct scatterlist *sglist, unsigned int top_offset,
			unsigned int bottom_offset, unsigned int bpl,
			unsigned int padding, unsigned int lines)
{
	u32 instructions, fields;
A
Al Viro 已提交
1130
	__le32 *rp;
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142

	fields = 0;
	if (UNSET != top_offset)
		fields++;
	if (UNSET != bottom_offset)
		fields++;

	/* estimate risc mem: worst case is one write per page border +
	   one write per scan line + syncs + jump (all 2 dwords).  Padding
	   can cause next bpl to start close to a page border.  First DMA
	   region may be smaller than PAGE_SIZE */
	/* write and jump need and extra dword */
1143 1144
	instructions  = fields * (1 + ((bpl + padding) * lines)
		/ PAGE_SIZE + lines);
H
Hans Verkuil 已提交
1145
	instructions += 5;
1146 1147 1148 1149
	risc->size = instructions * 12;
	risc->cpu = pci_alloc_consistent(pci, risc->size, &risc->dma);
	if (risc->cpu == NULL)
		return -ENOMEM;
1150 1151 1152 1153 1154

	/* write risc instructions */
	rp = risc->cpu;
	if (UNSET != top_offset)
		rp = cx23885_risc_field(rp, sglist, top_offset, 0,
H
Hans Verkuil 已提交
1155
					bpl, padding, lines, 0, true);
1156 1157
	if (UNSET != bottom_offset)
		rp = cx23885_risc_field(rp, sglist, bottom_offset, 0x200,
H
Hans Verkuil 已提交
1158
					bpl, padding, lines, 0, UNSET == top_offset);
1159 1160 1161

	/* save pointer to jmp instruction address */
	risc->jmp = rp;
1162
	BUG_ON((risc->jmp - risc->cpu + 2) * sizeof(*risc->cpu) > risc->size);
1163 1164
	return 0;
}
1165

1166
int cx23885_risc_databuffer(struct pci_dev *pci,
1167
				   struct cx23885_riscmem *risc,
A
Adrian Bunk 已提交
1168 1169
				   struct scatterlist *sglist,
				   unsigned int bpl,
1170
				   unsigned int lines, unsigned int lpi)
1171 1172
{
	u32 instructions;
A
Al Viro 已提交
1173
	__le32 *rp;
1174 1175 1176 1177 1178 1179 1180

	/* estimate risc mem: worst case is one write per page border +
	   one write per scan line + syncs + jump (all 2 dwords).  Here
	   there is no padding and no sync.  First DMA region may be smaller
	   than PAGE_SIZE */
	/* Jump and write need an extra dword */
	instructions  = 1 + (bpl * lines) / PAGE_SIZE + lines;
H
Hans Verkuil 已提交
1181
	instructions += 4;
1182

1183 1184 1185 1186
	risc->size = instructions * 12;
	risc->cpu = pci_alloc_consistent(pci, risc->size, &risc->dma);
	if (risc->cpu == NULL)
		return -ENOMEM;
1187 1188 1189

	/* write risc instructions */
	rp = risc->cpu;
1190
	rp = cx23885_risc_field(rp, sglist, 0, NO_SYNC_LINE,
H
Hans Verkuil 已提交
1191
				bpl, 0, lines, lpi, lpi == 0);
1192 1193 1194

	/* save pointer to jmp instruction address */
	risc->jmp = rp;
1195
	BUG_ON((risc->jmp - risc->cpu + 2) * sizeof(*risc->cpu) > risc->size);
1196 1197 1198
	return 0;
}

1199
int cx23885_risc_vbibuffer(struct pci_dev *pci, struct cx23885_riscmem *risc,
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
			struct scatterlist *sglist, unsigned int top_offset,
			unsigned int bottom_offset, unsigned int bpl,
			unsigned int padding, unsigned int lines)
{
	u32 instructions, fields;
	__le32 *rp;

	fields = 0;
	if (UNSET != top_offset)
		fields++;
	if (UNSET != bottom_offset)
		fields++;

	/* estimate risc mem: worst case is one write per page border +
	   one write per scan line + syncs + jump (all 2 dwords).  Padding
	   can cause next bpl to start close to a page border.  First DMA
	   region may be smaller than PAGE_SIZE */
	/* write and jump need and extra dword */
	instructions  = fields * (1 + ((bpl + padding) * lines)
		/ PAGE_SIZE + lines);
H
Hans Verkuil 已提交
1220
	instructions += 5;
1221 1222 1223 1224
	risc->size = instructions * 12;
	risc->cpu = pci_alloc_consistent(pci, risc->size, &risc->dma);
	if (risc->cpu == NULL)
		return -ENOMEM;
1225 1226 1227 1228 1229 1230
	/* write risc instructions */
	rp = risc->cpu;

	/* Sync to line 6, so US CC line 21 will appear in line '12'
	 * in the userland vbi payload */
	if (UNSET != top_offset)
H
Hans Verkuil 已提交
1231
		rp = cx23885_risc_field(rp, sglist, top_offset, 0,
H
Hans Verkuil 已提交
1232
					bpl, padding, lines, 0, true);
1233 1234

	if (UNSET != bottom_offset)
H
Hans Verkuil 已提交
1235
		rp = cx23885_risc_field(rp, sglist, bottom_offset, 0x200,
H
Hans Verkuil 已提交
1236
					bpl, padding, lines, 0, UNSET == top_offset);
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246



	/* save pointer to jmp instruction address */
	risc->jmp = rp;
	BUG_ON((risc->jmp - risc->cpu + 2) * sizeof(*risc->cpu) > risc->size);
	return 0;
}


H
Hans Verkuil 已提交
1247
void cx23885_free_buffer(struct cx23885_dev *dev, struct cx23885_buffer *buf)
1248
{
1249 1250
	struct cx23885_riscmem *risc = &buf->risc;

1251
	BUG_ON(in_interrupt());
1252
	pci_free_consistent(dev->pci, risc->size, risc->cpu, risc->dma);
1253 1254
}

1255 1256 1257 1258
static void cx23885_tsport_reg_dump(struct cx23885_tsport *port)
{
	struct cx23885_dev *dev = port->dev;

1259 1260
	dprintk(1, "%s() Register Dump\n", __func__);
	dprintk(1, "%s() DEV_CNTRL2               0x%08X\n", __func__,
1261
		cx_read(DEV_CNTRL2));
1262
	dprintk(1, "%s() PCI_INT_MSK              0x%08X\n", __func__,
1263
		cx23885_irq_get_mask(dev));
1264
	dprintk(1, "%s() AUD_INT_INT_MSK          0x%08X\n", __func__,
1265
		cx_read(AUDIO_INT_INT_MSK));
1266
	dprintk(1, "%s() AUD_INT_DMA_CTL          0x%08X\n", __func__,
1267
		cx_read(AUD_INT_DMA_CTL));
1268
	dprintk(1, "%s() AUD_EXT_INT_MSK          0x%08X\n", __func__,
1269
		cx_read(AUDIO_EXT_INT_MSK));
1270
	dprintk(1, "%s() AUD_EXT_DMA_CTL          0x%08X\n", __func__,
1271
		cx_read(AUD_EXT_DMA_CTL));
1272
	dprintk(1, "%s() PAD_CTRL                 0x%08X\n", __func__,
1273
		cx_read(PAD_CTRL));
1274
	dprintk(1, "%s() ALT_PIN_OUT_SEL          0x%08X\n", __func__,
1275
		cx_read(ALT_PIN_OUT_SEL));
1276
	dprintk(1, "%s() GPIO2                    0x%08X\n", __func__,
1277
		cx_read(GPIO2));
1278
	dprintk(1, "%s() gpcnt(0x%08X)          0x%08X\n", __func__,
1279
		port->reg_gpcnt, cx_read(port->reg_gpcnt));
1280
	dprintk(1, "%s() gpcnt_ctl(0x%08X)      0x%08x\n", __func__,
1281
		port->reg_gpcnt_ctl, cx_read(port->reg_gpcnt_ctl));
1282
	dprintk(1, "%s() dma_ctl(0x%08X)        0x%08x\n", __func__,
1283
		port->reg_dma_ctl, cx_read(port->reg_dma_ctl));
1284 1285 1286
	if (port->reg_src_sel)
		dprintk(1, "%s() src_sel(0x%08X)        0x%08x\n", __func__,
			port->reg_src_sel, cx_read(port->reg_src_sel));
1287
	dprintk(1, "%s() lngth(0x%08X)          0x%08x\n", __func__,
1288
		port->reg_lngth, cx_read(port->reg_lngth));
1289
	dprintk(1, "%s() hw_sop_ctrl(0x%08X)    0x%08x\n", __func__,
1290
		port->reg_hw_sop_ctrl, cx_read(port->reg_hw_sop_ctrl));
1291
	dprintk(1, "%s() gen_ctrl(0x%08X)       0x%08x\n", __func__,
1292
		port->reg_gen_ctrl, cx_read(port->reg_gen_ctrl));
1293
	dprintk(1, "%s() bd_pkt_status(0x%08X)  0x%08x\n", __func__,
1294
		port->reg_bd_pkt_status, cx_read(port->reg_bd_pkt_status));
1295
	dprintk(1, "%s() sop_status(0x%08X)     0x%08x\n", __func__,
1296
		port->reg_sop_status, cx_read(port->reg_sop_status));
1297
	dprintk(1, "%s() fifo_ovfl_stat(0x%08X) 0x%08x\n", __func__,
1298
		port->reg_fifo_ovfl_stat, cx_read(port->reg_fifo_ovfl_stat));
1299
	dprintk(1, "%s() vld_misc(0x%08X)       0x%08x\n", __func__,
1300
		port->reg_vld_misc, cx_read(port->reg_vld_misc));
1301
	dprintk(1, "%s() ts_clk_en(0x%08X)      0x%08x\n", __func__,
1302
		port->reg_ts_clk_en, cx_read(port->reg_ts_clk_en));
1303
	dprintk(1, "%s() ts_int_msk(0x%08X)     0x%08x\n", __func__,
1304 1305 1306
		port->reg_ts_int_msk, cx_read(port->reg_ts_int_msk));
}

H
Hans Verkuil 已提交
1307
int cx23885_start_dma(struct cx23885_tsport *port,
1308 1309
			     struct cx23885_dmaqueue *q,
			     struct cx23885_buffer   *buf)
1310 1311
{
	struct cx23885_dev *dev = port->dev;
1312
	u32 reg;
1313

1314
	dprintk(1, "%s() w: %d, h: %d, f: %d\n", __func__,
H
Hans Verkuil 已提交
1315
		dev->width, dev->height, dev->field);
1316

1317 1318 1319
	/* Stop the fifo and risc engine for this port */
	cx_clear(port->reg_dma_ctl, port->dma_ctl_val);

1320 1321
	/* setup fifo + format */
	cx23885_sram_channel_setup(dev,
1322
				   &dev->sram_channels[port->sram_chno],
1323
				   port->ts_packet_size, buf->risc.dma);
1324 1325 1326
	if (debug > 5) {
		cx23885_sram_channel_dump(dev,
			&dev->sram_channels[port->sram_chno]);
1327
		cx23885_risc_disasm(port, &buf->risc);
1328
	}
1329 1330

	/* write TS length to chip */
H
Hans Verkuil 已提交
1331
	cx_write(port->reg_lngth, port->ts_packet_size);
1332

1333 1334 1335
	if ((!(cx23885_boards[dev->board].portb & CX23885_MPEG_DVB)) &&
		(!(cx23885_boards[dev->board].portc & CX23885_MPEG_DVB))) {
		printk("%s() Unsupported .portb/c (0x%08x)/(0x%08x)\n",
1336
			__func__,
1337
			cx23885_boards[dev->board].portb,
1338
			cx23885_boards[dev->board].portc);
1339 1340 1341
		return -EINVAL;
	}

1342 1343 1344
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
		cx23885_av_clk(dev, 0);

1345 1346
	udelay(100);

1347
	/* If the port supports SRC SELECT, configure it */
1348
	if (port->reg_src_sel)
1349 1350
		cx_write(port->reg_src_sel, port->src_sel_val);

1351
	cx_write(port->reg_hw_sop_ctrl, port->hw_sop_ctrl_val);
1352
	cx_write(port->reg_ts_clk_en, port->ts_clk_en_val);
1353
	cx_write(port->reg_vld_misc, port->vld_misc_val);
1354 1355 1356
	cx_write(port->reg_gen_ctrl, port->gen_ctrl_val);
	udelay(100);

1357
	/* NOTE: this is 2 (reserved) for portb, does it matter? */
1358 1359
	/* reset counter to zero */
	cx_write(port->reg_gpcnt_ctl, 3);
H
Hans Verkuil 已提交
1360
	q->count = 0;
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
	/* Set VIDB pins to input */
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB) {
		reg = cx_read(PAD_CTRL);
		reg &= ~0x3; /* Clear TS1_OE & TS1_SOP_OE */
		cx_write(PAD_CTRL, reg);
	}

	/* Set VIDC pins to input */
	if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB) {
		reg = cx_read(PAD_CTRL);
		reg &= ~0x4; /* Clear TS2_SOP_OE */
		cx_write(PAD_CTRL, reg);
	}

	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390

		reg = cx_read(PAD_CTRL);
		reg = reg & ~0x1;    /* Clear TS1_OE */

		/* FIXME, bit 2 writing here is questionable */
		/* set TS1_SOP_OE and TS1_OE_HI */
		reg = reg | 0xa;
		cx_write(PAD_CTRL, reg);

		/* FIXME and these two registers should be documented. */
		cx_write(CLK_DELAY, cx_read(CLK_DELAY) | 0x80000011);
		cx_write(ALT_PIN_OUT_SEL, 0x10100045);
	}

1391
	switch (dev->bridge) {
1392
	case CX23885_BRIDGE_885:
1393
	case CX23885_BRIDGE_887:
1394
	case CX23885_BRIDGE_888:
1395
		/* enable irqs */
1396
		dprintk(1, "%s() enabling TS int's and DMA\n", __func__);
1397 1398
		cx_set(port->reg_ts_int_msk,  port->ts_int_msk_val);
		cx_set(port->reg_dma_ctl, port->dma_ctl_val);
1399 1400
		cx23885_irq_add(dev, port->pci_irqmask);
		cx23885_irq_enable_all(dev);
1401 1402
		break;
	default:
1403
		BUG();
1404 1405 1406 1407
	}

	cx_set(DEV_CNTRL2, (1<<5)); /* Enable RISC controller */

1408 1409 1410
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
		cx23885_av_clk(dev, 1);

1411 1412 1413
	if (debug > 4)
		cx23885_tsport_reg_dump(port);

1414 1415 1416 1417 1418 1419
	return 0;
}

static int cx23885_stop_dma(struct cx23885_tsport *port)
{
	struct cx23885_dev *dev = port->dev;
1420 1421
	u32 reg;

1422
	dprintk(1, "%s()\n", __func__);
1423 1424 1425 1426 1427

	/* Stop interrupts and DMA */
	cx_clear(port->reg_ts_int_msk, port->ts_int_msk_val);
	cx_clear(port->reg_dma_ctl, port->dma_ctl_val);

1428
	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER) {
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445

		reg = cx_read(PAD_CTRL);

		/* Set TS1_OE */
		reg = reg | 0x1;

		/* clear TS1_SOP_OE and TS1_OE_HI */
		reg = reg & ~0xa;
		cx_write(PAD_CTRL, reg);
		cx_write(port->reg_src_sel, 0);
		cx_write(port->reg_gen_ctrl, 8);

	}

	if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
		cx23885_av_clk(dev, 0);

1446 1447 1448 1449 1450
	return 0;
}

/* ------------------------------------------------------------------ */

H
Hans Verkuil 已提交
1451
int cx23885_buf_prepare(struct cx23885_buffer *buf, struct cx23885_tsport *port)
1452 1453 1454
{
	struct cx23885_dev *dev = port->dev;
	int size = port->ts_packet_size * port->ts_packet_count;
H
Hans Verkuil 已提交
1455
	struct sg_table *sgt = vb2_dma_sg_plane_desc(&buf->vb, 0);
1456 1457
	int rc;

1458
	dprintk(1, "%s: %p\n", __func__, buf);
H
Hans Verkuil 已提交
1459
	if (vb2_plane_size(&buf->vb, 0) < size)
1460
		return -EINVAL;
H
Hans Verkuil 已提交
1461
	vb2_set_plane_payload(&buf->vb, 0, size);
1462

H
Hans Verkuil 已提交
1463 1464 1465
	rc = dma_map_sg(&dev->pci->dev, sgt->sgl, sgt->nents, DMA_FROM_DEVICE);
	if (!rc)
		return -EIO;
1466

H
Hans Verkuil 已提交
1467 1468 1469 1470
	cx23885_risc_databuffer(dev->pci, &buf->risc,
				sgt->sgl,
				port->ts_packet_size, port->ts_packet_count, 0);
	return 0;
1471 1472
}

H
Hans Verkuil 已提交
1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
/*
 * The risc program for each buffer works as follows: it starts with a simple
 * 'JUMP to addr + 12', which is effectively a NOP. Then the code to DMA the
 * buffer follows and at the end we have a JUMP back to the start + 12 (skipping
 * the initial JUMP).
 *
 * This is the risc program of the first buffer to be queued if the active list
 * is empty and it just keeps DMAing this buffer without generating any
 * interrupts.
 *
 * If a new buffer is added then the initial JUMP in the code for that buffer
 * will generate an interrupt which signals that the previous buffer has been
 * DMAed successfully and that it can be returned to userspace.
 *
 * It also sets the final jump of the previous buffer to the start of the new
 * buffer, thus chaining the new buffer into the DMA chain. This is a single
 * atomic u32 write, so there is no race condition.
 *
 * The end-result of all this that you only get an interrupt when a buffer
 * is ready, so the control flow is very easy.
 */
1494 1495 1496 1497 1498
void cx23885_buf_queue(struct cx23885_tsport *port, struct cx23885_buffer *buf)
{
	struct cx23885_buffer    *prev;
	struct cx23885_dev *dev = port->dev;
	struct cx23885_dmaqueue  *cx88q = &port->mpegq;
H
Hans Verkuil 已提交
1499
	unsigned long flags;
1500

H
Hans Verkuil 已提交
1501 1502 1503
	buf->risc.cpu[1] = cpu_to_le32(buf->risc.dma + 12);
	buf->risc.jmp[0] = cpu_to_le32(RISC_JUMP | RISC_CNT_INC);
	buf->risc.jmp[1] = cpu_to_le32(buf->risc.dma + 12);
1504 1505
	buf->risc.jmp[2] = cpu_to_le32(0); /* bits 63-32 */

H
Hans Verkuil 已提交
1506
	spin_lock_irqsave(&dev->slock, flags);
1507
	if (list_empty(&cx88q->active)) {
H
Hans Verkuil 已提交
1508
		list_add_tail(&buf->queue, &cx88q->active);
1509
		dprintk(1, "[%p/%d] %s - first active\n",
H
Hans Verkuil 已提交
1510
			buf, buf->vb.v4l2_buf.index, __func__);
1511
	} else {
H
Hans Verkuil 已提交
1512
		buf->risc.cpu[0] |= cpu_to_le32(RISC_IRQ1);
1513
		prev = list_entry(cx88q->active.prev, struct cx23885_buffer,
H
Hans Verkuil 已提交
1514 1515
				  queue);
		list_add_tail(&buf->queue, &cx88q->active);
1516
		prev->risc.jmp[1] = cpu_to_le32(buf->risc.dma);
1517
		dprintk(1, "[%p/%d] %s - append to active\n",
H
Hans Verkuil 已提交
1518
			 buf, buf->vb.v4l2_buf.index, __func__);
1519
	}
H
Hans Verkuil 已提交
1520
	spin_unlock_irqrestore(&dev->slock, flags);
1521 1522 1523 1524
}

/* ----------------------------------------------------------- */

H
Hans Verkuil 已提交
1525
static void do_cancel_buffers(struct cx23885_tsport *port, char *reason)
1526 1527 1528 1529 1530 1531
{
	struct cx23885_dev *dev = port->dev;
	struct cx23885_dmaqueue *q = &port->mpegq;
	struct cx23885_buffer *buf;
	unsigned long flags;

1532
	spin_lock_irqsave(&port->slock, flags);
1533
	while (!list_empty(&q->active)) {
1534
		buf = list_entry(q->active.next, struct cx23885_buffer,
H
Hans Verkuil 已提交
1535 1536 1537
				 queue);
		list_del(&buf->queue);
		vb2_buffer_done(&buf->vb, VB2_BUF_STATE_ERROR);
1538
		dprintk(1, "[%p/%d] %s - dma=0x%08lx\n",
H
Hans Verkuil 已提交
1539
			buf, buf->vb.v4l2_buf.index, reason, (unsigned long)buf->risc.dma);
1540
	}
1541
	spin_unlock_irqrestore(&port->slock, flags);
1542 1543
}

1544 1545 1546
void cx23885_cancel_buffers(struct cx23885_tsport *port)
{
	struct cx23885_dev *dev = port->dev;
1547

1548
	dprintk(1, "%s()\n", __func__);
1549
	cx23885_stop_dma(port);
H
Hans Verkuil 已提交
1550
	do_cancel_buffers(port, "cancel");
1551 1552
}

1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
int cx23885_irq_417(struct cx23885_dev *dev, u32 status)
{
	/* FIXME: port1 assumption here. */
	struct cx23885_tsport *port = &dev->ts1;
	int count = 0;
	int handled = 0;

	if (status == 0)
		return handled;

	count = cx_read(port->reg_gpcnt);
	dprintk(7, "status: 0x%08x  mask: 0x%08x count: 0x%x\n",
		status, cx_read(port->reg_ts_int_msk), count);

	if ((status & VID_B_MSK_BAD_PKT)         ||
		(status & VID_B_MSK_OPC_ERR)     ||
		(status & VID_B_MSK_VBI_OPC_ERR) ||
		(status & VID_B_MSK_SYNC)        ||
		(status & VID_B_MSK_VBI_SYNC)    ||
		(status & VID_B_MSK_OF)          ||
		(status & VID_B_MSK_VBI_OF)) {
		printk(KERN_ERR "%s: V4L mpeg risc op code error, status "
			"= 0x%x\n", dev->name, status);
		if (status & VID_B_MSK_BAD_PKT)
			dprintk(1, "        VID_B_MSK_BAD_PKT\n");
		if (status & VID_B_MSK_OPC_ERR)
			dprintk(1, "        VID_B_MSK_OPC_ERR\n");
		if (status & VID_B_MSK_VBI_OPC_ERR)
			dprintk(1, "        VID_B_MSK_VBI_OPC_ERR\n");
		if (status & VID_B_MSK_SYNC)
			dprintk(1, "        VID_B_MSK_SYNC\n");
		if (status & VID_B_MSK_VBI_SYNC)
			dprintk(1, "        VID_B_MSK_VBI_SYNC\n");
		if (status & VID_B_MSK_OF)
			dprintk(1, "        VID_B_MSK_OF\n");
		if (status & VID_B_MSK_VBI_OF)
			dprintk(1, "        VID_B_MSK_VBI_OF\n");

		cx_clear(port->reg_dma_ctl, port->dma_ctl_val);
		cx23885_sram_channel_dump(dev,
			&dev->sram_channels[port->sram_chno]);
		cx23885_417_check_encoder(dev);
	} else if (status & VID_B_MSK_RISCI1) {
		dprintk(7, "        VID_B_MSK_RISCI1\n");
		spin_lock(&port->slock);
		cx23885_wakeup(port, &port->mpegq, count);
		spin_unlock(&port->slock);
	}
	if (status) {
		cx_write(port->reg_ts_int_stat, status);
		handled = 1;
	}

	return handled;
}

1609 1610 1611 1612 1613 1614
static int cx23885_irq_ts(struct cx23885_tsport *port, u32 status)
{
	struct cx23885_dev *dev = port->dev;
	int handled = 0;
	u32 count;

1615 1616 1617
	if ((status & VID_BC_MSK_OPC_ERR) ||
		(status & VID_BC_MSK_BAD_PKT) ||
		(status & VID_BC_MSK_SYNC) ||
1618 1619
		(status & VID_BC_MSK_OF)) {

1620
		if (status & VID_BC_MSK_OPC_ERR)
1621 1622 1623
			dprintk(7, " (VID_BC_MSK_OPC_ERR 0x%08x)\n",
				VID_BC_MSK_OPC_ERR);

1624
		if (status & VID_BC_MSK_BAD_PKT)
1625 1626 1627
			dprintk(7, " (VID_BC_MSK_BAD_PKT 0x%08x)\n",
				VID_BC_MSK_BAD_PKT);

1628
		if (status & VID_BC_MSK_SYNC)
1629 1630 1631
			dprintk(7, " (VID_BC_MSK_SYNC    0x%08x)\n",
				VID_BC_MSK_SYNC);

1632
		if (status & VID_BC_MSK_OF)
1633 1634
			dprintk(7, " (VID_BC_MSK_OF      0x%08x)\n",
				VID_BC_MSK_OF);
1635 1636 1637 1638

		printk(KERN_ERR "%s: mpeg risc op code error\n", dev->name);

		cx_clear(port->reg_dma_ctl, port->dma_ctl_val);
1639 1640
		cx23885_sram_channel_dump(dev,
			&dev->sram_channels[port->sram_chno]);
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659

	} else if (status & VID_BC_MSK_RISCI1) {

		dprintk(7, " (RISCI1            0x%08x)\n", VID_BC_MSK_RISCI1);

		spin_lock(&port->slock);
		count = cx_read(port->reg_gpcnt);
		cx23885_wakeup(port, &port->mpegq, count);
		spin_unlock(&port->slock);

	}
	if (status) {
		cx_write(port->reg_ts_int_stat, status);
		handled = 1;
	}

	return handled;
}

1660
static irqreturn_t cx23885_irq(int irq, void *dev_id)
1661 1662
{
	struct cx23885_dev *dev = dev_id;
1663 1664
	struct cx23885_tsport *ts1 = &dev->ts1;
	struct cx23885_tsport *ts2 = &dev->ts2;
1665
	u32 pci_status, pci_mask;
1666
	u32 vida_status, vida_mask;
1667
	u32 audint_status, audint_mask;
1668
	u32 ts1_status, ts1_mask;
1669
	u32 ts2_status, ts2_mask;
1670
	int vida_count = 0, ts1_count = 0, ts2_count = 0, handled = 0;
1671
	int audint_count = 0;
1672
	bool subdev_handled;
1673 1674

	pci_status = cx_read(PCI_INT_STAT);
1675
	pci_mask = cx23885_irq_get_mask(dev);
1676 1677
	vida_status = cx_read(VID_A_INT_STAT);
	vida_mask = cx_read(VID_A_INT_MSK);
1678 1679
	audint_status = cx_read(AUDIO_INT_INT_STAT);
	audint_mask = cx_read(AUDIO_INT_INT_MSK);
1680 1681
	ts1_status = cx_read(VID_B_INT_STAT);
	ts1_mask = cx_read(VID_B_INT_MSK);
1682 1683 1684
	ts2_status = cx_read(VID_C_INT_STAT);
	ts2_mask = cx_read(VID_C_INT_MSK);

1685
	if ((pci_status == 0) && (ts2_status == 0) && (ts1_status == 0))
1686 1687
		goto out;

1688
	vida_count = cx_read(VID_A_GPCNT);
1689
	audint_count = cx_read(AUD_INT_A_GPCNT);
1690 1691
	ts1_count = cx_read(ts1->reg_gpcnt);
	ts2_count = cx_read(ts2->reg_gpcnt);
1692 1693 1694 1695
	dprintk(7, "pci_status: 0x%08x  pci_mask: 0x%08x\n",
		pci_status, pci_mask);
	dprintk(7, "vida_status: 0x%08x vida_mask: 0x%08x count: 0x%x\n",
		vida_status, vida_mask, vida_count);
1696 1697
	dprintk(7, "audint_status: 0x%08x audint_mask: 0x%08x count: 0x%x\n",
		audint_status, audint_mask, audint_count);
1698 1699 1700 1701
	dprintk(7, "ts1_status: 0x%08x  ts1_mask: 0x%08x count: 0x%x\n",
		ts1_status, ts1_mask, ts1_count);
	dprintk(7, "ts2_status: 0x%08x  ts2_mask: 0x%08x count: 0x%x\n",
		ts2_status, ts2_mask, ts2_count);
1702

1703 1704 1705 1706 1707
	if (pci_status & (PCI_MSK_RISC_RD | PCI_MSK_RISC_WR |
			  PCI_MSK_AL_RD   | PCI_MSK_AL_WR   | PCI_MSK_APB_DMA |
			  PCI_MSK_VID_C   | PCI_MSK_VID_B   | PCI_MSK_VID_A   |
			  PCI_MSK_AUD_INT | PCI_MSK_AUD_EXT |
			  PCI_MSK_GPIO0   | PCI_MSK_GPIO1   |
1708
			  PCI_MSK_AV_CORE | PCI_MSK_IR)) {
1709 1710

		if (pci_status & PCI_MSK_RISC_RD)
1711 1712 1713
			dprintk(7, " (PCI_MSK_RISC_RD   0x%08x)\n",
				PCI_MSK_RISC_RD);

1714
		if (pci_status & PCI_MSK_RISC_WR)
1715 1716 1717
			dprintk(7, " (PCI_MSK_RISC_WR   0x%08x)\n",
				PCI_MSK_RISC_WR);

1718
		if (pci_status & PCI_MSK_AL_RD)
1719 1720 1721
			dprintk(7, " (PCI_MSK_AL_RD     0x%08x)\n",
				PCI_MSK_AL_RD);

1722
		if (pci_status & PCI_MSK_AL_WR)
1723 1724 1725
			dprintk(7, " (PCI_MSK_AL_WR     0x%08x)\n",
				PCI_MSK_AL_WR);

1726
		if (pci_status & PCI_MSK_APB_DMA)
1727 1728 1729
			dprintk(7, " (PCI_MSK_APB_DMA   0x%08x)\n",
				PCI_MSK_APB_DMA);

1730
		if (pci_status & PCI_MSK_VID_C)
1731 1732 1733
			dprintk(7, " (PCI_MSK_VID_C     0x%08x)\n",
				PCI_MSK_VID_C);

1734
		if (pci_status & PCI_MSK_VID_B)
1735 1736 1737
			dprintk(7, " (PCI_MSK_VID_B     0x%08x)\n",
				PCI_MSK_VID_B);

1738
		if (pci_status & PCI_MSK_VID_A)
1739 1740 1741
			dprintk(7, " (PCI_MSK_VID_A     0x%08x)\n",
				PCI_MSK_VID_A);

1742
		if (pci_status & PCI_MSK_AUD_INT)
1743 1744 1745
			dprintk(7, " (PCI_MSK_AUD_INT   0x%08x)\n",
				PCI_MSK_AUD_INT);

1746
		if (pci_status & PCI_MSK_AUD_EXT)
1747 1748
			dprintk(7, " (PCI_MSK_AUD_EXT   0x%08x)\n",
				PCI_MSK_AUD_EXT);
1749

1750 1751 1752 1753 1754 1755 1756
		if (pci_status & PCI_MSK_GPIO0)
			dprintk(7, " (PCI_MSK_GPIO0     0x%08x)\n",
				PCI_MSK_GPIO0);

		if (pci_status & PCI_MSK_GPIO1)
			dprintk(7, " (PCI_MSK_GPIO1     0x%08x)\n",
				PCI_MSK_GPIO1);
1757

1758 1759 1760 1761
		if (pci_status & PCI_MSK_AV_CORE)
			dprintk(7, " (PCI_MSK_AV_CORE   0x%08x)\n",
				PCI_MSK_AV_CORE);

1762 1763 1764
		if (pci_status & PCI_MSK_IR)
			dprintk(7, " (PCI_MSK_IR        0x%08x)\n",
				PCI_MSK_IR);
1765 1766
	}

1767 1768 1769
	if (cx23885_boards[dev->board].ci_type == 1 &&
			(pci_status & (PCI_MSK_GPIO1 | PCI_MSK_GPIO0)))
		handled += netup_ci_slot_status(dev, pci_status);
1770

1771 1772 1773
	if (cx23885_boards[dev->board].ci_type == 2 &&
			(pci_status & PCI_MSK_GPIO0))
		handled += altera_ci_irq(dev);
1774

1775 1776 1777
	if (ts1_status) {
		if (cx23885_boards[dev->board].portb == CX23885_MPEG_DVB)
			handled += cx23885_irq_ts(ts1, ts1_status);
1778 1779 1780
		else
		if (cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER)
			handled += cx23885_irq_417(dev, ts1_status);
1781 1782 1783 1784 1785
	}

	if (ts2_status) {
		if (cx23885_boards[dev->board].portc == CX23885_MPEG_DVB)
			handled += cx23885_irq_ts(ts2, ts2_status);
1786 1787 1788
		else
		if (cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER)
			handled += cx23885_irq_417(dev, ts2_status);
1789
	}
1790

1791 1792
	if (vida_status)
		handled += cx23885_video_irq(dev, vida_status);
1793

1794 1795 1796
	if (audint_status)
		handled += cx23885_audio_irq(dev, audint_status, audint_mask);

1797
	if (pci_status & PCI_MSK_IR) {
1798
		subdev_handled = false;
1799
		v4l2_subdev_call(dev->sd_ir, core, interrupt_service_routine,
1800 1801 1802 1803 1804
				 pci_status, &subdev_handled);
		if (subdev_handled)
			handled++;
	}

1805 1806
	if ((pci_status & pci_mask) & PCI_MSK_AV_CORE) {
		cx23885_irq_disable(dev, PCI_MSK_AV_CORE);
1807
		schedule_work(&dev->cx25840_work);
1808
		handled++;
1809 1810
	}

1811 1812
	if (handled)
		cx_write(PCI_INT_STAT, pci_status);
1813 1814 1815 1816
out:
	return IRQ_RETVAL(handled);
}

1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
static void cx23885_v4l2_dev_notify(struct v4l2_subdev *sd,
				    unsigned int notification, void *arg)
{
	struct cx23885_dev *dev;

	if (sd == NULL)
		return;

	dev = to_cx23885(sd->v4l2_dev);

	switch (notification) {
1828
	case V4L2_SUBDEV_IR_RX_NOTIFY: /* Possibly called in an IRQ context */
1829 1830 1831
		if (sd == dev->sd_ir)
			cx23885_ir_rx_v4l2_dev_notify(sd, *(u32 *)arg);
		break;
1832
	case V4L2_SUBDEV_IR_TX_NOTIFY: /* Possibly called in an IRQ context */
1833 1834 1835 1836 1837 1838 1839 1840
		if (sd == dev->sd_ir)
			cx23885_ir_tx_v4l2_dev_notify(sd, *(u32 *)arg);
		break;
	}
}

static void cx23885_v4l2_dev_notify_init(struct cx23885_dev *dev)
{
1841
	INIT_WORK(&dev->cx25840_work, cx23885_av_work_handler);
1842 1843 1844 1845 1846
	INIT_WORK(&dev->ir_rx_work, cx23885_ir_rx_work_handler);
	INIT_WORK(&dev->ir_tx_work, cx23885_ir_tx_work_handler);
	dev->v4l2_dev.notify = cx23885_v4l2_dev_notify;
}

1847
static inline int encoder_on_portb(struct cx23885_dev *dev)
1848 1849 1850 1851
{
	return cx23885_boards[dev->board].portb == CX23885_MPEG_ENCODER;
}

1852
static inline int encoder_on_portc(struct cx23885_dev *dev)
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
{
	return cx23885_boards[dev->board].portc == CX23885_MPEG_ENCODER;
}

/* Mask represents 32 different GPIOs, GPIO's are split into multiple
 * registers depending on the board configuration (and whether the
 * 417 encoder (wi it's own GPIO's) are present. Each GPIO bit will
 * be pushed into the correct hardware register, regardless of the
 * physical location. Certain registers are shared so we sanity check
 * and report errors if we think we're tampering with a GPIo that might
 * be assigned to the encoder (and used for the host bus).
 *
 * GPIO  2 thru  0 - On the cx23885 bridge
 * GPIO 18 thru  3 - On the cx23417 host bus interface
 * GPIO 23 thru 19 - On the cx25840 a/v core
 */
void cx23885_gpio_set(struct cx23885_dev *dev, u32 mask)
{
	if (mask & 0x7)
		cx_set(GP0_IO, mask & 0x7);

	if (mask & 0x0007fff8) {
		if (encoder_on_portb(dev) || encoder_on_portc(dev))
			printk(KERN_ERR
				"%s: Setting GPIO on encoder ports\n",
				dev->name);
		cx_set(MC417_RWD, (mask & 0x0007fff8) >> 3);
	}

	/* TODO: 23-19 */
	if (mask & 0x00f80000)
		printk(KERN_INFO "%s: Unsupported\n", dev->name);
}

void cx23885_gpio_clear(struct cx23885_dev *dev, u32 mask)
{
	if (mask & 0x00000007)
		cx_clear(GP0_IO, mask & 0x7);

	if (mask & 0x0007fff8) {
		if (encoder_on_portb(dev) || encoder_on_portc(dev))
			printk(KERN_ERR
				"%s: Clearing GPIO moving on encoder ports\n",
				dev->name);
		cx_clear(MC417_RWD, (mask & 0x7fff8) >> 3);
	}

	/* TODO: 23-19 */
	if (mask & 0x00f80000)
		printk(KERN_INFO "%s: Unsupported\n", dev->name);
}

1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
u32 cx23885_gpio_get(struct cx23885_dev *dev, u32 mask)
{
	if (mask & 0x00000007)
		return (cx_read(GP0_IO) >> 8) & mask & 0x7;

	if (mask & 0x0007fff8) {
		if (encoder_on_portb(dev) || encoder_on_portc(dev))
			printk(KERN_ERR
				"%s: Reading GPIO moving on encoder ports\n",
				dev->name);
		return (cx_read(MC417_RWD) & ((mask & 0x7fff8) >> 3)) << 3;
	}

	/* TODO: 23-19 */
	if (mask & 0x00f80000)
		printk(KERN_INFO "%s: Unsupported\n", dev->name);

	return 0;
}

1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
void cx23885_gpio_enable(struct cx23885_dev *dev, u32 mask, int asoutput)
{
	if ((mask & 0x00000007) && asoutput)
		cx_set(GP0_IO, (mask & 0x7) << 16);
	else if ((mask & 0x00000007) && !asoutput)
		cx_clear(GP0_IO, (mask & 0x7) << 16);

	if (mask & 0x0007fff8) {
		if (encoder_on_portb(dev) || encoder_on_portc(dev))
			printk(KERN_ERR
				"%s: Enabling GPIO on encoder ports\n",
				dev->name);
	}

	/* MC417_OEN is active low for output, write 1 for an input */
	if ((mask & 0x0007fff8) && asoutput)
		cx_clear(MC417_OEN, (mask & 0x7fff8) >> 3);

	else if ((mask & 0x0007fff8) && !asoutput)
		cx_set(MC417_OEN, (mask & 0x7fff8) >> 3);

	/* TODO: 23-19 */
}

1949 1950
static int cx23885_initdev(struct pci_dev *pci_dev,
			   const struct pci_device_id *pci_id)
1951 1952
{
	struct cx23885_dev *dev;
1953
	struct v4l2_ctrl_handler *hdl;
1954 1955
	int err;

1956
	dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1957 1958 1959
	if (NULL == dev)
		return -ENOMEM;

1960 1961 1962 1963
	err = v4l2_device_register(&pci_dev->dev, &dev->v4l2_dev);
	if (err < 0)
		goto fail_free;

1964 1965 1966 1967 1968 1969 1970 1971
	hdl = &dev->ctrl_handler;
	v4l2_ctrl_handler_init(hdl, 6);
	if (hdl->error) {
		err = hdl->error;
		goto fail_ctrl;
	}
	dev->v4l2_dev.ctrl_handler = hdl;

1972 1973 1974
	/* Prepare to handle notifications from subdevices */
	cx23885_v4l2_dev_notify_init(dev);

1975 1976 1977 1978
	/* pci init */
	dev->pci = pci_dev;
	if (pci_enable_device(pci_dev)) {
		err = -EIO;
1979
		goto fail_ctrl;
1980 1981 1982 1983
	}

	if (cx23885_dev_setup(dev) < 0) {
		err = -EINVAL;
1984
		goto fail_ctrl;
1985 1986 1987
	}

	/* print pci info */
B
Bjørn Mork 已提交
1988
	dev->pci_rev = pci_dev->revision;
1989 1990 1991 1992
	pci_read_config_byte(pci_dev, PCI_LATENCY_TIMER,  &dev->pci_lat);
	printk(KERN_INFO "%s/0: found at %s, rev: %d, irq: %d, "
	       "latency: %d, mmio: 0x%llx\n", dev->name,
	       pci_name(pci_dev), dev->pci_rev, pci_dev->irq,
1993 1994
	       dev->pci_lat,
		(unsigned long long)pci_resource_start(pci_dev, 0));
1995 1996 1997 1998 1999

	pci_set_master(pci_dev);
	if (!pci_dma_supported(pci_dev, 0xffffffff)) {
		printk("%s/0: Oops: no 32bit PCI DMA ???\n", dev->name);
		err = -EIO;
2000
		goto fail_context;
2001 2002
	}

2003 2004 2005 2006 2007
	dev->alloc_ctx = vb2_dma_sg_init_ctx(&pci_dev->dev);
	if (IS_ERR(dev->alloc_ctx)) {
		err = PTR_ERR(dev->alloc_ctx);
		goto fail_context;
	}
2008
	err = request_irq(pci_dev->irq, cx23885_irq,
2009
			  IRQF_SHARED, dev->name, dev);
2010 2011 2012 2013 2014 2015
	if (err < 0) {
		printk(KERN_ERR "%s: can't get IRQ %d\n",
		       dev->name, pci_dev->irq);
		goto fail_irq;
	}

2016 2017
	switch (dev->board) {
	case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
2018 2019 2020 2021
		cx23885_irq_add_enable(dev, PCI_MSK_GPIO1 | PCI_MSK_GPIO0);
		break;
	case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
		cx23885_irq_add_enable(dev, PCI_MSK_GPIO0);
2022 2023
		break;
	}
2024

2025 2026 2027 2028 2029 2030
	/*
	 * The CX2388[58] IR controller can start firing interrupts when
	 * enabled, so these have to take place after the cx23885_irq() handler
	 * is hooked up by the call to request_irq() above.
	 */
	cx23885_ir_pci_int_enable(dev);
2031
	cx23885_input_init(dev);
2032

2033 2034 2035
	return 0;

fail_irq:
2036 2037
	vb2_dma_sg_cleanup_ctx(dev->alloc_ctx);
fail_context:
2038
	cx23885_dev_unregister(dev);
2039 2040
fail_ctrl:
	v4l2_ctrl_handler_free(hdl);
2041
	v4l2_device_unregister(&dev->v4l2_dev);
2042 2043 2044 2045 2046
fail_free:
	kfree(dev);
	return err;
}

2047
static void cx23885_finidev(struct pci_dev *pci_dev)
2048
{
2049 2050
	struct v4l2_device *v4l2_dev = pci_get_drvdata(pci_dev);
	struct cx23885_dev *dev = to_cx23885(v4l2_dev);
2051

2052
	cx23885_input_fini(dev);
2053
	cx23885_ir_fini(dev);
2054

2055
	cx23885_shutdown(dev);
2056

2057 2058 2059 2060 2061 2062
	pci_disable_device(pci_dev);

	/* unregister stuff */
	free_irq(pci_dev->irq, dev);

	cx23885_dev_unregister(dev);
2063
	vb2_dma_sg_cleanup_ctx(dev->alloc_ctx);
2064
	v4l2_ctrl_handler_free(&dev->ctrl_handler);
2065
	v4l2_device_unregister(v4l2_dev);
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
	kfree(dev);
}

static struct pci_device_id cx23885_pci_tbl[] = {
	{
		/* CX23885 */
		.vendor       = 0x14f1,
		.device       = 0x8852,
		.subvendor    = PCI_ANY_ID,
		.subdevice    = PCI_ANY_ID,
2076
	}, {
2077 2078 2079 2080 2081
		/* CX23887 Rev 2 */
		.vendor       = 0x14f1,
		.device       = 0x8880,
		.subvendor    = PCI_ANY_ID,
		.subdevice    = PCI_ANY_ID,
2082
	}, {
2083 2084 2085 2086 2087 2088 2089 2090 2091
		/* --- end of list --- */
	}
};
MODULE_DEVICE_TABLE(pci, cx23885_pci_tbl);

static struct pci_driver cx23885_pci_driver = {
	.name     = "cx23885",
	.id_table = cx23885_pci_tbl,
	.probe    = cx23885_initdev,
2092
	.remove   = cx23885_finidev,
2093 2094 2095 2096 2097
	/* TODO */
	.suspend  = NULL,
	.resume   = NULL,
};

2098
static int __init cx23885_init(void)
2099
{
2100 2101
	printk(KERN_INFO "cx23885 driver version %s loaded\n",
		CX23885_VERSION);
2102 2103 2104
	return pci_register_driver(&cx23885_pci_driver);
}

2105
static void __exit cx23885_fini(void)
2106 2107 2108 2109 2110 2111
{
	pci_unregister_driver(&cx23885_pci_driver);
}

module_init(cx23885_init);
module_exit(cx23885_fini);