tegra-kbc.c 20.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Keyboard class input driver for the NVIDIA Tegra SoC internal matrix
 * keyboard controller
 *
 * Copyright (c) 2009-2011, NVIDIA Corporation.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along
 * with this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
 */

22
#include <linux/kernel.h>
23 24 25 26 27 28
#include <linux/module.h>
#include <linux/input.h>
#include <linux/platform_device.h>
#include <linux/delay.h>
#include <linux/io.h>
#include <linux/interrupt.h>
29
#include <linux/of.h>
30 31
#include <linux/clk.h>
#include <linux/slab.h>
32
#include <linux/input/tegra_kbc.h>
33 34 35 36 37 38 39 40 41
#include <mach/clk.h>

#define KBC_MAX_DEBOUNCE_CNT	0x3ffu

/* KBC row scan time and delay for beginning the row scan. */
#define KBC_ROW_SCAN_TIME	16
#define KBC_ROW_SCAN_DLY	5

/* KBC uses a 32KHz clock so a cycle = 1/32Khz */
42
#define KBC_CYCLE_MS	32
43 44 45 46 47 48 49 50

/* KBC Registers */

/* KBC Control Register */
#define KBC_CONTROL_0	0x0
#define KBC_FIFO_TH_CNT_SHIFT(cnt)	(cnt << 14)
#define KBC_DEBOUNCE_CNT_SHIFT(cnt)	(cnt << 4)
#define KBC_CONTROL_FIFO_CNT_INT_EN	(1 << 3)
51
#define KBC_CONTROL_KEYPRESS_INT_EN	(1 << 1)
52 53 54 55 56
#define KBC_CONTROL_KBC_EN		(1 << 0)

/* KBC Interrupt Register */
#define KBC_INT_0	0x4
#define KBC_INT_FIFO_CNT_INT_STATUS	(1 << 2)
57
#define KBC_INT_KEYPRESS_INT_STATUS	(1 << 0)
58 59 60

#define KBC_ROW_CFG0_0	0x8
#define KBC_COL_CFG0_0	0x18
61
#define KBC_TO_CNT_0	0x24
62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
#define KBC_INIT_DLY_0	0x28
#define KBC_RPT_DLY_0	0x2c
#define KBC_KP_ENT0_0	0x30
#define KBC_KP_ENT1_0	0x34
#define KBC_ROW0_MASK_0	0x38

#define KBC_ROW_SHIFT	3

struct tegra_kbc {
	void __iomem *mmio;
	struct input_dev *idev;
	unsigned int irq;
	spinlock_t lock;
	unsigned int repoll_dly;
	unsigned long cp_dly_jiffies;
77
	unsigned int cp_to_wkup_dly;
78
	bool use_fn_map;
79
	bool use_ghost_filter;
80
	bool keypress_caused_wake;
81
	const struct tegra_kbc_platform_data *pdata;
82
	unsigned short keycode[KBC_MAX_KEY * 2];
83 84
	unsigned short current_keys[KBC_MAX_KPENT];
	unsigned int num_pressed_keys;
85
	u32 wakeup_key;
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
	struct timer_list timer;
	struct clk *clk;
};

static void tegra_kbc_report_released_keys(struct input_dev *input,
					   unsigned short old_keycodes[],
					   unsigned int old_num_keys,
					   unsigned short new_keycodes[],
					   unsigned int new_num_keys)
{
	unsigned int i, j;

	for (i = 0; i < old_num_keys; i++) {
		for (j = 0; j < new_num_keys; j++)
			if (old_keycodes[i] == new_keycodes[j])
				break;

		if (j == new_num_keys)
			input_report_key(input, old_keycodes[i], 0);
	}
}

static void tegra_kbc_report_pressed_keys(struct input_dev *input,
					  unsigned char scancodes[],
					  unsigned short keycodes[],
					  unsigned int num_pressed_keys)
{
	unsigned int i;

	for (i = 0; i < num_pressed_keys; i++) {
		input_event(input, EV_MSC, MSC_SCAN, scancodes[i]);
		input_report_key(input, keycodes[i], 1);
	}
}

static void tegra_kbc_report_keys(struct tegra_kbc *kbc)
{
	unsigned char scancodes[KBC_MAX_KPENT];
	unsigned short keycodes[KBC_MAX_KPENT];
	u32 val = 0;
	unsigned int i;
	unsigned int num_down = 0;
128
	bool fn_keypress = false;
129 130
	bool key_in_same_row = false;
	bool key_in_same_col = false;
131 132 133 134 135 136 137 138 139 140 141 142

	for (i = 0; i < KBC_MAX_KPENT; i++) {
		if ((i % 4) == 0)
			val = readl(kbc->mmio + KBC_KP_ENT0_0 + i);

		if (val & 0x80) {
			unsigned int col = val & 0x07;
			unsigned int row = (val >> 3) & 0x0f;
			unsigned char scancode =
				MATRIX_SCAN_CODE(row, col, KBC_ROW_SHIFT);

			scancodes[num_down] = scancode;
143 144 145 146 147 148
			keycodes[num_down] = kbc->keycode[scancode];
			/* If driver uses Fn map, do not report the Fn key. */
			if ((keycodes[num_down] == KEY_FN) && kbc->use_fn_map)
				fn_keypress = true;
			else
				num_down++;
149 150 151 152
		}

		val >>= 8;
	}
153

154 155 156 157 158 159
	/*
	 * Matrix keyboard designs are prone to keyboard ghosting.
	 * Ghosting occurs if there are 3 keys such that -
	 * any 2 of the 3 keys share a row, and any 2 of them share a column.
	 * If so ignore the key presses for this iteration.
	 */
160
	if (kbc->use_ghost_filter && num_down >= 3) {
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
		for (i = 0; i < num_down; i++) {
			unsigned int j;
			u8 curr_col = scancodes[i] & 0x07;
			u8 curr_row = scancodes[i] >> KBC_ROW_SHIFT;

			/*
			 * Find 2 keys such that one key is in the same row
			 * and the other is in the same column as the i-th key.
			 */
			for (j = i + 1; j < num_down; j++) {
				u8 col = scancodes[j] & 0x07;
				u8 row = scancodes[j] >> KBC_ROW_SHIFT;

				if (col == curr_col)
					key_in_same_col = true;
				if (row == curr_row)
					key_in_same_row = true;
			}
		}
	}

182 183 184 185 186 187 188 189 190 191 192
	/*
	 * If the platform uses Fn keymaps, translate keys on a Fn keypress.
	 * Function keycodes are KBC_MAX_KEY apart from the plain keycodes.
	 */
	if (fn_keypress) {
		for (i = 0; i < num_down; i++) {
			scancodes[i] += KBC_MAX_KEY;
			keycodes[i] = kbc->keycode[scancodes[i]];
		}
	}

193 194 195 196
	/* Ignore the key presses for this iteration? */
	if (key_in_same_col && key_in_same_row)
		return;

197 198 199 200 201 202 203 204 205 206
	tegra_kbc_report_released_keys(kbc->idev,
				       kbc->current_keys, kbc->num_pressed_keys,
				       keycodes, num_down);
	tegra_kbc_report_pressed_keys(kbc->idev, scancodes, keycodes, num_down);
	input_sync(kbc->idev);

	memcpy(kbc->current_keys, keycodes, sizeof(kbc->current_keys));
	kbc->num_pressed_keys = num_down;
}

207 208 209 210 211 212 213 214 215 216 217 218
static void tegra_kbc_set_fifo_interrupt(struct tegra_kbc *kbc, bool enable)
{
	u32 val;

	val = readl(kbc->mmio + KBC_CONTROL_0);
	if (enable)
		val |= KBC_CONTROL_FIFO_CNT_INT_EN;
	else
		val &= ~KBC_CONTROL_FIFO_CNT_INT_EN;
	writel(val, kbc->mmio + KBC_CONTROL_0);
}

219 220 221 222 223 224 225
static void tegra_kbc_keypress_timer(unsigned long data)
{
	struct tegra_kbc *kbc = (struct tegra_kbc *)data;
	unsigned long flags;
	u32 val;
	unsigned int i;

226 227
	spin_lock_irqsave(&kbc->lock, flags);

228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	val = (readl(kbc->mmio + KBC_INT_0) >> 4) & 0xf;
	if (val) {
		unsigned long dly;

		tegra_kbc_report_keys(kbc);

		/*
		 * If more than one keys are pressed we need not wait
		 * for the repoll delay.
		 */
		dly = (val == 1) ? kbc->repoll_dly : 1;
		mod_timer(&kbc->timer, jiffies + msecs_to_jiffies(dly));
	} else {
		/* Release any pressed keys and exit the polling loop */
		for (i = 0; i < kbc->num_pressed_keys; i++)
			input_report_key(kbc->idev, kbc->current_keys[i], 0);
		input_sync(kbc->idev);

		kbc->num_pressed_keys = 0;

		/* All keys are released so enable the keypress interrupt */
249
		tegra_kbc_set_fifo_interrupt(kbc, true);
250
	}
251 252

	spin_unlock_irqrestore(&kbc->lock, flags);
253 254 255 256 257
}

static irqreturn_t tegra_kbc_isr(int irq, void *args)
{
	struct tegra_kbc *kbc = args;
258
	unsigned long flags;
259
	u32 val;
260

261
	spin_lock_irqsave(&kbc->lock, flags);
262 263 264 265 266 267 268 269 270 271

	/*
	 * Quickly bail out & reenable interrupts if the fifo threshold
	 * count interrupt wasn't the interrupt source
	 */
	val = readl(kbc->mmio + KBC_INT_0);
	writel(val, kbc->mmio + KBC_INT_0);

	if (val & KBC_INT_FIFO_CNT_INT_STATUS) {
		/*
272 273
		 * Until all keys are released, defer further processing to
		 * the polling loop in tegra_kbc_keypress_timer.
274
		 */
275
		tegra_kbc_set_fifo_interrupt(kbc, false);
276
		mod_timer(&kbc->timer, jiffies + kbc->cp_dly_jiffies);
277 278 279
	} else if (val & KBC_INT_KEYPRESS_INT_STATUS) {
		/* We can be here only through system resume path */
		kbc->keypress_caused_wake = true;
280 281
	}

282 283
	spin_unlock_irqrestore(&kbc->lock, flags);

284 285 286 287 288 289 290 291 292
	return IRQ_HANDLED;
}

static void tegra_kbc_setup_wakekeys(struct tegra_kbc *kbc, bool filter)
{
	const struct tegra_kbc_platform_data *pdata = kbc->pdata;
	int i;
	unsigned int rst_val;

293 294
	/* Either mask all keys or none. */
	rst_val = (filter && !pdata->wakeup) ? ~0 : 0;
295 296 297 298 299 300 301 302 303 304 305 306 307

	for (i = 0; i < KBC_MAX_ROW; i++)
		writel(rst_val, kbc->mmio + KBC_ROW0_MASK_0 + i * 4);
}

static void tegra_kbc_config_pins(struct tegra_kbc *kbc)
{
	const struct tegra_kbc_platform_data *pdata = kbc->pdata;
	int i;

	for (i = 0; i < KBC_MAX_GPIO; i++) {
		u32 r_shft = 5 * (i % 6);
		u32 c_shft = 4 * (i % 8);
R
Rakesh Iyer 已提交
308 309
		u32 r_mask = 0x1f << r_shft;
		u32 c_mask = 0x0f << c_shft;
310 311 312 313 314 315 316 317
		u32 r_offs = (i / 6) * 4 + KBC_ROW_CFG0_0;
		u32 c_offs = (i / 8) * 4 + KBC_COL_CFG0_0;
		u32 row_cfg = readl(kbc->mmio + r_offs);
		u32 col_cfg = readl(kbc->mmio + c_offs);

		row_cfg &= ~r_mask;
		col_cfg &= ~c_mask;

318 319
		switch (pdata->pin_cfg[i].type) {
		case PIN_CFG_ROW:
320
			row_cfg |= ((pdata->pin_cfg[i].num << 1) | 1) << r_shft;
321 322 323
			break;

		case PIN_CFG_COL:
324
			col_cfg |= ((pdata->pin_cfg[i].num << 1) | 1) << c_shft;
325 326 327 328 329
			break;

		case PIN_CFG_IGNORE:
			break;
		}
330 331 332 333 334 335 336 337 338 339 340 341

		writel(row_cfg, kbc->mmio + r_offs);
		writel(col_cfg, kbc->mmio + c_offs);
	}
}

static int tegra_kbc_start(struct tegra_kbc *kbc)
{
	const struct tegra_kbc_platform_data *pdata = kbc->pdata;
	unsigned int debounce_cnt;
	u32 val = 0;

342
	clk_prepare_enable(kbc->clk);
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405

	/* Reset the KBC controller to clear all previous status.*/
	tegra_periph_reset_assert(kbc->clk);
	udelay(100);
	tegra_periph_reset_deassert(kbc->clk);
	udelay(100);

	tegra_kbc_config_pins(kbc);
	tegra_kbc_setup_wakekeys(kbc, false);

	writel(pdata->repeat_cnt, kbc->mmio + KBC_RPT_DLY_0);

	/* Keyboard debounce count is maximum of 12 bits. */
	debounce_cnt = min(pdata->debounce_cnt, KBC_MAX_DEBOUNCE_CNT);
	val = KBC_DEBOUNCE_CNT_SHIFT(debounce_cnt);
	val |= KBC_FIFO_TH_CNT_SHIFT(1); /* set fifo interrupt threshold to 1 */
	val |= KBC_CONTROL_FIFO_CNT_INT_EN;  /* interrupt on FIFO threshold */
	val |= KBC_CONTROL_KBC_EN;     /* enable */
	writel(val, kbc->mmio + KBC_CONTROL_0);

	/*
	 * Compute the delay(ns) from interrupt mode to continuous polling
	 * mode so the timer routine is scheduled appropriately.
	 */
	val = readl(kbc->mmio + KBC_INIT_DLY_0);
	kbc->cp_dly_jiffies = usecs_to_jiffies((val & 0xfffff) * 32);

	kbc->num_pressed_keys = 0;

	/*
	 * Atomically clear out any remaining entries in the key FIFO
	 * and enable keyboard interrupts.
	 */
	while (1) {
		val = readl(kbc->mmio + KBC_INT_0);
		val >>= 4;
		if (!val)
			break;

		val = readl(kbc->mmio + KBC_KP_ENT0_0);
		val = readl(kbc->mmio + KBC_KP_ENT1_0);
	}
	writel(0x7, kbc->mmio + KBC_INT_0);

	enable_irq(kbc->irq);

	return 0;
}

static void tegra_kbc_stop(struct tegra_kbc *kbc)
{
	unsigned long flags;
	u32 val;

	spin_lock_irqsave(&kbc->lock, flags);
	val = readl(kbc->mmio + KBC_CONTROL_0);
	val &= ~1;
	writel(val, kbc->mmio + KBC_CONTROL_0);
	spin_unlock_irqrestore(&kbc->lock, flags);

	disable_irq(kbc->irq);
	del_timer_sync(&kbc->timer);

406
	clk_disable_unprepare(kbc->clk);
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
}

static int tegra_kbc_open(struct input_dev *dev)
{
	struct tegra_kbc *kbc = input_get_drvdata(dev);

	return tegra_kbc_start(kbc);
}

static void tegra_kbc_close(struct input_dev *dev)
{
	struct tegra_kbc *kbc = input_get_drvdata(dev);

	return tegra_kbc_stop(kbc);
}

B
Bill Pemberton 已提交
423
static bool
424 425 426 427 428 429 430 431 432 433
tegra_kbc_check_pin_cfg(const struct tegra_kbc_platform_data *pdata,
			struct device *dev, unsigned int *num_rows)
{
	int i;

	*num_rows = 0;

	for (i = 0; i < KBC_MAX_GPIO; i++) {
		const struct tegra_kbc_pin_cfg *pin_cfg = &pdata->pin_cfg[i];

434 435
		switch (pin_cfg->type) {
		case PIN_CFG_ROW:
436 437 438 439 440 441 442
			if (pin_cfg->num >= KBC_MAX_ROW) {
				dev_err(dev,
					"pin_cfg[%d]: invalid row number %d\n",
					i, pin_cfg->num);
				return false;
			}
			(*num_rows)++;
443 444 445
			break;

		case PIN_CFG_COL:
446 447 448 449 450 451
			if (pin_cfg->num >= KBC_MAX_COL) {
				dev_err(dev,
					"pin_cfg[%d]: invalid column number %d\n",
					i, pin_cfg->num);
				return false;
			}
452 453 454 455 456 457 458 459 460 461
			break;

		case PIN_CFG_IGNORE:
			break;

		default:
			dev_err(dev,
				"pin_cfg[%d]: invalid entry type %d\n",
				pin_cfg->type, pin_cfg->num);
			return false;
462 463 464 465 466 467
		}
	}

	return true;
}

468
#ifdef CONFIG_OF
B
Bill Pemberton 已提交
469
static struct tegra_kbc_platform_data *tegra_kbc_dt_parse_pdata(
470
	struct platform_device *pdev)
471 472 473
{
	struct tegra_kbc_platform_data *pdata;
	struct device_node *np = pdev->dev.of_node;
474 475
	u32 prop;
	int i;
476 477 478 479 480 481 482 483 484 485 486
	u32 num_rows = 0;
	u32 num_cols = 0;
	u32 cols_cfg[KBC_MAX_GPIO];
	u32 rows_cfg[KBC_MAX_GPIO];
	int proplen;
	int ret;

	if (!np) {
		dev_err(&pdev->dev, "device tree data is missing\n");
		return ERR_PTR(-ENOENT);
	}
487

488
	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
489
	if (!pdata)
490
		return ERR_PTR(-ENOMEM);
491

492
	if (!of_property_read_u32(np, "nvidia,debounce-delay-ms", &prop))
493 494
		pdata->debounce_cnt = prop;

495
	if (!of_property_read_u32(np, "nvidia,repeat-delay-ms", &prop))
496 497
		pdata->repeat_cnt = prop;

498
	if (of_find_property(np, "nvidia,needs-ghost-filter", NULL))
499 500
		pdata->use_ghost_filter = true;

501
	if (of_find_property(np, "nvidia,wakeup-source", NULL))
502 503
		pdata->wakeup = true;

504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
	if (!of_get_property(np, "nvidia,kbc-row-pins", &proplen)) {
		dev_err(&pdev->dev, "property nvidia,kbc-row-pins not found\n");
		return ERR_PTR(-ENOENT);
	}
	num_rows = proplen / sizeof(u32);

	if (!of_get_property(np, "nvidia,kbc-col-pins", &proplen)) {
		dev_err(&pdev->dev, "property nvidia,kbc-col-pins not found\n");
		return ERR_PTR(-ENOENT);
	}
	num_cols = proplen / sizeof(u32);

	if (!of_get_property(np, "linux,keymap", &proplen)) {
		dev_err(&pdev->dev, "property linux,keymap not found\n");
		return ERR_PTR(-ENOENT);
519 520
	}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
	if (!num_rows || !num_cols || ((num_rows + num_cols) > KBC_MAX_GPIO)) {
		dev_err(&pdev->dev,
			"keypad rows/columns not porperly specified\n");
		return ERR_PTR(-EINVAL);
	}

	/* Set all pins as non-configured */
	for (i = 0; i < KBC_MAX_GPIO; i++)
		pdata->pin_cfg[i].type = PIN_CFG_IGNORE;

	ret = of_property_read_u32_array(np, "nvidia,kbc-row-pins",
				rows_cfg, num_rows);
	if (ret < 0) {
		dev_err(&pdev->dev, "Rows configurations are not proper\n");
		return ERR_PTR(-EINVAL);
	}

	ret = of_property_read_u32_array(np, "nvidia,kbc-col-pins",
				cols_cfg, num_cols);
	if (ret < 0) {
		dev_err(&pdev->dev, "Cols configurations are not proper\n");
		return ERR_PTR(-EINVAL);
	}

	for (i = 0; i < num_rows; i++) {
		pdata->pin_cfg[rows_cfg[i]].type = PIN_CFG_ROW;
		pdata->pin_cfg[rows_cfg[i]].num = i;
	}

	for (i = 0; i < num_cols; i++) {
		pdata->pin_cfg[cols_cfg[i]].type = PIN_CFG_COL;
		pdata->pin_cfg[cols_cfg[i]].num = i;
553 554 555 556 557 558 559 560
	}

	return pdata;
}
#else
static inline struct tegra_kbc_platform_data *tegra_kbc_dt_parse_pdata(
	struct platform_device *pdev)
{
561 562
	dev_err(&pdev->dev, "platform data is missing\n");
	return ERR_PTR(-EINVAL);
563 564 565
}
#endif

B
Bill Pemberton 已提交
566
static int tegra_kbc_probe(struct platform_device *pdev)
567 568 569 570 571 572 573 574 575 576
{
	const struct tegra_kbc_platform_data *pdata = pdev->dev.platform_data;
	struct tegra_kbc *kbc;
	struct input_dev *input_dev;
	struct resource *res;
	int irq;
	int err;
	int num_rows = 0;
	unsigned int debounce_cnt;
	unsigned int scan_time_rows;
577
	unsigned int keymap_rows = KBC_MAX_KEY;
578 579

	if (!pdata)
580
		pdata = tegra_kbc_dt_parse_pdata(pdev);
581

582 583
	if (IS_ERR(pdata))
		return PTR_ERR(pdata);
584

585 586 587
	if (!tegra_kbc_check_pin_cfg(pdata, &pdev->dev, &num_rows))
		return -EINVAL;

588 589 590
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res) {
		dev_err(&pdev->dev, "failed to get I/O memory\n");
591
		return -ENXIO;
592 593 594 595 596
	}

	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		dev_err(&pdev->dev, "failed to get keyboard IRQ\n");
597
		return -ENXIO;
598 599
	}

600 601 602 603 604 605 606 607 608 609
	kbc = devm_kzalloc(&pdev->dev, sizeof(*kbc), GFP_KERNEL);
	if (!kbc) {
		dev_err(&pdev->dev, "failed to alloc memory for kbc\n");
		return -ENOMEM;
	}

	input_dev = devm_input_allocate_device(&pdev->dev);
	if (!input_dev) {
		dev_err(&pdev->dev, "failed to allocate input device\n");
		return -ENOMEM;
610 611 612 613 614 615 616 617
	}

	kbc->pdata = pdata;
	kbc->idev = input_dev;
	kbc->irq = irq;
	spin_lock_init(&kbc->lock);
	setup_timer(&kbc->timer, tegra_kbc_keypress_timer, (unsigned long)kbc);

618
	kbc->mmio = devm_request_and_ioremap(&pdev->dev, res);
619
	if (!kbc->mmio) {
620 621
		dev_err(&pdev->dev, "Cannot request memregion/iomap address\n");
		return -EBUSY;
622 623
	}

624
	kbc->clk = devm_clk_get(&pdev->dev, NULL);
625 626
	if (IS_ERR(kbc->clk)) {
		dev_err(&pdev->dev, "failed to get keyboard clock\n");
627
		return PTR_ERR(kbc->clk);
628 629 630 631 632 633 634 635 636 637 638
	}

	/*
	 * The time delay between two consecutive reads of the FIFO is
	 * the sum of the repeat time and the time taken for scanning
	 * the rows. There is an additional delay before the row scanning
	 * starts. The repoll delay is computed in milliseconds.
	 */
	debounce_cnt = min(pdata->debounce_cnt, KBC_MAX_DEBOUNCE_CNT);
	scan_time_rows = (KBC_ROW_SCAN_TIME + debounce_cnt) * num_rows;
	kbc->repoll_dly = KBC_ROW_SCAN_DLY + scan_time_rows + pdata->repeat_cnt;
639
	kbc->repoll_dly = DIV_ROUND_UP(kbc->repoll_dly, KBC_CYCLE_MS);
640

641 642 643 644
	kbc->wakeup_key = pdata->wakeup_key;
	kbc->use_fn_map = pdata->use_fn_map;
	kbc->use_ghost_filter = pdata->use_ghost_filter;

645 646 647 648 649 650
	input_dev->name = pdev->name;
	input_dev->id.bustype = BUS_HOST;
	input_dev->dev.parent = &pdev->dev;
	input_dev->open = tegra_kbc_open;
	input_dev->close = tegra_kbc_close;

651 652 653 654 655 656
	if (pdata->keymap_data && pdata->use_fn_map)
		keymap_rows *= 2;

	err = matrix_keypad_build_keymap(pdata->keymap_data, NULL,
					 keymap_rows, KBC_MAX_COL,
					 kbc->keycode, input_dev);
657
	if (err) {
658
		dev_err(&pdev->dev, "failed to setup keymap\n");
659
		return err;
660 661 662 663 664 665
	}

	__set_bit(EV_REP, input_dev->evbit);
	input_set_capability(input_dev, EV_MSC, MSC_SCAN);

	input_set_drvdata(input_dev, kbc);
666

667
	err = devm_request_irq(&pdev->dev, kbc->irq, tegra_kbc_isr,
668
			  IRQF_NO_SUSPEND | IRQF_TRIGGER_HIGH, pdev->name, kbc);
669 670
	if (err) {
		dev_err(&pdev->dev, "failed to request keyboard IRQ\n");
671
		return err;
672 673 674 675 676 677 678
	}

	disable_irq(kbc->irq);

	err = input_register_device(kbc->idev);
	if (err) {
		dev_err(&pdev->dev, "failed to register input device\n");
679
		return err;
680 681 682 683 684 685 686 687 688
	}

	platform_set_drvdata(pdev, kbc);
	device_init_wakeup(&pdev->dev, pdata->wakeup);

	return 0;
}

#ifdef CONFIG_PM_SLEEP
689 690 691 692 693 694 695 696 697 698 699 700
static void tegra_kbc_set_keypress_interrupt(struct tegra_kbc *kbc, bool enable)
{
	u32 val;

	val = readl(kbc->mmio + KBC_CONTROL_0);
	if (enable)
		val |= KBC_CONTROL_KEYPRESS_INT_EN;
	else
		val &= ~KBC_CONTROL_KEYPRESS_INT_EN;
	writel(val, kbc->mmio + KBC_CONTROL_0);
}

701 702 703 704 705
static int tegra_kbc_suspend(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct tegra_kbc *kbc = platform_get_drvdata(pdev);

706
	mutex_lock(&kbc->idev->mutex);
707
	if (device_may_wakeup(&pdev->dev)) {
708 709 710 711
		disable_irq(kbc->irq);
		del_timer_sync(&kbc->timer);
		tegra_kbc_set_fifo_interrupt(kbc, false);

712 713
		/* Forcefully clear the interrupt status */
		writel(0x7, kbc->mmio + KBC_INT_0);
714 715 716 717 718 719 720 721
		/*
		 * Store the previous resident time of continuous polling mode.
		 * Force the keyboard into interrupt mode.
		 */
		kbc->cp_to_wkup_dly = readl(kbc->mmio + KBC_TO_CNT_0);
		writel(0, kbc->mmio + KBC_TO_CNT_0);

		tegra_kbc_setup_wakekeys(kbc, true);
722
		msleep(30);
723

724
		kbc->keypress_caused_wake = false;
725 726
		/* Enable keypress interrupt before going into suspend. */
		tegra_kbc_set_keypress_interrupt(kbc, true);
727
		enable_irq(kbc->irq);
728
		enable_irq_wake(kbc->irq);
729 730 731 732
	} else {
		if (kbc->idev->users)
			tegra_kbc_stop(kbc);
	}
733
	mutex_unlock(&kbc->idev->mutex);
734 735 736 737 738 739 740 741 742 743

	return 0;
}

static int tegra_kbc_resume(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct tegra_kbc *kbc = platform_get_drvdata(pdev);
	int err = 0;

744
	mutex_lock(&kbc->idev->mutex);
745 746 747
	if (device_may_wakeup(&pdev->dev)) {
		disable_irq_wake(kbc->irq);
		tegra_kbc_setup_wakekeys(kbc, false);
748 749
		/* We will use fifo interrupts for key detection. */
		tegra_kbc_set_keypress_interrupt(kbc, false);
750 751 752 753 754 755

		/* Restore the resident time of continuous polling mode. */
		writel(kbc->cp_to_wkup_dly, kbc->mmio + KBC_TO_CNT_0);

		tegra_kbc_set_fifo_interrupt(kbc, true);

756 757 758 759 760 761 762 763 764 765 766 767 768
		if (kbc->keypress_caused_wake && kbc->wakeup_key) {
			/*
			 * We can't report events directly from the ISR
			 * because timekeeping is stopped when processing
			 * wakeup request and we get a nasty warning when
			 * we try to call do_gettimeofday() in evdev
			 * handler.
			 */
			input_report_key(kbc->idev, kbc->wakeup_key, 1);
			input_sync(kbc->idev);
			input_report_key(kbc->idev, kbc->wakeup_key, 0);
			input_sync(kbc->idev);
		}
769 770 771 772
	} else {
		if (kbc->idev->users)
			err = tegra_kbc_start(kbc);
	}
773
	mutex_unlock(&kbc->idev->mutex);
774 775 776 777 778 779 780

	return err;
}
#endif

static SIMPLE_DEV_PM_OPS(tegra_kbc_pm_ops, tegra_kbc_suspend, tegra_kbc_resume);

781 782 783 784 785 786
static const struct of_device_id tegra_kbc_of_match[] = {
	{ .compatible = "nvidia,tegra20-kbc", },
	{ },
};
MODULE_DEVICE_TABLE(of, tegra_kbc_of_match);

787 788 789 790 791 792
static struct platform_driver tegra_kbc_driver = {
	.probe		= tegra_kbc_probe,
	.driver	= {
		.name	= "tegra-kbc",
		.owner  = THIS_MODULE,
		.pm	= &tegra_kbc_pm_ops,
793
		.of_match_table = tegra_kbc_of_match,
794 795
	},
};
796
module_platform_driver(tegra_kbc_driver);
797 798 799 800 801

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Rakesh Iyer <riyer@nvidia.com>");
MODULE_DESCRIPTION("Tegra matrix keyboard controller driver");
MODULE_ALIAS("platform:tegra-kbc");