irq-vt8500.c 6.6 KB
Newer Older
1 2 3
/*
 *  arch/arm/mach-vt8500/irq.c
 *
4
 *  Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *  Copyright (C) 2010 Alexey Charkov <alchark@gmail.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

22 23 24 25 26 27
/*
 * This file is copied and modified from the original irq.c provided by
 * Alexey Charkov. Minor changes have been made for Device Tree Support.
 */

#include <linux/slab.h>
28 29
#include <linux/io.h>
#include <linux/irq.h>
30
#include <linux/irqdomain.h>
31
#include <linux/interrupt.h>
32 33 34 35 36
#include <linux/bitops.h>

#include <linux/of.h>
#include <linux/of_irq.h>
#include <linux/of_address.h>
37 38

#include <asm/irq.h>
39
#include <asm/exception.h>
40 41 42
#include <asm/mach/irq.h>

#include "irqchip.h"
43

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
#define VT8500_ICPC_IRQ		0x20
#define VT8500_ICPC_FIQ		0x24
#define VT8500_ICDC		0x40		/* Destination Control 64*u32 */
#define VT8500_ICIS		0x80		/* Interrupt status, 16*u32 */

/* ICPC */
#define ICPC_MASK		0x3F
#define ICPC_ROTATE		BIT(6)

/* IC_DCTR */
#define ICDC_IRQ		0x00
#define ICDC_FIQ		0x01
#define ICDC_DSS0		0x02
#define ICDC_DSS1		0x03
#define ICDC_DSS2		0x04
#define ICDC_DSS3		0x05
#define ICDC_DSS4		0x06
#define ICDC_DSS5		0x07

#define VT8500_INT_DISABLE	0
#define VT8500_INT_ENABLE	BIT(3)

#define VT8500_TRIGGER_HIGH	0
#define VT8500_TRIGGER_RISING	BIT(5)
#define VT8500_TRIGGER_FALLING	BIT(6)
69 70 71
#define VT8500_EDGE		( VT8500_TRIGGER_RISING \
				| VT8500_TRIGGER_FALLING)

72 73
/* vt8500 has 1 intc, wm8505 and wm8650 have 2 */
#define VT8500_INTC_MAX		2
74

75 76 77
struct vt8500_irq_data {
	void __iomem 		*base;		/* IO Memory base address */
	struct irq_domain	*domain;	/* Domain for this controller */
78
};
79

80 81 82 83
/* Global variable for accessing io-mem addresses */
static struct vt8500_irq_data intc[VT8500_INTC_MAX];
static u32 active_cnt = 0;

84
static void vt8500_irq_mask(struct irq_data *d)
85
{
86
	struct vt8500_irq_data *priv = d->domain->host_data;
87
	void __iomem *base = priv->base;
88 89 90
	void __iomem *stat_reg = base + VT8500_ICIS + (d->hwirq < 32 ? 0 : 4);
	u8 edge, dctr;
	u32 status;
91

92
	edge = readb(base + VT8500_ICDC + d->hwirq) & VT8500_EDGE;
93
	if (edge) {
94
		status = readl(stat_reg);
95

96
		status |= (1 << (d->hwirq & 0x1f));
97 98
		writel(status, stat_reg);
	} else {
99
		dctr = readb(base + VT8500_ICDC + d->hwirq);
100
		dctr &= ~VT8500_INT_ENABLE;
101
		writeb(dctr, base + VT8500_ICDC + d->hwirq);
102 103 104
	}
}

105
static void vt8500_irq_unmask(struct irq_data *d)
106
{
107
	struct vt8500_irq_data *priv = d->domain->host_data;
108
	void __iomem *base = priv->base;
109 110
	u8 dctr;

111
	dctr = readb(base + VT8500_ICDC + d->hwirq);
112
	dctr |= VT8500_INT_ENABLE;
113
	writeb(dctr, base + VT8500_ICDC + d->hwirq);
114 115
}

116
static int vt8500_irq_set_type(struct irq_data *d, unsigned int flow_type)
117
{
118
	struct vt8500_irq_data *priv = d->domain->host_data;
119
	void __iomem *base = priv->base;
120 121
	u8 dctr;

122
	dctr = readb(base + VT8500_ICDC + d->hwirq);
123 124 125 126 127 128 129
	dctr &= ~VT8500_EDGE;

	switch (flow_type) {
	case IRQF_TRIGGER_LOW:
		return -EINVAL;
	case IRQF_TRIGGER_HIGH:
		dctr |= VT8500_TRIGGER_HIGH;
130
		__irq_set_handler_locked(d->irq, handle_level_irq);
131 132 133
		break;
	case IRQF_TRIGGER_FALLING:
		dctr |= VT8500_TRIGGER_FALLING;
134
		__irq_set_handler_locked(d->irq, handle_edge_irq);
135 136 137
		break;
	case IRQF_TRIGGER_RISING:
		dctr |= VT8500_TRIGGER_RISING;
138
		__irq_set_handler_locked(d->irq, handle_edge_irq);
139 140
		break;
	}
141
	writeb(dctr, base + VT8500_ICDC + d->hwirq);
142 143 144 145 146

	return 0;
}

static struct irq_chip vt8500_irq_chip = {
147 148 149 150 151
	.name = "vt8500",
	.irq_ack = vt8500_irq_mask,
	.irq_mask = vt8500_irq_mask,
	.irq_unmask = vt8500_irq_unmask,
	.irq_set_type = vt8500_irq_set_type,
152 153
};

154
static void __init vt8500_init_irq_hw(void __iomem *base)
155
{
156
	u32 i;
157

158 159 160
	/* Enable rotating priority for IRQ */
	writel(ICPC_ROTATE, base + VT8500_ICPC_IRQ);
	writel(0x00, base + VT8500_ICPC_FIQ);
161

162 163 164
	/* Disable all interrupts and route them to IRQ */
	for (i = 0; i < 64; i++)
		writeb(VT8500_INT_DISABLE | ICDC_IRQ, base + VT8500_ICDC + i);
165
}
166

167 168 169 170 171
static int vt8500_irq_map(struct irq_domain *h, unsigned int virq,
							irq_hw_number_t hw)
{
	irq_set_chip_and_handler(virq, &vt8500_irq_chip, handle_level_irq);
	set_irq_flags(virq, IRQF_VALID);
172

173
	return 0;
174 175
}

176 177 178 179 180
static struct irq_domain_ops vt8500_irq_domain_ops = {
	.map = vt8500_irq_map,
	.xlate = irq_domain_xlate_onecell,
};

181
static void __exception_irq_entry vt8500_handle_irq(struct pt_regs *regs)
182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
{
	u32 stat, i;
	int irqnr, virq;
	void __iomem *base;

	/* Loop through each active controller */
	for (i=0; i<active_cnt; i++) {
		base = intc[i].base;
		irqnr = readl_relaxed(base) & 0x3F;
		/*
		  Highest Priority register default = 63, so check that this
		  is a real interrupt by checking the status register
		*/
		if (irqnr == 63) {
			stat = readl_relaxed(base + VT8500_ICIS + 4);
			if (!(stat & BIT(31)))
				continue;
		}

		virq = irq_find_mapping(intc[i].domain, irqnr);
		handle_IRQ(virq, regs);
	}
}

206 207
static int __init vt8500_irq_init(struct device_node *node,
				  struct device_node *parent)
208
{
209 210 211
	int irq, i;
	struct device_node *np = node;

212 213 214 215 216 217 218 219 220
	if (active_cnt == VT8500_INTC_MAX) {
		pr_err("%s: Interrupt controllers > VT8500_INTC_MAX\n",
								__func__);
		goto out;
	}

	intc[active_cnt].base = of_iomap(np, 0);
	intc[active_cnt].domain = irq_domain_add_linear(node, 64,
			&vt8500_irq_domain_ops,	&intc[active_cnt]);
221

222 223 224 225 226 227 228 229 230
	if (!intc[active_cnt].base) {
		pr_err("%s: Unable to map IO memory\n", __func__);
		goto out;
	}

	if (!intc[active_cnt].domain) {
		pr_err("%s: Unable to add irq domain!\n", __func__);
		goto out;
	}
231

232 233
	set_handle_irq(vt8500_handle_irq);

234
	vt8500_init_irq_hw(intc[active_cnt].base);
235

236
	pr_info("vt8500-irq: Added interrupt controller\n");
237

238
	active_cnt++;
239 240 241 242 243

	/* check if this is a slaved controller */
	if (of_irq_count(np) != 0) {
		/* check that we have the correct number of interrupts */
		if (of_irq_count(np) != 8) {
244
			pr_err("%s: Incorrect IRQ map for slaved controller\n",
245 246
					__func__);
			return -EINVAL;
247
		}
248 249 250 251 252 253 254

		for (i = 0; i < 8; i++) {
			irq = irq_of_parse_and_map(np, i);
			enable_irq(irq);
		}

		pr_info("vt8500-irq: Enabled slave->parent interrupts\n");
255
	}
256
out:
257
	return 0;
258
}
259

260
IRQCHIP_DECLARE(vt8500_irq, "via,vt8500-intc", vt8500_irq_init);