venc.c 22.6 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * linux/drivers/video/omap2/dss/venc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * VENC settings from TI's DSS driver
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "VENC"

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/clk.h>
#include <linux/err.h>
#include <linux/io.h>
#include <linux/mutex.h>
#include <linux/completion.h>
#include <linux/delay.h>
#include <linux/string.h>
#include <linux/seq_file.h>
#include <linux/platform_device.h>
#include <linux/regulator/consumer.h>
36
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
37
#include <linux/of.h>
T
Tomi Valkeinen 已提交
38

39
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
40 41

#include "dss.h"
42
#include "dss_features.h"
T
Tomi Valkeinen 已提交
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267

/* Venc registers */
#define VENC_REV_ID				0x00
#define VENC_STATUS				0x04
#define VENC_F_CONTROL				0x08
#define VENC_VIDOUT_CTRL			0x10
#define VENC_SYNC_CTRL				0x14
#define VENC_LLEN				0x1C
#define VENC_FLENS				0x20
#define VENC_HFLTR_CTRL				0x24
#define VENC_CC_CARR_WSS_CARR			0x28
#define VENC_C_PHASE				0x2C
#define VENC_GAIN_U				0x30
#define VENC_GAIN_V				0x34
#define VENC_GAIN_Y				0x38
#define VENC_BLACK_LEVEL			0x3C
#define VENC_BLANK_LEVEL			0x40
#define VENC_X_COLOR				0x44
#define VENC_M_CONTROL				0x48
#define VENC_BSTAMP_WSS_DATA			0x4C
#define VENC_S_CARR				0x50
#define VENC_LINE21				0x54
#define VENC_LN_SEL				0x58
#define VENC_L21__WC_CTL			0x5C
#define VENC_HTRIGGER_VTRIGGER			0x60
#define VENC_SAVID__EAVID			0x64
#define VENC_FLEN__FAL				0x68
#define VENC_LAL__PHASE_RESET			0x6C
#define VENC_HS_INT_START_STOP_X		0x70
#define VENC_HS_EXT_START_STOP_X		0x74
#define VENC_VS_INT_START_X			0x78
#define VENC_VS_INT_STOP_X__VS_INT_START_Y	0x7C
#define VENC_VS_INT_STOP_Y__VS_EXT_START_X	0x80
#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y	0x84
#define VENC_VS_EXT_STOP_Y			0x88
#define VENC_AVID_START_STOP_X			0x90
#define VENC_AVID_START_STOP_Y			0x94
#define VENC_FID_INT_START_X__FID_INT_START_Y	0xA0
#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X	0xA4
#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y	0xA8
#define VENC_TVDETGP_INT_START_STOP_X		0xB0
#define VENC_TVDETGP_INT_START_STOP_Y		0xB4
#define VENC_GEN_CTRL				0xB8
#define VENC_OUTPUT_CONTROL			0xC4
#define VENC_OUTPUT_TEST			0xC8
#define VENC_DAC_B__DAC_C			0xC8

struct venc_config {
	u32 f_control;
	u32 vidout_ctrl;
	u32 sync_ctrl;
	u32 llen;
	u32 flens;
	u32 hfltr_ctrl;
	u32 cc_carr_wss_carr;
	u32 c_phase;
	u32 gain_u;
	u32 gain_v;
	u32 gain_y;
	u32 black_level;
	u32 blank_level;
	u32 x_color;
	u32 m_control;
	u32 bstamp_wss_data;
	u32 s_carr;
	u32 line21;
	u32 ln_sel;
	u32 l21__wc_ctl;
	u32 htrigger_vtrigger;
	u32 savid__eavid;
	u32 flen__fal;
	u32 lal__phase_reset;
	u32 hs_int_start_stop_x;
	u32 hs_ext_start_stop_x;
	u32 vs_int_start_x;
	u32 vs_int_stop_x__vs_int_start_y;
	u32 vs_int_stop_y__vs_ext_start_x;
	u32 vs_ext_stop_x__vs_ext_start_y;
	u32 vs_ext_stop_y;
	u32 avid_start_stop_x;
	u32 avid_start_stop_y;
	u32 fid_int_start_x__fid_int_start_y;
	u32 fid_int_offset_y__fid_ext_start_x;
	u32 fid_ext_start_y__fid_ext_offset_y;
	u32 tvdetgp_int_start_stop_x;
	u32 tvdetgp_int_start_stop_y;
	u32 gen_ctrl;
};

/* from TRM */
static const struct venc_config venc_config_pal_trm = {
	.f_control				= 0,
	.vidout_ctrl				= 1,
	.sync_ctrl				= 0x40,
	.llen					= 0x35F, /* 863 */
	.flens					= 0x270, /* 624 */
	.hfltr_ctrl				= 0,
	.cc_carr_wss_carr			= 0x2F7225ED,
	.c_phase				= 0,
	.gain_u					= 0x111,
	.gain_v					= 0x181,
	.gain_y					= 0x140,
	.black_level				= 0x3B,
	.blank_level				= 0x3B,
	.x_color				= 0x7,
	.m_control				= 0x2,
	.bstamp_wss_data			= 0x3F,
	.s_carr					= 0x2A098ACB,
	.line21					= 0,
	.ln_sel					= 0x01290015,
	.l21__wc_ctl				= 0x0000F603,
	.htrigger_vtrigger			= 0,

	.savid__eavid				= 0x06A70108,
	.flen__fal				= 0x00180270,
	.lal__phase_reset			= 0x00040135,
	.hs_int_start_stop_x			= 0x00880358,
	.hs_ext_start_stop_x			= 0x000F035F,
	.vs_int_start_x				= 0x01A70000,
	.vs_int_stop_x__vs_int_start_y		= 0x000001A7,
	.vs_int_stop_y__vs_ext_start_x		= 0x01AF0000,
	.vs_ext_stop_x__vs_ext_start_y		= 0x000101AF,
	.vs_ext_stop_y				= 0x00000025,
	.avid_start_stop_x			= 0x03530083,
	.avid_start_stop_y			= 0x026C002E,
	.fid_int_start_x__fid_int_start_y	= 0x0001008A,
	.fid_int_offset_y__fid_ext_start_x	= 0x002E0138,
	.fid_ext_start_y__fid_ext_offset_y	= 0x01380001,

	.tvdetgp_int_start_stop_x		= 0x00140001,
	.tvdetgp_int_start_stop_y		= 0x00010001,
	.gen_ctrl				= 0x00FF0000,
};

/* from TRM */
static const struct venc_config venc_config_ntsc_trm = {
	.f_control				= 0,
	.vidout_ctrl				= 1,
	.sync_ctrl				= 0x8040,
	.llen					= 0x359,
	.flens					= 0x20C,
	.hfltr_ctrl				= 0,
	.cc_carr_wss_carr			= 0x043F2631,
	.c_phase				= 0,
	.gain_u					= 0x102,
	.gain_v					= 0x16C,
	.gain_y					= 0x12F,
	.black_level				= 0x43,
	.blank_level				= 0x38,
	.x_color				= 0x7,
	.m_control				= 0x1,
	.bstamp_wss_data			= 0x38,
	.s_carr					= 0x21F07C1F,
	.line21					= 0,
	.ln_sel					= 0x01310011,
	.l21__wc_ctl				= 0x0000F003,
	.htrigger_vtrigger			= 0,

	.savid__eavid				= 0x069300F4,
	.flen__fal				= 0x0016020C,
	.lal__phase_reset			= 0x00060107,
	.hs_int_start_stop_x			= 0x008E0350,
	.hs_ext_start_stop_x			= 0x000F0359,
	.vs_int_start_x				= 0x01A00000,
	.vs_int_stop_x__vs_int_start_y		= 0x020701A0,
	.vs_int_stop_y__vs_ext_start_x		= 0x01AC0024,
	.vs_ext_stop_x__vs_ext_start_y		= 0x020D01AC,
	.vs_ext_stop_y				= 0x00000006,
	.avid_start_stop_x			= 0x03480078,
	.avid_start_stop_y			= 0x02060024,
	.fid_int_start_x__fid_int_start_y	= 0x0001008A,
	.fid_int_offset_y__fid_ext_start_x	= 0x01AC0106,
	.fid_ext_start_y__fid_ext_offset_y	= 0x01060006,

	.tvdetgp_int_start_stop_x		= 0x00140001,
	.tvdetgp_int_start_stop_y		= 0x00010001,
	.gen_ctrl				= 0x00F90000,
};

static const struct venc_config venc_config_pal_bdghi = {
	.f_control				= 0,
	.vidout_ctrl				= 0,
	.sync_ctrl				= 0,
	.hfltr_ctrl				= 0,
	.x_color				= 0,
	.line21					= 0,
	.ln_sel					= 21,
	.htrigger_vtrigger			= 0,
	.tvdetgp_int_start_stop_x		= 0x00140001,
	.tvdetgp_int_start_stop_y		= 0x00010001,
	.gen_ctrl				= 0x00FB0000,

	.llen					= 864-1,
	.flens					= 625-1,
	.cc_carr_wss_carr			= 0x2F7625ED,
	.c_phase				= 0xDF,
	.gain_u					= 0x111,
	.gain_v					= 0x181,
	.gain_y					= 0x140,
	.black_level				= 0x3e,
	.blank_level				= 0x3e,
	.m_control				= 0<<2 | 1<<1,
	.bstamp_wss_data			= 0x42,
	.s_carr					= 0x2a098acb,
	.l21__wc_ctl				= 0<<13 | 0x16<<8 | 0<<0,
	.savid__eavid				= 0x06A70108,
	.flen__fal				= 23<<16 | 624<<0,
	.lal__phase_reset			= 2<<17 | 310<<0,
	.hs_int_start_stop_x			= 0x00920358,
	.hs_ext_start_stop_x			= 0x000F035F,
	.vs_int_start_x				= 0x1a7<<16,
	.vs_int_stop_x__vs_int_start_y		= 0x000601A7,
	.vs_int_stop_y__vs_ext_start_x		= 0x01AF0036,
	.vs_ext_stop_x__vs_ext_start_y		= 0x27101af,
	.vs_ext_stop_y				= 0x05,
	.avid_start_stop_x			= 0x03530082,
	.avid_start_stop_y			= 0x0270002E,
	.fid_int_start_x__fid_int_start_y	= 0x0005008A,
	.fid_int_offset_y__fid_ext_start_x	= 0x002E0138,
	.fid_ext_start_y__fid_ext_offset_y	= 0x01380005,
};

const struct omap_video_timings omap_dss_pal_timings = {
	.x_res		= 720,
	.y_res		= 574,
268
	.pixelclock	= 13500000,
T
Tomi Valkeinen 已提交
269 270 271 272 273 274
	.hsw		= 64,
	.hfp		= 12,
	.hbp		= 68,
	.vsw		= 5,
	.vfp		= 5,
	.vbp		= 41,
275 276

	.interlace	= true,
T
Tomi Valkeinen 已提交
277 278 279 280 281 282
};
EXPORT_SYMBOL(omap_dss_pal_timings);

const struct omap_video_timings omap_dss_ntsc_timings = {
	.x_res		= 720,
	.y_res		= 482,
283
	.pixelclock	= 13500000,
T
Tomi Valkeinen 已提交
284 285 286 287 288 289
	.hsw		= 64,
	.hfp		= 16,
	.hbp		= 58,
	.vsw		= 6,
	.vfp		= 6,
	.vbp		= 31,
290 291

	.interlace	= true,
T
Tomi Valkeinen 已提交
292 293 294 295
};
EXPORT_SYMBOL(omap_dss_ntsc_timings);

static struct {
296
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
297 298 299 300
	void __iomem *base;
	struct mutex venc_lock;
	u32 wss_data;
	struct regulator *vdda_dac_reg;
301 302

	struct clk	*tv_dac_clk;
303 304

	struct omap_video_timings timings;
305
	enum omap_dss_venc_type type;
306
	bool invert_polarity;
307

308
	struct omap_dss_device output;
T
Tomi Valkeinen 已提交
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
} venc;

static inline void venc_write_reg(int idx, u32 val)
{
	__raw_writel(val, venc.base + idx);
}

static inline u32 venc_read_reg(int idx)
{
	u32 l = __raw_readl(venc.base + idx);
	return l;
}

static void venc_write_config(const struct venc_config *config)
{
	DSSDBG("write venc conf\n");

	venc_write_reg(VENC_LLEN, config->llen);
	venc_write_reg(VENC_FLENS, config->flens);
	venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
	venc_write_reg(VENC_C_PHASE, config->c_phase);
	venc_write_reg(VENC_GAIN_U, config->gain_u);
	venc_write_reg(VENC_GAIN_V, config->gain_v);
	venc_write_reg(VENC_GAIN_Y, config->gain_y);
	venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
	venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
	venc_write_reg(VENC_M_CONTROL, config->m_control);
	venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
			venc.wss_data);
	venc_write_reg(VENC_S_CARR, config->s_carr);
	venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
	venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
	venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
	venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
	venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
	venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
	venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
	venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
		       config->vs_int_stop_x__vs_int_start_y);
	venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
		       config->vs_int_stop_y__vs_ext_start_x);
	venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
		       config->vs_ext_stop_x__vs_ext_start_y);
	venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
	venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
	venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
	venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
		       config->fid_int_start_x__fid_int_start_y);
	venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
		       config->fid_int_offset_y__fid_ext_start_x);
	venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
		       config->fid_ext_start_y__fid_ext_offset_y);

	venc_write_reg(VENC_DAC_B__DAC_C,  venc_read_reg(VENC_DAC_B__DAC_C));
	venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
	venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
	venc_write_reg(VENC_X_COLOR, config->x_color);
	venc_write_reg(VENC_LINE21, config->line21);
	venc_write_reg(VENC_LN_SEL, config->ln_sel);
	venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
	venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
		       config->tvdetgp_int_start_stop_x);
	venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
		       config->tvdetgp_int_start_stop_y);
	venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
	venc_write_reg(VENC_F_CONTROL, config->f_control);
	venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
}

static void venc_reset(void)
{
	int t = 1000;

	venc_write_reg(VENC_F_CONTROL, 1<<8);
	while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
		if (--t == 0) {
			DSSERR("Failed to reset venc\n");
			return;
		}
	}

390
#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
T
Tomi Valkeinen 已提交
391
	/* the magical sleep that makes things work */
392
	/* XXX more info? What bug this circumvents? */
T
Tomi Valkeinen 已提交
393
	msleep(20);
394
#endif
T
Tomi Valkeinen 已提交
395 396
}

397
static int venc_runtime_get(void)
T
Tomi Valkeinen 已提交
398
{
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
	int r;

	DSSDBG("venc_runtime_get\n");

	r = pm_runtime_get_sync(&venc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

static void venc_runtime_put(void)
{
	int r;

	DSSDBG("venc_runtime_put\n");

414
	r = pm_runtime_put_sync(&venc.pdev->dev);
415
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
416 417 418 419 420 421 422 423 424 425 426 427
}

static const struct venc_config *venc_timings_to_config(
		struct omap_video_timings *timings)
{
	if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
		return &venc_config_pal_trm;

	if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
		return &venc_config_ntsc_trm;

	BUG();
428
	return NULL;
T
Tomi Valkeinen 已提交
429 430
}

431
static int venc_power_on(struct omap_dss_device *dssdev)
432
{
433
	struct omap_overlay_manager *mgr = venc.output.manager;
434
	u32 l;
435
	int r;
436

437 438 439 440
	r = venc_runtime_get();
	if (r)
		goto err0;

441
	venc_reset();
442
	venc_write_config(venc_timings_to_config(&venc.timings));
443

444
	dss_set_venc_output(venc.type);
445 446 447 448
	dss_set_dac_pwrdn_bgz(1);

	l = 0;

449
	if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
450 451 452 453
		l |= 1 << 1;
	else /* S-Video */
		l |= (1 << 0) | (1 << 2);

454
	if (venc.invert_polarity == false)
455 456 457 458
		l |= 1 << 3;

	venc_write_reg(VENC_OUTPUT_CONTROL, l);

459
	dss_mgr_set_timings(mgr, &venc.timings);
460

461 462
	r = regulator_enable(venc.vdda_dac_reg);
	if (r)
463
		goto err1;
464

465
	r = dss_mgr_enable(mgr);
466
	if (r)
467
		goto err2;
468 469 470

	return 0;

471 472 473
err2:
	regulator_disable(venc.vdda_dac_reg);
err1:
474 475 476
	venc_write_reg(VENC_OUTPUT_CONTROL, 0);
	dss_set_dac_pwrdn_bgz(0);

477 478
	venc_runtime_put();
err0:
479
	return r;
480 481 482 483
}

static void venc_power_off(struct omap_dss_device *dssdev)
{
484
	struct omap_overlay_manager *mgr = venc.output.manager;
485

486 487 488
	venc_write_reg(VENC_OUTPUT_CONTROL, 0);
	dss_set_dac_pwrdn_bgz(0);

489
	dss_mgr_disable(mgr);
490 491

	regulator_disable(venc.vdda_dac_reg);
492 493

	venc_runtime_put();
494 495
}

496
static int venc_display_enable(struct omap_dss_device *dssdev)
497
{
498
	struct omap_dss_device *out = &venc.output;
499
	int r;
500

501
	DSSDBG("venc_display_enable\n");
502 503 504

	mutex_lock(&venc.venc_lock);

505 506
	if (out == NULL || out->manager == NULL) {
		DSSERR("Failed to enable display: no output/manager\n");
507 508
		r = -ENODEV;
		goto err0;
509 510
	}

511 512
	r = venc_power_on(dssdev);
	if (r)
513
		goto err0;
514 515 516

	venc.wss_data = 0;

517
	mutex_unlock(&venc.venc_lock);
518

519 520
	return 0;
err0:
521
	mutex_unlock(&venc.venc_lock);
T
Tomi Valkeinen 已提交
522 523 524
	return r;
}

525
static void venc_display_disable(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
526
{
527
	DSSDBG("venc_display_disable\n");
T
Tomi Valkeinen 已提交
528

529 530 531 532
	mutex_lock(&venc.venc_lock);

	venc_power_off(dssdev);

533
	mutex_unlock(&venc.venc_lock);
T
Tomi Valkeinen 已提交
534 535
}

536
static void venc_set_timings(struct omap_dss_device *dssdev,
537
		struct omap_video_timings *timings)
538 539 540
{
	DSSDBG("venc_set_timings\n");

541 542
	mutex_lock(&venc.venc_lock);

543
	/* Reset WSS data when the TV standard changes. */
544
	if (memcmp(&venc.timings, timings, sizeof(*timings)))
545 546
		venc.wss_data = 0;

547
	venc.timings = *timings;
548

549 550
	dispc_set_tv_pclk(13500000);

551
	mutex_unlock(&venc.venc_lock);
552 553
}

554
static int venc_check_timings(struct omap_dss_device *dssdev,
555
		struct omap_video_timings *timings)
556 557 558 559 560 561 562 563 564 565 566 567
{
	DSSDBG("venc_check_timings\n");

	if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
		return 0;

	if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
		return 0;

	return -EINVAL;
}

T
Tomi Valkeinen 已提交
568 569 570 571 572 573 574 575 576 577
static void venc_get_timings(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings)
{
	mutex_lock(&venc.venc_lock);

	*timings = venc.timings;

	mutex_unlock(&venc.venc_lock);
}

578
static u32 venc_get_wss(struct omap_dss_device *dssdev)
T
Tomi Valkeinen 已提交
579 580 581 582 583
{
	/* Invert due to VENC_L21_WC_CTL:INV=1 */
	return (venc.wss_data >> 8) ^ 0xfffff;
}

584
static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
T
Tomi Valkeinen 已提交
585 586
{
	const struct venc_config *config;
587
	int r;
T
Tomi Valkeinen 已提交
588 589 590 591 592

	DSSDBG("venc_set_wss\n");

	mutex_lock(&venc.venc_lock);

593
	config = venc_timings_to_config(&venc.timings);
T
Tomi Valkeinen 已提交
594 595 596 597

	/* Invert due to VENC_L21_WC_CTL:INV=1 */
	venc.wss_data = (wss ^ 0xfffff) << 8;

598 599 600
	r = venc_runtime_get();
	if (r)
		goto err;
T
Tomi Valkeinen 已提交
601 602 603 604

	venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
			venc.wss_data);

605
	venc_runtime_put();
T
Tomi Valkeinen 已提交
606

607
err:
T
Tomi Valkeinen 已提交
608 609
	mutex_unlock(&venc.venc_lock);

610
	return r;
T
Tomi Valkeinen 已提交
611 612
}

613
static void venc_set_type(struct omap_dss_device *dssdev,
614 615 616 617 618 619 620 621 622
		enum omap_dss_venc_type type)
{
	mutex_lock(&venc.venc_lock);

	venc.type = type;

	mutex_unlock(&venc.venc_lock);
}

623
static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
624 625 626 627 628 629 630 631 632
		bool invert_polarity)
{
	mutex_lock(&venc.venc_lock);

	venc.invert_polarity = invert_polarity;

	mutex_unlock(&venc.venc_lock);
}

633
static int venc_init_regulator(void)
T
Tomi Valkeinen 已提交
634
{
635
	struct regulator *vdda_dac;
T
Tomi Valkeinen 已提交
636

637 638
	if (venc.vdda_dac_reg != NULL)
		return 0;
639

640 641 642 643
	if (venc.pdev->dev.of_node)
		vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
	else
		vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
644

645
	if (IS_ERR(vdda_dac)) {
646 647
		if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
			DSSERR("can't get VDDA_DAC regulator\n");
648
		return PTR_ERR(vdda_dac);
649 650
	}

651 652
	venc.vdda_dac_reg = vdda_dac;

T
Tomi Valkeinen 已提交
653 654 655
	return 0;
}

656
static void venc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
657 658 659
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))

660 661
	if (venc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704

	DUMPREG(VENC_F_CONTROL);
	DUMPREG(VENC_VIDOUT_CTRL);
	DUMPREG(VENC_SYNC_CTRL);
	DUMPREG(VENC_LLEN);
	DUMPREG(VENC_FLENS);
	DUMPREG(VENC_HFLTR_CTRL);
	DUMPREG(VENC_CC_CARR_WSS_CARR);
	DUMPREG(VENC_C_PHASE);
	DUMPREG(VENC_GAIN_U);
	DUMPREG(VENC_GAIN_V);
	DUMPREG(VENC_GAIN_Y);
	DUMPREG(VENC_BLACK_LEVEL);
	DUMPREG(VENC_BLANK_LEVEL);
	DUMPREG(VENC_X_COLOR);
	DUMPREG(VENC_M_CONTROL);
	DUMPREG(VENC_BSTAMP_WSS_DATA);
	DUMPREG(VENC_S_CARR);
	DUMPREG(VENC_LINE21);
	DUMPREG(VENC_LN_SEL);
	DUMPREG(VENC_L21__WC_CTL);
	DUMPREG(VENC_HTRIGGER_VTRIGGER);
	DUMPREG(VENC_SAVID__EAVID);
	DUMPREG(VENC_FLEN__FAL);
	DUMPREG(VENC_LAL__PHASE_RESET);
	DUMPREG(VENC_HS_INT_START_STOP_X);
	DUMPREG(VENC_HS_EXT_START_STOP_X);
	DUMPREG(VENC_VS_INT_START_X);
	DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
	DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
	DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
	DUMPREG(VENC_VS_EXT_STOP_Y);
	DUMPREG(VENC_AVID_START_STOP_X);
	DUMPREG(VENC_AVID_START_STOP_Y);
	DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
	DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
	DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
	DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
	DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
	DUMPREG(VENC_GEN_CTRL);
	DUMPREG(VENC_OUTPUT_CONTROL);
	DUMPREG(VENC_OUTPUT_TEST);

705
	venc_runtime_put();
T
Tomi Valkeinen 已提交
706 707 708

#undef DUMPREG
}
709

710 711 712 713 714
static int venc_get_clocks(struct platform_device *pdev)
{
	struct clk *clk;

	if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
A
Archit Taneja 已提交
715
		clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
716 717 718 719 720 721 722 723 724 725 726 727 728
		if (IS_ERR(clk)) {
			DSSERR("can't get tv_dac_clk\n");
			return PTR_ERR(clk);
		}
	} else {
		clk = NULL;
	}

	venc.tv_dac_clk = clk;

	return 0;
}

T
Tomi Valkeinen 已提交
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
static int venc_connect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
	struct omap_overlay_manager *mgr;
	int r;

	r = venc_init_regulator();
	if (r)
		return r;

	mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
	if (!mgr)
		return -ENODEV;

	r = dss_mgr_connect(mgr, dssdev);
	if (r)
		return r;

	r = omapdss_output_set_device(dssdev, dst);
	if (r) {
		DSSERR("failed to connect output to new device: %s\n",
				dst->name);
		dss_mgr_disconnect(mgr, dssdev);
		return r;
	}

	return 0;
}

static void venc_disconnect(struct omap_dss_device *dssdev,
		struct omap_dss_device *dst)
{
761
	WARN_ON(dst != dssdev->dst);
T
Tomi Valkeinen 已提交
762

763
	if (dst != dssdev->dst)
T
Tomi Valkeinen 已提交
764 765 766 767 768 769 770 771 772 773 774 775
		return;

	omapdss_output_unset_device(dssdev);

	if (dssdev->manager)
		dss_mgr_disconnect(dssdev->manager, dssdev);
}

static const struct omapdss_atv_ops venc_ops = {
	.connect = venc_connect,
	.disconnect = venc_disconnect,

776 777
	.enable = venc_display_enable,
	.disable = venc_display_disable,
T
Tomi Valkeinen 已提交
778

779 780
	.check_timings = venc_check_timings,
	.set_timings = venc_set_timings,
T
Tomi Valkeinen 已提交
781 782
	.get_timings = venc_get_timings,

783 784
	.set_type = venc_set_type,
	.invert_vid_out_polarity = venc_invert_vid_out_polarity,
T
Tomi Valkeinen 已提交
785

786 787
	.set_wss = venc_set_wss,
	.get_wss = venc_get_wss,
T
Tomi Valkeinen 已提交
788 789
};

790
static void venc_init_output(struct platform_device *pdev)
791
{
792
	struct omap_dss_device *out = &venc.output;
793

794
	out->dev = &pdev->dev;
795
	out->id = OMAP_DSS_OUTPUT_VENC;
796
	out->output_type = OMAP_DISPLAY_TYPE_VENC;
T
Tomi Valkeinen 已提交
797
	out->name = "venc.0";
798
	out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
T
Tomi Valkeinen 已提交
799
	out->ops.atv = &venc_ops;
800
	out->owner = THIS_MODULE;
801

802
	omapdss_register_output(out);
803 804 805 806
}

static void __exit venc_uninit_output(struct platform_device *pdev)
{
807
	struct omap_dss_device *out = &venc.output;
808

809
	omapdss_unregister_output(out);
810 811
}

T
Tomi Valkeinen 已提交
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
static int venc_probe_of(struct platform_device *pdev)
{
	struct device_node *node = pdev->dev.of_node;
	struct device_node *ep;
	u32 channels;
	int r;

	ep = omapdss_of_get_first_endpoint(node);
	if (!ep)
		return 0;

	venc.invert_polarity = of_property_read_bool(ep, "ti,invert-polarity");

	r = of_property_read_u32(ep, "ti,channels", &channels);
	if (r) {
		dev_err(&pdev->dev,
			"failed to read property 'ti,channels': %d\n", r);
		goto err;
	}

	switch (channels) {
	case 1:
		venc.type = OMAP_DSS_VENC_TYPE_COMPOSITE;
		break;
	case 2:
		venc.type = OMAP_DSS_VENC_TYPE_SVIDEO;
		break;
	default:
		dev_err(&pdev->dev, "bad channel propert '%d'\n", channels);
		r = -EINVAL;
		goto err;
	}

	of_node_put(ep);

	return 0;
err:
	of_node_put(ep);

	return 0;
}

854
/* VENC HW IP initialisation */
855
static int omap_venchw_probe(struct platform_device *pdev)
856 857
{
	u8 rev_id;
858
	struct resource *venc_mem;
859
	int r;
860

861 862 863 864 865 866
	venc.pdev = pdev;

	mutex_init(&venc.venc_lock);

	venc.wss_data = 0;

867 868 869
	venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
	if (!venc_mem) {
		DSSERR("can't get IORESOURCE_MEM VENC\n");
870
		return -EINVAL;
871
	}
872

J
Julia Lawall 已提交
873 874
	venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
				 resource_size(venc_mem));
875 876
	if (!venc.base) {
		DSSERR("can't ioremap VENC\n");
877
		return -ENOMEM;
878 879
	}

880 881
	r = venc_get_clocks(pdev);
	if (r)
882
		return r;
883 884 885 886 887

	pm_runtime_enable(&pdev->dev);

	r = venc_runtime_get();
	if (r)
888
		goto err_runtime_get;
889 890

	rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
891
	dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
892

893
	venc_runtime_put();
894

T
Tomi Valkeinen 已提交
895 896 897 898 899 900 901 902
	if (pdev->dev.of_node) {
		r = venc_probe_of(pdev);
		if (r) {
			DSSERR("Invalid DT data\n");
			goto err_probe_of;
		}
	}

903 904
	dss_debugfs_create_file("venc", venc_dump_regs);

905 906
	venc_init_output(pdev);

907
	return 0;
908

T
Tomi Valkeinen 已提交
909
err_probe_of:
910
err_runtime_get:
911 912
	pm_runtime_disable(&pdev->dev);
	return r;
913 914
}

T
Tomi Valkeinen 已提交
915
static int __exit omap_venchw_remove(struct platform_device *pdev)
916
{
917 918
	venc_uninit_output(pdev);

919 920
	pm_runtime_disable(&pdev->dev);

921 922 923
	return 0;
}

924 925 926
static int venc_runtime_suspend(struct device *dev)
{
	if (venc.tv_dac_clk)
927
		clk_disable_unprepare(venc.tv_dac_clk);
928 929 930 931 932 933 934 935 936 937 938 939

	dispc_runtime_put();

	return 0;
}

static int venc_runtime_resume(struct device *dev)
{
	int r;

	r = dispc_runtime_get();
	if (r < 0)
940
		return r;
941 942

	if (venc.tv_dac_clk)
943
		clk_prepare_enable(venc.tv_dac_clk);
944 945 946 947 948 949 950 951 952

	return 0;
}

static const struct dev_pm_ops venc_pm_ops = {
	.runtime_suspend = venc_runtime_suspend,
	.runtime_resume = venc_runtime_resume,
};

T
Tomi Valkeinen 已提交
953 954 955 956 957 958 959 960

static const struct of_device_id venc_of_match[] = {
	{ .compatible = "ti,omap2-venc", },
	{ .compatible = "ti,omap3-venc", },
	{ .compatible = "ti,omap4-venc", },
	{},
};

961
static struct platform_driver omap_venchw_driver = {
962
	.probe		= omap_venchw_probe,
T
Tomi Valkeinen 已提交
963
	.remove         = __exit_p(omap_venchw_remove),
964 965 966
	.driver         = {
		.name   = "omapdss_venc",
		.owner  = THIS_MODULE,
967
		.pm	= &venc_pm_ops,
T
Tomi Valkeinen 已提交
968
		.of_match_table = venc_of_match,
969 970 971
	},
};

T
Tomi Valkeinen 已提交
972
int __init venc_init_platform_driver(void)
973
{
974
	return platform_driver_register(&omap_venchw_driver);
975 976
}

T
Tomi Valkeinen 已提交
977
void __exit venc_uninit_platform_driver(void)
978
{
979
	platform_driver_unregister(&omap_venchw_driver);
980
}