gpmc-nand.c 4.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * gpmc-nand.c
 *
 * Copyright (C) 2009 Texas Instruments
 * Vimal Singh <vimalsingh@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/io.h>
15
#include <linux/mtd/nand.h>
16
#include <linux/platform_data/mtd-nand-omap2.h>
17 18 19

#include <asm/mach/flash.h>

20
#include "gpmc.h"
21
#include "soc.h"
A
Afzal Mohammed 已提交
22 23 24 25
#include "gpmc-nand.h"

/* minimum size for IO mapping */
#define	NAND_IO_SIZE	4
26

27 28 29 30 31 32 33 34 35 36
static struct resource gpmc_nand_resource[] = {
	{
		.flags		= IORESOURCE_MEM,
	},
	{
		.flags		= IORESOURCE_IRQ,
	},
	{
		.flags		= IORESOURCE_IRQ,
	},
37 38 39 40 41
};

static struct platform_device gpmc_nand_device = {
	.name		= "omap2-nand",
	.id		= 0,
42 43
	.num_resources	= ARRAY_SIZE(gpmc_nand_resource),
	.resource	= gpmc_nand_resource,
44 45
};

A
Afzal Mohammed 已提交
46 47 48
static int omap2_nand_gpmc_retime(
				struct omap_nand_platform_data *gpmc_nand_data,
				struct gpmc_timings *gpmc_t)
49 50 51 52 53
{
	struct gpmc_timings t;
	int err;

	memset(&t, 0, sizeof(t));
A
Afzal Mohammed 已提交
54
	t.sync_clk = gpmc_t->sync_clk;
55 56
	t.cs_on = gpmc_t->cs_on;
	t.adv_on = gpmc_t->adv_on;
57 58

	/* Read */
59
	t.adv_rd_off = gpmc_t->adv_rd_off;
60
	t.oe_on  = t.adv_on;
61 62 63 64
	t.access = gpmc_t->access;
	t.oe_off = gpmc_t->oe_off;
	t.cs_rd_off = gpmc_t->cs_rd_off;
	t.rd_cycle = gpmc_t->rd_cycle;
65 66

	/* Write */
67
	t.adv_wr_off = gpmc_t->adv_wr_off;
68 69
	t.we_on  = t.oe_on;
	if (cpu_is_omap34xx()) {
70 71
		t.wr_data_mux_bus = gpmc_t->wr_data_mux_bus;
		t.wr_access = gpmc_t->wr_access;
72
	}
73 74 75
	t.we_off = gpmc_t->we_off;
	t.cs_wr_off = gpmc_t->cs_wr_off;
	t.wr_cycle = gpmc_t->wr_cycle;
76 77

	/* Configure GPMC */
78 79 80 81
	if (gpmc_nand_data->devsize == NAND_BUSWIDTH_16)
		gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_DEV_SIZE, 1);
	else
		gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_DEV_SIZE, 0);
82 83
	gpmc_cs_configure(gpmc_nand_data->cs,
			GPMC_CONFIG_DEV_TYPE, GPMC_DEVICETYPE_NAND);
84
	gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_WP, 0);
85 86 87 88 89 90 91
	err = gpmc_cs_set_timings(gpmc_nand_data->cs, &t);
	if (err)
		return err;

	return 0;
}

92
static bool gpmc_hwecc_bch_capable(enum omap_ecc ecc_opt)
93 94
{
	/* support only OMAP3 class */
95
	if (!cpu_is_omap34xx() && !soc_is_am33xx()) {
96 97 98 99 100
		pr_err("BCH ecc is not supported on this CPU\n");
		return 0;
	}

	/*
101 102
	 * For now, assume 4-bit mode is only supported on OMAP3630 ES1.x, x>=1
	 * and AM33xx derivates. Other chips may be added if confirmed to work.
103 104
	 */
	if ((ecc_opt == OMAP_ECC_BCH4_CODE_HW) &&
105 106
	    (!cpu_is_omap3630() || (GET_OMAP_REVISION() == 0)) &&
	    (!soc_is_am33xx())) {
107 108 109 110 111 112 113
		pr_err("BCH 4-bit mode is not supported on this CPU\n");
		return 0;
	}

	return 1;
}

114 115
int gpmc_nand_init(struct omap_nand_platform_data *gpmc_nand_data,
		   struct gpmc_timings *gpmc_t)
116 117 118 119 120 121 122
{
	int err	= 0;
	struct device *dev = &gpmc_nand_device.dev;

	gpmc_nand_device.dev.platform_data = gpmc_nand_data;

	err = gpmc_cs_request(gpmc_nand_data->cs, NAND_IO_SIZE,
123
				(unsigned long *)&gpmc_nand_resource[0].start);
124
	if (err < 0) {
125 126
		dev_err(dev, "Cannot request GPMC CS %d, error %d\n",
			gpmc_nand_data->cs, err);
127 128 129
		return err;
	}

130 131
	gpmc_nand_resource[0].end = gpmc_nand_resource[0].start +
							NAND_IO_SIZE - 1;
132

133 134 135 136
	gpmc_nand_resource[1].start =
				gpmc_get_client_irq(GPMC_IRQ_FIFOEVENTENABLE);
	gpmc_nand_resource[2].start =
				gpmc_get_client_irq(GPMC_IRQ_COUNT_EVENT);
A
Afzal Mohammed 已提交
137 138 139 140 141 142 143

	if (gpmc_t) {
		err = omap2_nand_gpmc_retime(gpmc_nand_data, gpmc_t);
		if (err < 0) {
			dev_err(dev, "Unable to set gpmc timings: %d\n", err);
			return err;
		}
144 145 146 147
	}

	/* Enable RD PIN Monitoring Reg */
	if (gpmc_nand_data->dev_ready) {
148
		gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_RDY_BSY, 1);
149 150
	}

151 152
	gpmc_update_nand_reg(&gpmc_nand_data->reg, gpmc_nand_data->cs);

153 154 155
	if (!gpmc_hwecc_bch_capable(gpmc_nand_data->ecc_opt))
		return -EINVAL;

156 157 158 159 160 161 162 163 164 165 166 167 168
	err = platform_device_register(&gpmc_nand_device);
	if (err < 0) {
		dev_err(dev, "Unable to register NAND device\n");
		goto out_free_cs;
	}

	return 0;

out_free_cs:
	gpmc_cs_free(gpmc_nand_data->cs);

	return err;
}