mce.c 58.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
46
#include <asm/traps.h>
I
Ingo Molnar 已提交
47 48
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
49

50
#include "mce-internal.h"
51

52
static DEFINE_MUTEX(mce_chrdev_read_mutex);
53

54
#define rcu_dereference_check_mce(p) \
55
	rcu_dereference_index_check((p), \
56
			      rcu_read_lock_sched_held() || \
57
			      lockdep_is_held(&mce_chrdev_read_mutex))
58

59 60 61
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

62 63
#define SPINUNIT 100	/* 100ns */

64 65
DEFINE_PER_CPU(unsigned, mce_exception_count);

66
struct mce_bank *mce_banks __read_mostly;
67

68
struct mca_config mca_cfg __read_mostly = {
69
	.bootlog  = -1,
70 71 72 73 74 75 76
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
77 78
	.tolerant = 1,
	.monarch_timeout = -1
79 80
};

81 82 83 84
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
85

86 87
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

88 89 90
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

91 92 93
/* CMCI storm detection filter */
static DEFINE_PER_CPU(unsigned long, mce_polled_error);

94 95 96 97
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
98 99 100 101
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

102 103 104 105 106 107 108 109 110
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

111 112
static DEFINE_PER_CPU(struct work_struct, mce_work);

113 114
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

115 116 117 118 119 120
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);

121 122 123 124
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
125
	m->cpu = m->extcpu = smp_processor_id();
126
	rdtscll(m->tsc);
127 128 129 130 131 132 133
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
134 135
}

136 137 138
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
139 140 141 142 143 144
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

145
static struct mce_log mcelog = {
146 147 148
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
149
};
L
Linus Torvalds 已提交
150 151 152 153

void mce_log(struct mce *mce)
{
	unsigned next, entry;
154
	int ret = 0;
I
Ingo Molnar 已提交
155

156 157 158
	/* Emit the trace record: */
	trace_mce_record(mce);

159 160 161 162
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
	if (ret == NOTIFY_STOP)
		return;

L
Linus Torvalds 已提交
163
	mce->finished = 0;
M
Mike Waychison 已提交
164
	wmb();
L
Linus Torvalds 已提交
165
	for (;;) {
166
		entry = rcu_dereference_check_mce(mcelog.next);
167
		for (;;) {
168

I
Ingo Molnar 已提交
169 170 171 172 173
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
174
			if (entry >= MCE_LOG_LEN) {
175 176
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
177 178
				return;
			}
I
Ingo Molnar 已提交
179
			/* Old left over entry. Skip: */
180 181 182 183
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
184
			break;
L
Linus Torvalds 已提交
185 186 187 188 189 190 191
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
192
	wmb();
L
Linus Torvalds 已提交
193
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
194
	wmb();
L
Linus Torvalds 已提交
195

196
	mce->finished = 1;
197
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
198 199
}

B
Borislav Petkov 已提交
200 201 202 203
static void drain_mcelog_buffer(void)
{
	unsigned int next, i, prev = 0;

204
	next = ACCESS_ONCE(mcelog.next);
B
Borislav Petkov 已提交
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222

	do {
		struct mce *m;

		/* drain what was logged during boot */
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
			unsigned retries = 1;

			m = &mcelog.entry[i];

			while (!m->finished) {
				if (time_after_eq(jiffies, start + 2*retries))
					retries++;

				cpu_relax();

				if (!m->finished && retries >= 4) {
223
					pr_err("skipping error being logged currently!\n");
B
Borislav Petkov 已提交
224 225 226 227 228 229 230 231 232 233 234 235 236 237
					break;
				}
			}
			smp_rmb();
			atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
		}

		memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
}


238 239 240
void mce_register_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
B
Borislav Petkov 已提交
241
	drain_mcelog_buffer();
242 243 244 245 246 247 248 249 250
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

H
Hidetoshi Seto 已提交
251
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
252
{
253 254
	int ret = 0;

H
Huang Ying 已提交
255
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
256
	       m->extcpu, m->mcgstatus, m->bank, m->status);
257

258
	if (m->ip) {
H
Huang Ying 已提交
259
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
260 261 262
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
263
		if (m->cs == __KERNEL_CS)
264
			print_symbol("{%s}", m->ip);
265
		pr_cont("\n");
L
Linus Torvalds 已提交
266
	}
267

H
Huang Ying 已提交
268
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
269
	if (m->addr)
270
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
271
	if (m->misc)
272
		pr_cont("MISC %llx ", m->misc);
273

274
	pr_cont("\n");
275 276 277 278
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
279
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
280 281
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
282 283 284

	/*
	 * Print out human-readable details about the MCE error,
285
	 * (if the CPU has an implementation for that)
286
	 */
287 288 289 290 291
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
292 293
}

294 295
#define PANIC_TIMEOUT 5 /* 5 seconds */

296
static atomic_t mce_panicked;
297

298
static int fake_panic;
299
static atomic_t mce_fake_panicked;
300

301 302 303 304
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
305

306 307 308 309
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
310
	if (panic_timeout == 0)
311
		panic_timeout = mca_cfg.panic_timeout;
312 313 314
	panic("Panicing machine check CPU died");
}

315
static void mce_panic(char *msg, struct mce *final, char *exp)
316
{
317
	int i, apei_err = 0;
318

319 320 321 322
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
323
		if (atomic_inc_return(&mce_panicked) > 1)
324 325
			wait_for_panic();
		barrier();
326

327 328 329 330
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
331
		if (atomic_inc_return(&mce_fake_panicked) > 1)
332 333
			return;
	}
334
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
335
	for (i = 0; i < MCE_LOG_LEN; i++) {
336
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
337 338
		if (!(m->status & MCI_STATUS_VAL))
			continue;
339
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
340
			print_mce(m);
341 342 343
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
344 345 346 347 348
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
349
			continue;
H
Hidetoshi Seto 已提交
350 351
		if (!(m->status & MCI_STATUS_UC))
			continue;
352
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
353
			print_mce(m);
354 355 356
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
357
	}
358
	if (final) {
H
Hidetoshi Seto 已提交
359
		print_mce(final);
360 361 362
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
363
	if (cpu_missing)
H
Huang Ying 已提交
364
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
365
	if (exp)
H
Huang Ying 已提交
366
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
367 368
	if (!fake_panic) {
		if (panic_timeout == 0)
369
			panic_timeout = mca_cfg.panic_timeout;
370 371
		panic(msg);
	} else
H
Huang Ying 已提交
372
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
373
}
L
Linus Torvalds 已提交
374

375 376 377 378
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
379
	unsigned bank = __this_cpu_read(injectm.bank);
380

381
	if (msr == mca_cfg.rip_msr)
382
		return offsetof(struct mce, ip);
383
	if (msr == MSR_IA32_MCx_STATUS(bank))
384
		return offsetof(struct mce, status);
385
	if (msr == MSR_IA32_MCx_ADDR(bank))
386
		return offsetof(struct mce, addr);
387
	if (msr == MSR_IA32_MCx_MISC(bank))
388 389 390 391 392 393
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

394 395 396 397
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
398

T
Tejun Heo 已提交
399
	if (__this_cpu_read(injectm.finished)) {
400
		int offset = msr_to_offset(msr);
401

402 403
		if (offset < 0)
			return 0;
404
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
405
	}
406 407 408 409 410 411 412 413 414 415 416

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

417 418 419 420 421
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
422
	if (__this_cpu_read(injectm.finished)) {
423
		int offset = msr_to_offset(msr);
424

425
		if (offset >= 0)
426
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
427 428
		return;
	}
429 430 431
	wrmsrl(msr, v);
}

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
450 451 452 453 454 455 456 457

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
458 459
		}
		/* Use accurate RIP reporting if available. */
460 461
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
462 463 464
	}
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
/*
 * Simple lockless ring to communicate PFNs from the exception handler with the
 * process context work function. This is vastly simplified because there's
 * only a single reader and a single writer.
 */
#define MCE_RING_SIZE 16	/* we use one entry less */

struct mce_ring {
	unsigned short start;
	unsigned short end;
	unsigned long ring[MCE_RING_SIZE];
};
static DEFINE_PER_CPU(struct mce_ring, mce_ring);

/* Runs with CPU affinity in workqueue */
static int mce_ring_empty(void)
{
482
	struct mce_ring *r = this_cpu_ptr(&mce_ring);
483 484 485 486 487 488 489 490 491 492 493

	return r->start == r->end;
}

static int mce_ring_get(unsigned long *pfn)
{
	struct mce_ring *r;
	int ret = 0;

	*pfn = 0;
	get_cpu();
494
	r = this_cpu_ptr(&mce_ring);
495 496 497 498 499 500 501 502 503 504 505 506 507
	if (r->start == r->end)
		goto out;
	*pfn = r->ring[r->start];
	r->start = (r->start + 1) % MCE_RING_SIZE;
	ret = 1;
out:
	put_cpu();
	return ret;
}

/* Always runs in MCE context with preempt off */
static int mce_ring_add(unsigned long pfn)
{
508
	struct mce_ring *r = this_cpu_ptr(&mce_ring);
509 510 511 512 513 514 515 516 517 518 519
	unsigned next;

	next = (r->end + 1) % MCE_RING_SIZE;
	if (next == r->start)
		return -1;
	r->ring[r->end] = pfn;
	wmb();
	r->end = next;
	return 0;
}

A
Andi Kleen 已提交
520
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
521
{
522
	if (mca_cfg.disabled)
523
		return 0;
524
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
525 526
}

527 528
static void mce_schedule_work(void)
{
529
	if (!mce_ring_empty())
530
		schedule_work(this_cpu_ptr(&mce_work));
531 532
}

533 534 535
DEFINE_PER_CPU(struct irq_work, mce_irq_work);

static void mce_irq_work_cb(struct irq_work *entry)
536
{
537
	mce_notify_irq();
538
	mce_schedule_work();
539 540 541 542 543
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
544
		mce_notify_irq();
545 546 547 548 549 550 551
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
552 553 554
		return;
	}

555
	irq_work_queue(this_cpu_ptr(&mce_irq_work));
556 557
}

558 559 560 561 562 563 564 565 566 567 568 569 570
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
		m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
	if (m->status & MCI_STATUS_ADDRV) {
		m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));

		/*
		 * Mask the reported address by the reported granularity.
		 */
571
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
572 573 574 575 576 577 578
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
		/*
		 * coming soon
		 */
		return false;
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

610 611
DEFINE_PER_CPU(unsigned, mce_poll_count);

612
/*
613 614 615 616
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
617 618 619 620 621 622 623 624 625
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
626
 */
627
void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
628 629
{
	struct mce m;
630
	int severity;
631 632
	int i;

633
	this_cpu_inc(mce_poll_count);
634

635
	mce_gather_info(&m, NULL);
636

637
	for (i = 0; i < mca_cfg.banks; i++) {
638
		if (!mce_banks[i].ctl || !test_bit(i, *b))
639 640 641 642 643 644 645 646
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
647
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
648 649 650
		if (!(m.status & MCI_STATUS_VAL))
			continue;

I
Ingo Molnar 已提交
651
		this_cpu_write(mce_polled_error, 1);
652
		/*
A
Andi Kleen 已提交
653 654
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
655 656 657
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
658
		if (!(flags & MCP_UC) &&
659
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
660 661
			continue;

662
		mce_read_aux(&m, i);
663 664 665

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
666 667 668 669 670 671 672 673 674 675 676 677 678 679

		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

		/*
		 * In the cases where we don't have a valid address after all,
		 * do not add it into the ring buffer.
		 */
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m)) {
			if (m.status & MCI_STATUS_ADDRV) {
				mce_ring_add(m.addr >> PAGE_SHIFT);
				mce_schedule_work();
			}
		}

680 681 682 683
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
684
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
685
			mce_log(&m);
686 687 688 689

		/*
		 * Clear state for this bank.
		 */
690
		mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
691 692 693 694 695 696
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
697 698

	sync_core();
699
}
700
EXPORT_SYMBOL_GPL(machine_check_poll);
701

702 703 704 705
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
706 707
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
708
{
709
	int i, ret = 0;
710

711
	for (i = 0; i < mca_cfg.banks; i++) {
712
		m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
713
		if (m->status & MCI_STATUS_VAL) {
714
			__set_bit(i, validp);
715 716 717
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
718 719
		if (mce_severity(m, mca_cfg.tolerant, msg, true) >=
		    MCE_PANIC_SEVERITY)
720
			ret = 1;
721
	}
722
	return ret;
723 724
}

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
static int mce_timed_out(u64 *t)
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
748
	if (atomic_read(&mce_panicked))
749
		wait_for_panic();
750
	if (!mca_cfg.monarch_timeout)
751 752
		goto out;
	if ((s64)*t < SPINUNIT) {
753
		if (mca_cfg.tolerant <= 1)
754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
			mce_panic("Timeout synchronizing machine check over CPUs",
				  NULL, NULL);
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
777
 * Also this detects the case of a machine check event coming from outer
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
803 804
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
805
					    &nmsg, true);
806 807 808 809 810 811 812 813 814 815 816 817
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
818
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
819
		mce_panic("Fatal Machine check", m, msg);
820 821 822 823 824 825 826 827 828 829 830

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
831
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
		mce_panic("Machine check from unknown source", NULL, NULL);

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
851
static int mce_start(int *no_way_out)
852
{
H
Hidetoshi Seto 已提交
853
	int order;
854
	int cpus = num_online_cpus();
855
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
856

H
Hidetoshi Seto 已提交
857 858
	if (!timeout)
		return -1;
859

H
Hidetoshi Seto 已提交
860
	atomic_add(*no_way_out, &global_nwo);
861 862 863 864
	/*
	 * global_nwo should be updated before mce_callin
	 */
	smp_wmb();
865
	order = atomic_inc_return(&mce_callin);
866 867 868 869 870 871 872

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
		if (mce_timed_out(&timeout)) {
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
873
			return -1;
874 875 876 877
		}
		ndelay(SPINUNIT);
	}

878 879 880 881
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
882

H
Hidetoshi Seto 已提交
883 884 885 886
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
887
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
888 889 890 891 892 893 894 895 896 897 898 899 900 901
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
			if (mce_timed_out(&timeout)) {
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
902 903 904
	}

	/*
H
Hidetoshi Seto 已提交
905
	 * Cache the global no_way_out state.
906
	 */
H
Hidetoshi Seto 已提交
907 908 909
	*no_way_out = atomic_read(&global_nwo);

	return order;
910 911 912 913 914 915 916 917 918
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
919
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
			if (mce_timed_out(&timeout))
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

979 980 981 982
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
L
Lucas De Marchi 已提交
983
 * parser). So only support physical addresses up to page granuality for now.
984 985 986 987 988
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;
989
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
990
		return 0;
991
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
992 993 994 995
		return 0;
	return 1;
}

996 997 998 999
static void mce_clear_state(unsigned long *toclear)
{
	int i;

1000
	for (i = 0; i < mca_cfg.banks; i++) {
1001
		if (test_bit(i, toclear))
1002
			mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1003 1004 1005
	}
}

1006 1007 1008 1009 1010 1011 1012
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1013 1014 1015 1016
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1017
 */
I
Ingo Molnar 已提交
1018
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1019
{
1020
	struct mca_config *cfg = &mca_cfg;
1021
	struct mce m, *final;
1022
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
1023
	int i;
1024 1025 1026 1027 1028 1029
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
1030
	int order;
1031 1032
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1033
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1034 1035 1036 1037 1038 1039 1040
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1041
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1042
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1043
	char *msg = "Unknown";
1044 1045
	u64 recover_paddr = ~0ull;
	int flags = MF_ACTION_REQUIRED;
L
Linus Torvalds 已提交
1046

1047 1048
	prev_state = ist_enter(regs);

1049
	this_cpu_inc(mce_exception_count);
1050

1051
	if (!cfg->banks)
1052
		goto out;
L
Linus Torvalds 已提交
1053

1054
	mce_gather_info(&m, regs);
1055

1056
	final = this_cpu_ptr(&mces_seen);
1057 1058
	*final = m;

1059
	memset(valid_banks, 0, sizeof(valid_banks));
1060
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1061

L
Linus Torvalds 已提交
1062 1063
	barrier();

A
Andi Kleen 已提交
1064
	/*
1065 1066 1067
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1068 1069 1070 1071
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1072 1073 1074 1075 1076
	/*
	 * Go through all the banks in exclusion of the other CPUs.
	 * This way we don't report duplicated events on shared banks
	 * because the first one to see it will clear it.
	 */
H
Hidetoshi Seto 已提交
1077
	order = mce_start(&no_way_out);
1078
	for (i = 0; i < cfg->banks; i++) {
1079
		__clear_bit(i, toclear);
1080 1081
		if (!test_bit(i, valid_banks))
			continue;
1082
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1083
			continue;
1084 1085

		m.misc = 0;
L
Linus Torvalds 已提交
1086 1087 1088
		m.addr = 0;
		m.bank = i;

1089
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
L
Linus Torvalds 已提交
1090 1091 1092
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1093
		/*
A
Andi Kleen 已提交
1094 1095
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1096
		 */
1097
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1098
			!no_way_out)
1099 1100 1101 1102 1103
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1104
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1105

1106
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1107

A
Andi Kleen 已提交
1108
		/*
1109 1110
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1111
		 */
1112 1113
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1114 1115 1116
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1117 1118 1119 1120 1121
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1122 1123
		}

1124
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1125

1126 1127 1128 1129 1130
		/*
		 * Action optional error. Queue address for later processing.
		 * When the ring overflows we just ignore the AO error.
		 * RED-PEN add some logging mechanism when
		 * usable_address or mce_add_ring fails.
1131
		 * RED-PEN don't ignore overflow for mca_cfg.tolerant == 0
1132 1133 1134 1135
		 */
		if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
			mce_ring_add(m.addr >> PAGE_SHIFT);

1136
		mce_log(&m);
L
Linus Torvalds 已提交
1137

1138 1139 1140
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1141 1142 1143
		}
	}

1144 1145 1146
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1147 1148 1149
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1150
	/*
1151 1152
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1153
	 */
1154 1155
	if (mce_end(order) < 0)
		no_way_out = worst >= MCE_PANIC_SEVERITY;
1156 1157

	/*
1158 1159 1160 1161
	 * At insane "tolerant" levels we take no action. Otherwise
	 * we only die if we have no other choice. For less serious
	 * issues we try to recover, or limit damage to the current
	 * process.
1162
	 */
1163
	if (cfg->tolerant < 3) {
1164 1165 1166
		if (no_way_out)
			mce_panic("Fatal machine check on current CPU", &m, msg);
		if (worst == MCE_AR_SEVERITY) {
1167 1168 1169
			recover_paddr = m.addr;
			if (!(m.mcgstatus & MCG_STATUS_RIPV))
				flags |= MF_MUST_KILL;
1170 1171 1172 1173
		} else if (kill_it) {
			force_sig(SIGBUS, current);
		}
	}
1174

1175 1176
	if (worst > 0)
		mce_report_event(regs);
1177
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1178
out:
1179
	sync_core();
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199

	if (recover_paddr == ~0ull)
		goto done;

	pr_err("Uncorrected hardware memory error in user-access at %llx",
		 recover_paddr);
	/*
	 * We must call memory_failure() here even if the current process is
	 * doomed. We still need to mark the page as poisoned and alert any
	 * other users of the page.
	 */
	ist_begin_non_atomic(regs);
	local_irq_enable();
	if (memory_failure(recover_paddr >> PAGE_SHIFT, MCE_VECTOR, flags) < 0) {
		pr_err("Memory error not recovered");
		force_sig(SIGBUS, current);
	}
	local_irq_disable();
	ist_end_non_atomic();
done:
1200
	ist_exit(regs, prev_state);
L
Linus Torvalds 已提交
1201
}
1202
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1203

1204 1205
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1206
{
1207 1208
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1209 1210 1211
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1212 1213

	return 0;
1214
}
1215
#endif
1216

1217 1218 1219 1220 1221
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
 * placed into the "ring").
 */
1222 1223
static void mce_process_work(struct work_struct *dummy)
{
1224 1225 1226 1227
	unsigned long pfn;

	while (mce_ring_get(&pfn))
		memory_failure(pfn, MCE_VECTOR, 0);
1228 1229
}

1230 1231 1232
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1233
 * @cpu: The CPU on which the event occurred.
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1244
void mce_log_therm_throt_event(__u64 status)
1245 1246 1247
{
	struct mce m;

1248
	mce_setup(&m);
1249 1250 1251 1252 1253 1254
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1255
/*
1256 1257 1258
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1259
 */
T
Thomas Gleixner 已提交
1260
static unsigned long check_interval = 5 * 60; /* 5 minutes */
I
Ingo Molnar 已提交
1261

T
Thomas Gleixner 已提交
1262
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1263
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1264

C
Chen Gong 已提交
1265 1266 1267 1268 1269 1270 1271 1272
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

static unsigned long (*mce_adjust_timer)(unsigned long interval) =
	mce_adjust_timer_default;

1273 1274
static int cmc_error_seen(void)
{
1275
	unsigned long *v = this_cpu_ptr(&mce_polled_error);
1276 1277 1278 1279

	return test_and_clear_bit(0, v);
}

T
Thomas Gleixner 已提交
1280
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1281
{
1282
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1283
	unsigned long iv;
1284
	int notify;
1285 1286 1287

	WARN_ON(smp_processor_id() != data);

1288
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1289
		machine_check_poll(MCP_TIMESTAMP,
1290
				this_cpu_ptr(&mce_poll_banks));
C
Chen Gong 已提交
1291
		mce_intel_cmci_poll();
I
Ingo Molnar 已提交
1292
	}
L
Linus Torvalds 已提交
1293 1294

	/*
1295 1296
	 * Alert userspace if needed.  If we logged an MCE, reduce the
	 * polling interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1297
	 */
T
Thomas Gleixner 已提交
1298
	iv = __this_cpu_read(mce_next_interval);
1299 1300 1301
	notify = mce_notify_irq();
	notify |= cmc_error_seen();
	if (notify) {
1302
		iv = max(iv / 2, (unsigned long) HZ/100);
C
Chen Gong 已提交
1303
	} else {
T
Thomas Gleixner 已提交
1304
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
C
Chen Gong 已提交
1305 1306
		iv = mce_adjust_timer(iv);
	}
T
Thomas Gleixner 已提交
1307
	__this_cpu_write(mce_next_interval, iv);
C
Chen Gong 已提交
1308 1309 1310 1311 1312 1313
	/* Might have become 0 after CMCI storm subsided */
	if (iv) {
		t->expires = jiffies + iv;
		add_timer_on(t, smp_processor_id());
	}
}
1314

C
Chen Gong 已提交
1315 1316 1317 1318 1319
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1320
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
	unsigned long when = jiffies + interval;
	unsigned long iv = __this_cpu_read(mce_next_interval);

	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1333 1334
}

1335 1336 1337 1338 1339 1340 1341 1342 1343
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1344 1345
static void mce_do_trigger(struct work_struct *work)
{
1346
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1347 1348 1349 1350
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1351
/*
1352 1353 1354
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1355
 */
1356
int mce_notify_irq(void)
1357
{
1358 1359 1360
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1361
	if (test_and_clear_bit(0, &mce_need_notify)) {
1362 1363
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1364

1365
		if (mce_helper[0])
1366
			schedule_work(&mce_trigger_work);
1367

1368
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1369
			pr_info(HW_ERR "Machine check events logged\n");
1370 1371

		return 1;
L
Linus Torvalds 已提交
1372
	}
1373 1374
	return 0;
}
1375
EXPORT_SYMBOL_GPL(mce_notify_irq);
1376

1377
static int __mcheck_cpu_mce_banks_init(void)
1378 1379
{
	int i;
1380
	u8 num_banks = mca_cfg.banks;
1381

1382
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1383 1384
	if (!mce_banks)
		return -ENOMEM;
1385 1386

	for (i = 0; i < num_banks; i++) {
1387
		struct mce_bank *b = &mce_banks[i];
1388

1389 1390 1391 1392 1393 1394
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1395
/*
L
Linus Torvalds 已提交
1396 1397
 * Initialize Machine Checks for a CPU.
 */
1398
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1399
{
1400
	unsigned b;
I
Ingo Molnar 已提交
1401
	u64 cap;
L
Linus Torvalds 已提交
1402 1403

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1404 1405

	b = cap & MCG_BANKCNT_MASK;
1406
	if (!mca_cfg.banks)
1407
		pr_info("CPU supports %d MCE banks\n", b);
1408

1409
	if (b > MAX_NR_BANKS) {
1410
		pr_warn("Using only %u machine check banks out of %u\n",
1411 1412 1413 1414 1415
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1416 1417 1418
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1419
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1420
		int err = __mcheck_cpu_mce_banks_init();
1421

1422 1423
		if (err)
			return err;
L
Linus Torvalds 已提交
1424
	}
1425

1426
	/* Use accurate RIP reporting if available. */
1427
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1428
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1429

A
Andi Kleen 已提交
1430
	if (cap & MCG_SER_P)
1431
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1432

1433 1434 1435
	return 0;
}

1436
static void __mcheck_cpu_init_generic(void)
1437
{
1438
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1439
	mce_banks_t all_banks;
1440 1441 1442
	u64 cap;
	int i;

1443 1444 1445
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1446 1447 1448
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1449
	bitmap_fill(all_banks, MAX_NR_BANKS);
1450
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1451 1452 1453

	set_in_cr4(X86_CR4_MCE);

1454
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1455 1456 1457
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);

1458
	for (i = 0; i < mca_cfg.banks; i++) {
1459
		struct mce_bank *b = &mce_banks[i];
1460

1461
		if (!b->init)
1462
			continue;
1463 1464
		wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
		wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1465
	}
L
Linus Torvalds 已提交
1466 1467
}

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1496
/* Add per CPU specific workarounds here */
1497
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1498
{
1499 1500
	struct mca_config *cfg = &mca_cfg;

1501
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1502
		pr_info("unknown CPU type - not enabling MCE support\n");
1503 1504 1505
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1506
	/* This should be disabled by the BIOS, but isn't always */
1507
	if (c->x86_vendor == X86_VENDOR_AMD) {
1508
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1509 1510 1511 1512 1513
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1514
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1515
		}
1516
		if (c->x86 <= 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1517 1518 1519 1520
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1521
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1522
		}
1523 1524 1525 1526
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1527
		 if (c->x86 == 6 && cfg->banks > 0)
1528
			mce_banks[0].ctl = 0;
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555

		 /*
		  * Turn off MC4_MISC thresholding banks on those models since
		  * they're not supported there.
		  */
		 if (c->x86 == 0x15 &&
		     (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			 int i;
			 u64 val, hwcr;
			 bool need_toggle;
			 u32 msrs[] = {
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
			 };

			 rdmsrl(MSR_K7_HWCR, hwcr);

			 /* McStatusWrEn has to be set */
			 need_toggle = !(hwcr & BIT(18));

			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));

			 for (i = 0; i < ARRAY_SIZE(msrs); i++) {
				 rdmsrl(msrs[i], val);

				 /* CntP bit set? */
B
Borislav Petkov 已提交
1556 1557 1558
				 if (val & BIT_64(62)) {
					val &= ~BIT_64(62);
					wrmsrl(msrs[i], val);
1559 1560 1561 1562 1563 1564 1565
				 }
			 }

			 /* restore old settings */
			 if (need_toggle)
				 wrmsrl(MSR_K7_HWCR, hwcr);
		 }
L
Linus Torvalds 已提交
1566
	}
1567

1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1578
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1579
			mce_banks[0].init = 0;
1580 1581 1582 1583 1584 1585

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1586 1587
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1588

1589 1590 1591 1592
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1593 1594
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1595 1596 1597

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1598
	}
1599 1600 1601
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1602
		cfg->panic_timeout = 30;
1603 1604

	return 0;
1605
}
L
Linus Torvalds 已提交
1606

1607
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1608 1609
{
	if (c->x86 != 5)
1610 1611
		return 0;

1612 1613
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1614
		intel_p5_mcheck_init(c);
1615
		return 1;
1616 1617 1618
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1619
		return 1;
1620 1621
		break;
	}
1622 1623

	return 0;
1624 1625
}

1626
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1627 1628 1629 1630
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
C
Chen Gong 已提交
1631
		mce_adjust_timer = mce_intel_adjust_timer;
L
Linus Torvalds 已提交
1632
		break;
1633 1634 1635
	case X86_VENDOR_AMD:
		mce_amd_feature_init(c);
		break;
L
Linus Torvalds 已提交
1636 1637 1638 1639 1640
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1641
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1642
{
1643
	unsigned long iv = check_interval * HZ;
1644

1645
	if (mca_cfg.ignore_ce || !iv)
1646 1647
		return;

1648 1649
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1650
	t->expires = round_jiffies(jiffies + iv);
1651
	add_timer_on(t, cpu);
1652 1653
}

T
Thomas Gleixner 已提交
1654 1655
static void __mcheck_cpu_init_timer(void)
{
1656
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1657 1658 1659 1660 1661 1662
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1663 1664 1665
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1666
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1667 1668 1669 1670 1671 1672 1673
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1674
/*
L
Linus Torvalds 已提交
1675
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1676
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1677
 */
1678
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1679
{
1680
	if (mca_cfg.disabled)
1681 1682
		return;

1683 1684
	if (__mcheck_cpu_ancient_init(c))
		return;
1685

1686
	if (!mce_available(c))
L
Linus Torvalds 已提交
1687 1688
		return;

1689
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1690
		mca_cfg.disabled = true;
1691 1692 1693
		return;
	}

1694 1695
	machine_check_vector = do_machine_check;

1696 1697 1698
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
	__mcheck_cpu_init_timer();
1699 1700
	INIT_WORK(this_cpu_ptr(&mce_work), mce_process_work);
	init_irq_work(this_cpu_ptr(&mce_irq_work), &mce_irq_work_cb);
L
Linus Torvalds 已提交
1701 1702 1703
}

/*
1704
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1705 1706
 */

1707 1708 1709
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1710

1711
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1712
{
1713
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1714

1715 1716 1717
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1718

T
Tim Hockin 已提交
1719 1720 1721 1722
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1723 1724
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1725

1726
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1727

1728
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1729 1730
}

1731
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1732
{
1733
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1734

1735 1736
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1737

1738
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1739 1740 1741 1742

	return 0;
}

1743 1744
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1745
	unsigned long *cpu_tsc = (unsigned long *)data;
1746

L
Linus Torvalds 已提交
1747
	rdtscll(cpu_tsc[smp_processor_id()]);
1748
}
L
Linus Torvalds 已提交
1749

1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1766 1767 1768 1769 1770 1771
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1793 1794
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1795
{
I
Ingo Molnar 已提交
1796
	char __user *buf = ubuf;
1797
	unsigned long *cpu_tsc;
1798
	unsigned prev, next;
L
Linus Torvalds 已提交
1799 1800
	int i, err;

1801
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1802 1803 1804
	if (!cpu_tsc)
		return -ENOMEM;

1805
	mutex_lock(&mce_chrdev_read_mutex);
1806 1807 1808 1809 1810 1811 1812

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1813
	next = rcu_dereference_check_mce(mcelog.next);
L
Linus Torvalds 已提交
1814 1815

	/* Only supports full reads right now */
1816 1817 1818
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1819 1820

	err = 0;
1821 1822 1823 1824
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1825
			struct mce *m = &mcelog.entry[i];
1826

H
Hidetoshi Seto 已提交
1827
			while (!m->finished) {
1828
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1829
					memset(m, 0, sizeof(*m));
1830 1831 1832
					goto timeout;
				}
				cpu_relax();
1833
			}
1834
			smp_rmb();
H
Hidetoshi Seto 已提交
1835 1836
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1837 1838
timeout:
			;
1839
		}
L
Linus Torvalds 已提交
1840

1841 1842 1843 1844 1845
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1846

1847
	synchronize_sched();
L
Linus Torvalds 已提交
1848

1849 1850 1851 1852
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1853
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1854

1855
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1856 1857 1858 1859
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1860
			smp_rmb();
H
Hidetoshi Seto 已提交
1861 1862
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1863
		}
1864
	}
1865 1866 1867 1868 1869

	if (err)
		err = -EFAULT;

out:
1870
	mutex_unlock(&mce_chrdev_read_mutex);
1871
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1872

1873
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1874 1875
}

1876
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1877
{
1878
	poll_wait(file, &mce_chrdev_wait, wait);
1879
	if (rcu_access_index(mcelog.next))
1880
		return POLLIN | POLLRDNORM;
1881 1882
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1883 1884 1885
	return 0;
}

1886 1887
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1888 1889
{
	int __user *p = (int __user *)arg;
1890

L
Linus Torvalds 已提交
1891
	if (!capable(CAP_SYS_ADMIN))
1892
		return -EPERM;
I
Ingo Molnar 已提交
1893

L
Linus Torvalds 已提交
1894
	switch (cmd) {
1895
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1896 1897
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1898
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1899 1900
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1901 1902

		do {
L
Linus Torvalds 已提交
1903
			flags = mcelog.flags;
1904
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
1905

1906
		return put_user(flags, p);
L
Linus Torvalds 已提交
1907 1908
	}
	default:
1909 1910
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
1911 1912
}

1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
			 size_t usize, loff_t *off)
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
1934 1935 1936
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
1937
	.write			= mce_chrdev_write,
1938 1939 1940
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
1941 1942
};

1943
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
1944 1945 1946 1947 1948
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

1949 1950 1951
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1952
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1968
/*
1969 1970 1971 1972
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1973 1974 1975
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
1976 1977
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
1978
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
1979
 */
L
Linus Torvalds 已提交
1980 1981
static int __init mcheck_enable(char *str)
{
1982 1983
	struct mca_config *cfg = &mca_cfg;

1984
	if (*str == 0) {
1985
		enable_p5_mce();
1986 1987
		return 1;
	}
1988 1989
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1990
	if (!strcmp(str, "off"))
1991
		cfg->disabled = true;
1992
	else if (!strcmp(str, "no_cmci"))
1993
		cfg->cmci_disabled = true;
1994
	else if (!strcmp(str, "dont_log_ce"))
1995
		cfg->dont_log_ce = true;
1996
	else if (!strcmp(str, "ignore_ce"))
1997
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1998
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1999
		cfg->bootlog = (str[0] == 'b');
2000
	else if (!strcmp(str, "bios_cmci_threshold"))
2001
		cfg->bios_cmci_threshold = true;
2002
	else if (isdigit(str[0])) {
2003
		get_option(&str, &(cfg->tolerant));
2004 2005
		if (*str == ',') {
			++str;
2006
			get_option(&str, &(cfg->monarch_timeout));
2007 2008
		}
	} else {
2009
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2010 2011
		return 0;
	}
2012
	return 1;
L
Linus Torvalds 已提交
2013
}
2014
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2015

2016
int __init mcheck_init(void)
2017
{
2018 2019
	mcheck_intel_therm_init();

2020 2021 2022
	return 0;
}

2023
/*
2024
 * mce_syscore: PM support
2025
 */
L
Linus Torvalds 已提交
2026

2027 2028 2029 2030
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2031
static int mce_disable_error_reporting(void)
2032 2033 2034
{
	int i;

2035
	for (i = 0; i < mca_cfg.banks; i++) {
2036
		struct mce_bank *b = &mce_banks[i];
2037

2038
		if (b->init)
2039
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2040
	}
2041 2042 2043
	return 0;
}

2044
static int mce_syscore_suspend(void)
2045
{
2046
	return mce_disable_error_reporting();
2047 2048
}

2049
static void mce_syscore_shutdown(void)
2050
{
2051
	mce_disable_error_reporting();
2052 2053
}

I
Ingo Molnar 已提交
2054 2055 2056 2057 2058
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2059
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2060
{
2061
	__mcheck_cpu_init_generic();
2062
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
L
Linus Torvalds 已提交
2063 2064
}

2065
static struct syscore_ops mce_syscore_ops = {
2066 2067 2068
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2069 2070
};

2071
/*
2072
 * mce_device: Sysfs support
2073 2074
 */

2075 2076
static void mce_cpu_restart(void *data)
{
2077
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2078
		return;
2079 2080
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_timer();
2081 2082
}

L
Linus Torvalds 已提交
2083
/* Reinit MCEs after user configuration changes */
2084 2085
static void mce_restart(void)
{
2086
	mce_timer_delete_all();
2087
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2088 2089
}

2090
/* Toggle features for corrected errors */
2091
static void mce_disable_cmci(void *data)
2092
{
2093
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2094 2095 2096 2097 2098 2099
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2100
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2101 2102 2103 2104
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2105
		__mcheck_cpu_init_timer();
2106 2107
}

2108
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2109
	.name		= "machinecheck",
2110
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2111 2112
};

2113
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2114 2115

void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2116

2117
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2118 2119 2120
{
	return container_of(attr, struct mce_bank, attr);
}
2121

2122
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2123 2124
			 char *buf)
{
2125
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2126 2127
}

2128
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2129
			const char *buf, size_t size)
2130
{
H
Hidetoshi Seto 已提交
2131
	u64 new;
I
Ingo Molnar 已提交
2132

2133
	if (kstrtou64(buf, 0, &new) < 0)
2134
		return -EINVAL;
I
Ingo Molnar 已提交
2135

2136
	attr_to_bank(attr)->ctl = new;
2137
	mce_restart();
I
Ingo Molnar 已提交
2138

H
Hidetoshi Seto 已提交
2139
	return size;
2140
}
2141

I
Ingo Molnar 已提交
2142
static ssize_t
2143
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2144
{
2145
	strcpy(buf, mce_helper);
2146
	strcat(buf, "\n");
2147
	return strlen(mce_helper) + 1;
2148 2149
}

2150
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2151
				const char *buf, size_t siz)
2152 2153
{
	char *p;
I
Ingo Molnar 已提交
2154

2155 2156 2157
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2158

2159
	if (p)
I
Ingo Molnar 已提交
2160 2161
		*p = 0;

2162
	return strlen(mce_helper) + !!p;
2163 2164
}

2165 2166
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2167 2168 2169 2170
			     const char *buf, size_t size)
{
	u64 new;

2171
	if (kstrtou64(buf, 0, &new) < 0)
2172 2173
		return -EINVAL;

2174
	if (mca_cfg.ignore_ce ^ !!new) {
2175 2176
		if (new) {
			/* disable ce features */
2177 2178
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2179
			mca_cfg.ignore_ce = true;
2180 2181
		} else {
			/* enable ce features */
2182
			mca_cfg.ignore_ce = false;
2183 2184 2185 2186 2187 2188
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2189 2190
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2191 2192 2193 2194
				 const char *buf, size_t size)
{
	u64 new;

2195
	if (kstrtou64(buf, 0, &new) < 0)
2196 2197
		return -EINVAL;

2198
	if (mca_cfg.cmci_disabled ^ !!new) {
2199 2200
		if (new) {
			/* disable cmci */
2201
			on_each_cpu(mce_disable_cmci, NULL, 1);
2202
			mca_cfg.cmci_disabled = true;
2203 2204
		} else {
			/* enable cmci */
2205
			mca_cfg.cmci_disabled = false;
2206 2207 2208 2209 2210 2211
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2212 2213
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2214 2215
				      const char *buf, size_t size)
{
2216
	ssize_t ret = device_store_int(s, attr, buf, size);
2217 2218 2219 2220
	mce_restart();
	return ret;
}

2221
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2222
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2223
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2224
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2225

2226 2227
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2228 2229
	&check_interval
};
I
Ingo Molnar 已提交
2230

2231
static struct dev_ext_attribute dev_attr_ignore_ce = {
2232 2233
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2234 2235
};

2236
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2237 2238
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2239 2240
};

2241 2242 2243 2244 2245 2246 2247 2248
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2249 2250
	NULL
};
L
Linus Torvalds 已提交
2251

2252
static cpumask_var_t mce_device_initialized;
2253

2254 2255 2256 2257 2258
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2259
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2260
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2261
{
2262
	struct device *dev;
L
Linus Torvalds 已提交
2263
	int err;
2264
	int i, j;
2265

A
Andreas Herrmann 已提交
2266
	if (!mce_available(&boot_cpu_data))
2267 2268
		return -EIO;

2269 2270 2271
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2272 2273
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2274
	dev->release = &mce_device_release;
2275

2276
	err = device_register(dev);
2277 2278
	if (err) {
		put_device(dev);
2279
		return err;
2280
	}
2281

2282 2283
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2284 2285 2286
		if (err)
			goto error;
	}
2287
	for (j = 0; j < mca_cfg.banks; j++) {
2288
		err = device_create_file(dev, &mce_banks[j].attr);
2289 2290 2291
		if (err)
			goto error2;
	}
2292
	cpumask_set_cpu(cpu, mce_device_initialized);
2293
	per_cpu(mce_device, cpu) = dev;
2294

2295
	return 0;
2296
error2:
2297
	while (--j >= 0)
2298
		device_remove_file(dev, &mce_banks[j].attr);
2299
error:
I
Ingo Molnar 已提交
2300
	while (--i >= 0)
2301
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2302

2303
	device_unregister(dev);
2304

2305 2306 2307
	return err;
}

2308
static void mce_device_remove(unsigned int cpu)
2309
{
2310
	struct device *dev = per_cpu(mce_device, cpu);
2311 2312
	int i;

2313
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2314 2315
		return;

2316 2317
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2318

2319
	for (i = 0; i < mca_cfg.banks; i++)
2320
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2321

2322 2323
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2324
	per_cpu(mce_device, cpu) = NULL;
2325 2326
}

2327
/* Make sure there are no machine checks on offlined CPUs. */
2328
static void mce_disable_cpu(void *h)
2329
{
A
Andi Kleen 已提交
2330
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2331
	int i;
2332

2333
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2334
		return;
2335

A
Andi Kleen 已提交
2336 2337
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2338
	for (i = 0; i < mca_cfg.banks; i++) {
2339
		struct mce_bank *b = &mce_banks[i];
2340

2341
		if (b->init)
2342
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2343
	}
2344 2345
}

2346
static void mce_reenable_cpu(void *h)
2347
{
A
Andi Kleen 已提交
2348
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2349
	int i;
2350

2351
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2352
		return;
I
Ingo Molnar 已提交
2353

A
Andi Kleen 已提交
2354 2355
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2356
	for (i = 0; i < mca_cfg.banks; i++) {
2357
		struct mce_bank *b = &mce_banks[i];
2358

2359
		if (b->init)
2360
			wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
2361
	}
2362 2363
}

2364
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
2365
static int
I
Ingo Molnar 已提交
2366
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2367 2368
{
	unsigned int cpu = (unsigned long)hcpu;
2369
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2370

2371
	switch (action & ~CPU_TASKS_FROZEN) {
2372
	case CPU_ONLINE:
2373
		mce_device_create(cpu);
2374 2375
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2376 2377
		break;
	case CPU_DEAD:
2378 2379
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2380
		mce_device_remove(cpu);
C
Chen Gong 已提交
2381
		mce_intel_hcpu_update(cpu);
B
Borislav Petkov 已提交
2382 2383 2384 2385

		/* intentionally ignoring frozen here */
		if (!(action & CPU_TASKS_FROZEN))
			cmci_rediscover();
2386
		break;
2387
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2388
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2389
		del_timer_sync(t);
2390 2391
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2392
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2393
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2394
		break;
2395 2396
	}

2397
	return NOTIFY_OK;
2398 2399
}

2400
static struct notifier_block mce_cpu_notifier = {
2401 2402 2403
	.notifier_call = mce_cpu_callback,
};

2404
static __init void mce_init_banks(void)
2405 2406 2407
{
	int i;

2408
	for (i = 0; i < mca_cfg.banks; i++) {
2409
		struct mce_bank *b = &mce_banks[i];
2410
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2411

2412
		sysfs_attr_init(&a->attr);
2413 2414
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2415 2416 2417 2418

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2419 2420 2421
	}
}

2422
static __init int mcheck_init_device(void)
2423 2424 2425 2426
{
	int err;
	int i = 0;

2427 2428 2429 2430
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2431

2432 2433 2434 2435
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2436

2437
	mce_init_banks();
2438

2439
	err = subsys_system_register(&mce_subsys, NULL);
2440
	if (err)
2441
		goto err_out_mem;
2442

2443
	cpu_notifier_register_begin();
2444
	for_each_online_cpu(i) {
2445
		err = mce_device_create(i);
2446
		if (err) {
2447 2448 2449 2450 2451 2452
			/*
			 * Register notifier anyway (and do not unreg it) so
			 * that we don't leave undeleted timers, see notifier
			 * callback above.
			 */
			__register_hotcpu_notifier(&mce_cpu_notifier);
2453
			cpu_notifier_register_done();
2454
			goto err_device_create;
2455
		}
2456 2457
	}

2458 2459
	__register_hotcpu_notifier(&mce_cpu_notifier);
	cpu_notifier_register_done();
2460

2461 2462
	register_syscore_ops(&mce_syscore_ops);

2463
	/* register character device /dev/mcelog */
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);

err_device_create:
	/*
	 * We didn't keep track of which devices were created above, but
	 * even if we had, the set of online cpus might have changed.
	 * Play safe and remove for every possible cpu, since
	 * mce_device_remove() will do the right thing.
	 */
	for_each_possible_cpu(i)
		mce_device_remove(i);

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2488

L
Linus Torvalds 已提交
2489 2490
	return err;
}
2491
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2492

2493 2494 2495 2496 2497
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2498
	mca_cfg.disabled = true;
2499 2500 2501
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2502

2503 2504
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2505
{
2506
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2507

2508 2509
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2510

2511 2512
	return dmce;
}
I
Ingo Molnar 已提交
2513

2514 2515 2516
static void mce_reset(void)
{
	cpu_missing = 0;
2517
	atomic_set(&mce_fake_panicked, 0);
2518 2519 2520 2521
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2522

2523 2524 2525 2526
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2527 2528
}

2529
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2530
{
2531 2532 2533
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2534 2535
}

2536 2537
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2538

2539
static int __init mcheck_debugfs_init(void)
2540
{
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2552
}
2553
late_initcall(mcheck_debugfs_init);
2554
#endif