mce_amd.c 16.1 KB
Newer Older
1
/*
2
 *  (c) 2005, 2006 Advanced Micro Devices, Inc.
3 4 5 6 7 8 9 10
 *  Your use of this code is subject to the terms and conditions of the
 *  GNU general public license version 2. See "COPYING" or
 *  http://www.gnu.org/licenses/gpl.html
 *
 *  Written by Jacob Shin - AMD, Inc.
 *
 *  Support : jacob.shin@amd.com
 *
11 12
 *  April 2006
 *     - added support for AMD Family 0x10 processors
13
 *
14
 *  All MC4_MISCi registers are shared between multi-cores
15 16 17
 */
#include <linux/interrupt.h>
#include <linux/notifier.h>
I
Ingo Molnar 已提交
18
#include <linux/kobject.h>
19
#include <linux/percpu.h>
I
Ingo Molnar 已提交
20 21
#include <linux/errno.h>
#include <linux/sched.h>
22
#include <linux/sysfs.h>
23
#include <linux/slab.h>
I
Ingo Molnar 已提交
24 25 26 27
#include <linux/init.h>
#include <linux/cpu.h>
#include <linux/smp.h>

28
#include <asm/amd_nb.h>
29
#include <asm/apic.h>
I
Ingo Molnar 已提交
30
#include <asm/idle.h>
31 32 33
#include <asm/mce.h>
#include <asm/msr.h>

J
Jacob Shin 已提交
34 35 36 37 38
#define NR_BANKS          6
#define NR_BLOCKS         9
#define THRESHOLD_MAX     0xFFF
#define INT_TYPE_APIC     0x00020000
#define MASK_VALID_HI     0x80000000
39 40
#define MASK_CNTP_HI      0x40000000
#define MASK_LOCKED_HI    0x20000000
J
Jacob Shin 已提交
41 42 43 44
#define MASK_LVTOFF_HI    0x00F00000
#define MASK_COUNT_EN_HI  0x00080000
#define MASK_INT_TYPE_HI  0x00060000
#define MASK_OVERFLOW_HI  0x00010000
45
#define MASK_ERR_COUNT_HI 0x00000FFF
46 47
#define MASK_BLKPTR_LO    0xFF000000
#define MCG_XBLK_ADDR     0xC0000400
48

49
static DEFINE_PER_CPU(struct threshold_bank * [NR_BANKS], threshold_banks);
50

51 52 53 54 55 56
static unsigned char shared_bank[NR_BANKS] = {
	0, 0, 0, 0, 1
};

static DEFINE_PER_CPU(unsigned char, bank_map);	/* see which banks are on */

57 58
static void amd_threshold_interrupt(void);

59 60 61 62
/*
 * CPU Initialization
 */

63
struct thresh_restart {
I
Ingo Molnar 已提交
64 65
	struct threshold_block	*b;
	int			reset;
66 67
	int			set_lvt_off;
	int			lvt_off;
I
Ingo Molnar 已提交
68
	u16			old_limit;
69 70
};

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
static bool lvt_interrupt_supported(unsigned int bank, u32 msr_high_bits)
{
	/*
	 * bank 4 supports APIC LVT interrupts implicitly since forever.
	 */
	if (bank == 4)
		return true;

	/*
	 * IntP: interrupt present; if this bit is set, the thresholding
	 * bank can generate APIC LVT interrupts
	 */
	return msr_high_bits & BIT(28);
}

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
static int lvt_off_valid(struct threshold_block *b, int apic, u32 lo, u32 hi)
{
	int msr = (hi & MASK_LVTOFF_HI) >> 20;

	if (apic < 0) {
		pr_err(FW_BUG "cpu %d, failed to setup threshold interrupt "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n", b->cpu,
		       b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	if (apic != msr) {
		pr_err(FW_BUG "cpu %d, invalid threshold interrupt offset %d "
		       "for bank %d, block %d (MSR%08X=0x%x%08x)\n",
		       b->cpu, apic, b->bank, b->block, b->address, hi, lo);
		return 0;
	}

	return 1;
};

107 108 109 110
/*
 * Called via smp_call_function_single(), must be called with correct
 * cpu affinity.
 */
111
static void threshold_restart_bank(void *_tr)
112
{
113
	struct thresh_restart *tr = _tr;
114
	u32 hi, lo;
115

116
	rdmsr(tr->b->address, lo, hi);
117

118
	if (tr->b->threshold_limit < (hi & THRESHOLD_MAX))
119
		tr->reset = 1;	/* limit cannot be lower than err count */
120

121
	if (tr->reset) {		/* reset err count and overflow bit */
122 123
		hi =
		    (hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
124 125
		    (THRESHOLD_MAX - tr->b->threshold_limit);
	} else if (tr->old_limit) {	/* change limit w/o reset */
126
		int new_count = (hi & THRESHOLD_MAX) +
127
		    (tr->old_limit - tr->b->threshold_limit);
I
Ingo Molnar 已提交
128

129
		hi = (hi & ~MASK_ERR_COUNT_HI) |
130 131 132
		    (new_count & THRESHOLD_MAX);
	}

133 134 135 136 137 138
	/* clear IntType */
	hi &= ~MASK_INT_TYPE_HI;

	if (!tr->b->interrupt_capable)
		goto done;

139
	if (tr->set_lvt_off) {
140 141 142 143 144
		if (lvt_off_valid(tr->b, tr->lvt_off, lo, hi)) {
			/* set new lvt offset */
			hi &= ~MASK_LVTOFF_HI;
			hi |= tr->lvt_off << 20;
		}
145 146
	}

147 148 149 150
	if (tr->b->interrupt_enable)
		hi |= INT_TYPE_APIC;

 done:
151

152 153
	hi |= MASK_COUNT_EN_HI;
	wrmsr(tr->b->address, lo, hi);
154 155
}

156 157 158 159 160 161 162 163 164 165 166 167
static void mce_threshold_block_init(struct threshold_block *b, int offset)
{
	struct thresh_restart tr = {
		.b			= b,
		.set_lvt_off		= 1,
		.lvt_off		= offset,
	};

	b->threshold_limit		= THRESHOLD_MAX;
	threshold_restart_bank(&tr);
};

168 169 170 171 172 173 174 175 176
static int setup_APIC_mce(int reserved, int new)
{
	if (reserved < 0 && !setup_APIC_eilvt(new, THRESHOLD_APIC_VECTOR,
					      APIC_EILVT_MSG_FIX, 0))
		return new;

	return reserved;
}

177
/* cpu init entry point, called from mce.c with preempt off */
178
void mce_amd_feature_init(struct cpuinfo_x86 *c)
179
{
180
	struct threshold_block b;
181
	unsigned int cpu = smp_processor_id();
182
	u32 low = 0, high = 0, address = 0;
I
Ingo Molnar 已提交
183
	unsigned int bank, block;
184
	int offset = -1;
185 186

	for (bank = 0; bank < NR_BANKS; ++bank) {
187 188 189
		for (block = 0; block < NR_BLOCKS; ++block) {
			if (block == 0)
				address = MSR_IA32_MC0_MISC + bank * 4;
190 191 192 193
			else if (block == 1) {
				address = (low & MASK_BLKPTR_LO) >> 21;
				if (!address)
					break;
194

195
				address += MCG_XBLK_ADDR;
I
Ingo Molnar 已提交
196
			} else
197 198 199
				++address;

			if (rdmsr_safe(address, &low, &high))
200
				break;
201

202 203
			if (!(high & MASK_VALID_HI))
				continue;
204

205 206
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
207 208 209 210
				continue;

			if (!block)
				per_cpu(bank_map, cpu) |= (1 << bank);
211

212
			memset(&b, 0, sizeof(b));
213 214 215 216 217 218 219 220 221 222
			b.cpu			= cpu;
			b.bank			= bank;
			b.block			= block;
			b.address		= address;
			b.interrupt_capable	= lvt_interrupt_supported(bank, high);

			if (b.interrupt_capable) {
				int new = (high & MASK_LVTOFF_HI) >> 20;
				offset  = setup_APIC_mce(offset, new);
			}
223

224
			mce_threshold_block_init(&b, offset);
225
			mce_threshold_vector = amd_threshold_interrupt;
226
		}
227 228 229 230 231 232 233 234 235 236 237 238
	}
}

/*
 * APIC Interrupt Handler
 */

/*
 * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
 * the interrupt goes off when error_count reaches threshold_limit.
 * the handler will simply log mcelog w/ software defined bank number.
 */
239
static void amd_threshold_interrupt(void)
240
{
I
Ingo Molnar 已提交
241
	u32 low = 0, high = 0, address = 0;
242
	unsigned int bank, block;
243 244
	struct mce m;

245
	mce_setup(&m);
246 247 248

	/* assume first bank caused it */
	for (bank = 0; bank < NR_BANKS; ++bank) {
249 250
		if (!(per_cpu(bank_map, m.cpu) & (1 << bank)))
			continue;
251
		for (block = 0; block < NR_BLOCKS; ++block) {
I
Ingo Molnar 已提交
252
			if (block == 0) {
253
				address = MSR_IA32_MC0_MISC + bank * 4;
I
Ingo Molnar 已提交
254
			} else if (block == 1) {
255 256 257 258
				address = (low & MASK_BLKPTR_LO) >> 21;
				if (!address)
					break;
				address += MCG_XBLK_ADDR;
I
Ingo Molnar 已提交
259
			} else {
260
				++address;
I
Ingo Molnar 已提交
261
			}
262 263

			if (rdmsr_safe(address, &low, &high))
264
				break;
265 266 267 268 269 270 271 272

			if (!(high & MASK_VALID_HI)) {
				if (block)
					continue;
				else
					break;
			}

273 274
			if (!(high & MASK_CNTP_HI)  ||
			     (high & MASK_LOCKED_HI))
275 276
				continue;

I
Ingo Molnar 已提交
277 278 279 280
			/*
			 * Log the machine check that caused the threshold
			 * event.
			 */
281 282
			machine_check_poll(MCP_TIMESTAMP,
					&__get_cpu_var(mce_poll_banks));
283

284 285 286 287 288 289 290 291
			if (high & MASK_OVERFLOW_HI) {
				rdmsrl(address, m.misc);
				rdmsrl(MSR_IA32_MC0_STATUS + bank * 4,
				       m.status);
				m.bank = K8_MCE_THRESHOLD_BASE
				       + bank * NR_BLOCKS
				       + block;
				mce_log(&m);
292
				return;
293
			}
294 295 296 297 298 299 300 301 302
		}
	}
}

/*
 * Sysfs Interface
 */

struct threshold_attr {
J
Jacob Shin 已提交
303
	struct attribute attr;
I
Ingo Molnar 已提交
304 305
	ssize_t (*show) (struct threshold_block *, char *);
	ssize_t (*store) (struct threshold_block *, const char *, size_t count);
306 307
};

I
Ingo Molnar 已提交
308 309 310 311
#define SHOW_FIELDS(name)						\
static ssize_t show_ ## name(struct threshold_block *b, char *buf)	\
{									\
	return sprintf(buf, "%lx\n", (unsigned long) b->name);		\
J
Jacob Shin 已提交
312
}
313 314 315
SHOW_FIELDS(interrupt_enable)
SHOW_FIELDS(threshold_limit)

I
Ingo Molnar 已提交
316
static ssize_t
H
Hidetoshi Seto 已提交
317
store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
318
{
319
	struct thresh_restart tr;
I
Ingo Molnar 已提交
320 321
	unsigned long new;

322 323 324
	if (!b->interrupt_capable)
		return -EINVAL;

H
Hidetoshi Seto 已提交
325
	if (strict_strtoul(buf, 0, &new) < 0)
326
		return -EINVAL;
I
Ingo Molnar 已提交
327

328 329
	b->interrupt_enable = !!new;

330
	memset(&tr, 0, sizeof(tr));
I
Ingo Molnar 已提交
331 332
	tr.b		= b;

333
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
334

H
Hidetoshi Seto 已提交
335
	return size;
336 337
}

I
Ingo Molnar 已提交
338
static ssize_t
H
Hidetoshi Seto 已提交
339
store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
340
{
341
	struct thresh_restart tr;
I
Ingo Molnar 已提交
342 343
	unsigned long new;

H
Hidetoshi Seto 已提交
344
	if (strict_strtoul(buf, 0, &new) < 0)
345
		return -EINVAL;
I
Ingo Molnar 已提交
346

347 348 349 350
	if (new > THRESHOLD_MAX)
		new = THRESHOLD_MAX;
	if (new < 1)
		new = 1;
I
Ingo Molnar 已提交
351

352
	memset(&tr, 0, sizeof(tr));
353
	tr.old_limit = b->threshold_limit;
354
	b->threshold_limit = new;
355
	tr.b = b;
356

357
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
358

H
Hidetoshi Seto 已提交
359
	return size;
360 361
}

362
struct threshold_block_cross_cpu {
I
Ingo Molnar 已提交
363 364
	struct threshold_block	*tb;
	long			retval;
365 366 367
};

static void local_error_count_handler(void *_tbcc)
368
{
369 370
	struct threshold_block_cross_cpu *tbcc = _tbcc;
	struct threshold_block *b = tbcc->tb;
371 372
	u32 low, high;

373
	rdmsr(b->address, low, high);
374
	tbcc->retval = (high & 0xFFF) - (THRESHOLD_MAX - b->threshold_limit);
375 376 377 378
}

static ssize_t show_error_count(struct threshold_block *b, char *buf)
{
379 380 381 382
	struct threshold_block_cross_cpu tbcc = { .tb = b, };

	smp_call_function_single(b->cpu, local_error_count_handler, &tbcc, 1);
	return sprintf(buf, "%lx\n", tbcc.retval);
383 384
}

385
static ssize_t store_error_count(struct threshold_block *b,
386 387
				 const char *buf, size_t count)
{
388 389
	struct thresh_restart tr = { .b = b, .reset = 1, .old_limit = 0 };

390
	smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
391 392 393
	return 1;
}

394 395 396 397 398
#define RW_ATTR(val)							\
static struct threshold_attr val = {					\
	.attr	= {.name = __stringify(val), .mode = 0644 },		\
	.show	= show_## val,						\
	.store	= store_## val,						\
399 400
};

J
Jacob Shin 已提交
401 402 403
RW_ATTR(interrupt_enable);
RW_ATTR(threshold_limit);
RW_ATTR(error_count);
404 405 406 407

static struct attribute *default_attrs[] = {
	&threshold_limit.attr,
	&error_count.attr,
408 409
	NULL,	/* possibly interrupt_enable if supported, see below */
	NULL,
410 411
};

I
Ingo Molnar 已提交
412 413
#define to_block(k)	container_of(k, struct threshold_block, kobj)
#define to_attr(a)	container_of(a, struct threshold_attr, attr)
414 415 416

static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
{
417
	struct threshold_block *b = to_block(kobj);
418 419
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
420

421
	ret = a->show ? a->show(b, buf) : -EIO;
I
Ingo Molnar 已提交
422

423 424 425 426 427 428
	return ret;
}

static ssize_t store(struct kobject *kobj, struct attribute *attr,
		     const char *buf, size_t count)
{
429
	struct threshold_block *b = to_block(kobj);
430 431
	struct threshold_attr *a = to_attr(attr);
	ssize_t ret;
I
Ingo Molnar 已提交
432

433
	ret = a->store ? a->store(b, buf, count) : -EIO;
I
Ingo Molnar 已提交
434

435 436 437
	return ret;
}

438
static const struct sysfs_ops threshold_ops = {
I
Ingo Molnar 已提交
439 440
	.show			= show,
	.store			= store,
441 442 443
};

static struct kobj_type threshold_ktype = {
I
Ingo Molnar 已提交
444 445
	.sysfs_ops		= &threshold_ops,
	.default_attrs		= default_attrs,
446 447
};

448 449 450 451 452 453
static __cpuinit int allocate_threshold_blocks(unsigned int cpu,
					       unsigned int bank,
					       unsigned int block,
					       u32 address)
{
	struct threshold_block *b = NULL;
I
Ingo Molnar 已提交
454 455
	u32 low, high;
	int err;
456 457 458 459

	if ((bank >= NR_BANKS) || (block >= NR_BLOCKS))
		return 0;

460
	if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
461
		return 0;
462 463 464 465 466 467 468 469

	if (!(high & MASK_VALID_HI)) {
		if (block)
			goto recurse;
		else
			return 0;
	}

470 471
	if (!(high & MASK_CNTP_HI)  ||
	     (high & MASK_LOCKED_HI))
472 473 474 475 476 477
		goto recurse;

	b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
	if (!b)
		return -ENOMEM;

I
Ingo Molnar 已提交
478 479 480 481 482
	b->block		= block;
	b->bank			= bank;
	b->cpu			= cpu;
	b->address		= address;
	b->interrupt_enable	= 0;
483
	b->interrupt_capable	= lvt_interrupt_supported(bank, high);
I
Ingo Molnar 已提交
484
	b->threshold_limit	= THRESHOLD_MAX;
485

486 487 488 489 490
	if (b->interrupt_capable)
		threshold_ktype.default_attrs[2] = &interrupt_enable.attr;
	else
		threshold_ktype.default_attrs[2] = NULL;

491 492
	INIT_LIST_HEAD(&b->miscj);

I
Ingo Molnar 已提交
493
	if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
494 495
		list_add(&b->miscj,
			 &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
I
Ingo Molnar 已提交
496
	} else {
497
		per_cpu(threshold_banks, cpu)[bank]->blocks = b;
I
Ingo Molnar 已提交
498
	}
499

500 501 502
	err = kobject_init_and_add(&b->kobj, &threshold_ktype,
				   per_cpu(threshold_banks, cpu)[bank]->kobj,
				   "misc%i", block);
503 504 505 506 507 508 509 510
	if (err)
		goto out_free;
recurse:
	if (!block) {
		address = (low & MASK_BLKPTR_LO) >> 21;
		if (!address)
			return 0;
		address += MCG_XBLK_ADDR;
I
Ingo Molnar 已提交
511
	} else {
512
		++address;
I
Ingo Molnar 已提交
513
	}
514 515 516 517 518

	err = allocate_threshold_blocks(cpu, bank, ++block, address);
	if (err)
		goto out_free;

519 520
	if (b)
		kobject_uevent(&b->kobj, KOBJ_ADD);
521

522 523 524 525
	return err;

out_free:
	if (b) {
526
		kobject_put(&b->kobj);
527
		list_del(&b->miscj);
528 529 530 531 532
		kfree(b);
	}
	return err;
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
static __cpuinit int __threshold_add_blocks(struct threshold_bank *b)
{
	struct list_head *head = &b->blocks->miscj;
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	int err = 0;

	err = kobject_add(&b->blocks->kobj, b->kobj, b->blocks->kobj.name);
	if (err)
		return err;

	list_for_each_entry_safe(pos, tmp, head, miscj) {

		err = kobject_add(&pos->kobj, b->kobj, pos->kobj.name);
		if (err) {
			list_for_each_entry_safe_reverse(pos, tmp, head, miscj)
				kobject_del(&pos->kobj);

			return err;
		}
	}
	return err;
}

557
static __cpuinit int threshold_create_bank(unsigned int cpu, unsigned int bank)
558
{
559
	struct device *dev = per_cpu(mce_device, cpu);
560
	struct amd_northbridge *nb = NULL;
561
	struct threshold_bank *b = NULL;
562
	char name[32];
563
	int err = 0;
564 565

	sprintf(name, "threshold_bank%i", bank);
566

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
	if (shared_bank[bank]) {

		nb = node_to_amd_nb(amd_get_nb_id(cpu));
		WARN_ON(!nb);

		/* threshold descriptor already initialized on this node? */
		if (nb->bank4) {
			/* yes, use it */
			b = nb->bank4;
			err = kobject_add(b->kobj, &dev->kobj, name);
			if (err)
				goto out;

			per_cpu(threshold_banks, cpu)[bank] = b;
			atomic_inc(&b->cpus);

			err = __threshold_add_blocks(b);

			goto out;
		}
	}

589
	b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
590 591 592 593 594
	if (!b) {
		err = -ENOMEM;
		goto out;
	}

595
	b->kobj = kobject_create_and_add(name, &dev->kobj);
596 597
	if (!b->kobj) {
		err = -EINVAL;
598
		goto out_free;
599
	}
600

601
	per_cpu(threshold_banks, cpu)[bank] = b;
602

603 604 605 606 607 608 609 610
	if (shared_bank[bank]) {
		atomic_set(&b->cpus, 1);

		/* nb is already initialized, see above */
		WARN_ON(nb->bank4);
		nb->bank4 = b;
	}

611 612
	err = allocate_threshold_blocks(cpu, bank, 0,
					MSR_IA32_MC0_MISC + bank * 4);
613 614
	if (!err)
		goto out;
615

616
 out_free:
617
	kfree(b);
618 619

 out:
620 621 622 623 624 625
	return err;
}

/* create dir/files for all valid threshold banks */
static __cpuinit int threshold_create_device(unsigned int cpu)
{
J
Jacob Shin 已提交
626
	unsigned int bank;
627 628 629
	int err = 0;

	for (bank = 0; bank < NR_BANKS; ++bank) {
630
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
631 632 633
			continue;
		err = threshold_create_bank(cpu, bank);
		if (err)
634
			return err;
635
	}
636

637 638 639
	return err;
}

640
static void deallocate_threshold_block(unsigned int cpu,
641 642 643 644 645 646 647 648 649 650
						 unsigned int bank)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;
	struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];

	if (!head)
		return;

	list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
651
		kobject_put(&pos->kobj);
652 653 654 655 656 657 658 659
		list_del(&pos->miscj);
		kfree(pos);
	}

	kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
	per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
}

660 661 662 663 664 665 666 667 668 669 670
static void __threshold_remove_blocks(struct threshold_bank *b)
{
	struct threshold_block *pos = NULL;
	struct threshold_block *tmp = NULL;

	kobject_del(b->kobj);

	list_for_each_entry_safe(pos, tmp, &b->blocks->miscj, miscj)
		kobject_del(&pos->kobj);
}

671
static void threshold_remove_bank(unsigned int cpu, int bank)
672
{
673
	struct amd_northbridge *nb;
674 675 676 677 678
	struct threshold_bank *b;

	b = per_cpu(threshold_banks, cpu)[bank];
	if (!b)
		return;
679

680 681 682
	if (!b->blocks)
		goto free_out;

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697
	if (shared_bank[bank]) {
		if (!atomic_dec_and_test(&b->cpus)) {
			__threshold_remove_blocks(b);
			per_cpu(threshold_banks, cpu)[bank] = NULL;
			return;
		} else {
			/*
			 * the last CPU on this node using the shared bank is
			 * going away, remove that bank now.
			 */
			nb = node_to_amd_nb(amd_get_nb_id(cpu));
			nb->bank4 = NULL;
		}
	}

698 699 700
	deallocate_threshold_block(cpu, bank);

free_out:
701
	kobject_del(b->kobj);
702
	kobject_put(b->kobj);
703 704
	kfree(b);
	per_cpu(threshold_banks, cpu)[bank] = NULL;
705 706
}

707
static void threshold_remove_device(unsigned int cpu)
708
{
J
Jacob Shin 已提交
709
	unsigned int bank;
710 711

	for (bank = 0; bank < NR_BANKS; ++bank) {
712
		if (!(per_cpu(bank_map, cpu) & (1 << bank)))
713 714 715 716 717 718
			continue;
		threshold_remove_bank(cpu, bank);
	}
}

/* get notified when a cpu comes on/off */
I
Ingo Molnar 已提交
719 720
static void __cpuinit
amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu)
721 722 723
{
	switch (action) {
	case CPU_ONLINE:
724
	case CPU_ONLINE_FROZEN:
725 726 727
		threshold_create_device(cpu);
		break;
	case CPU_DEAD:
728
	case CPU_DEAD_FROZEN:
729 730 731 732 733 734 735 736 737
		threshold_remove_device(cpu);
		break;
	default:
		break;
	}
}

static __init int threshold_init_device(void)
{
J
Jacob Shin 已提交
738
	unsigned lcpu = 0;
739 740 741

	/* to hit CPUs online before the notifier is up */
	for_each_online_cpu(lcpu) {
742
		int err = threshold_create_device(lcpu);
I
Ingo Molnar 已提交
743

744
		if (err)
745
			return err;
746
	}
747
	threshold_cpu_callback = amd_64_threshold_cpu_callback;
I
Ingo Molnar 已提交
748

749
	return 0;
750 751
}
device_initcall(threshold_init_device);