提交 bce8a342 编写于 作者: B Bastian Koppelmann

target/riscv: Remove manual decoding from gen_store()

With decodetree we don't need to convert RISC-V opcodes into to MemOps
as the old gen_store() did.
Reviewed-by: NRichard Henderson <richard.henderson@linaro.org>
Signed-off-by: NBastian Koppelmann <kbastian@mail.uni-paderborn.de>
Signed-off-by: NPeer Adelt <peer.adelt@hni.uni-paderborn.de>
上级 98898b20
...@@ -168,22 +168,34 @@ static bool trans_lhu(DisasContext *ctx, arg_lhu *a) ...@@ -168,22 +168,34 @@ static bool trans_lhu(DisasContext *ctx, arg_lhu *a)
return gen_load(ctx, a, MO_TEUW); return gen_load(ctx, a, MO_TEUW);
} }
static bool trans_sb(DisasContext *ctx, arg_sb *a) static bool gen_store(DisasContext *ctx, arg_sb *a, TCGMemOp memop)
{ {
gen_store(ctx, OPC_RISC_SB, a->rs1, a->rs2, a->imm); TCGv t0 = tcg_temp_new();
TCGv dat = tcg_temp_new();
gen_get_gpr(t0, a->rs1);
tcg_gen_addi_tl(t0, t0, a->imm);
gen_get_gpr(dat, a->rs2);
tcg_gen_qemu_st_tl(dat, t0, ctx->mem_idx, memop);
tcg_temp_free(t0);
tcg_temp_free(dat);
return true; return true;
} }
static bool trans_sb(DisasContext *ctx, arg_sb *a)
{
return gen_store(ctx, a, MO_SB);
}
static bool trans_sh(DisasContext *ctx, arg_sh *a) static bool trans_sh(DisasContext *ctx, arg_sh *a)
{ {
gen_store(ctx, OPC_RISC_SH, a->rs1, a->rs2, a->imm); return gen_store(ctx, a, MO_TESW);
return true;
} }
static bool trans_sw(DisasContext *ctx, arg_sw *a) static bool trans_sw(DisasContext *ctx, arg_sw *a)
{ {
gen_store(ctx, OPC_RISC_SW, a->rs1, a->rs2, a->imm); return gen_store(ctx, a, MO_TESL);
return true;
} }
#ifdef TARGET_RISCV64 #ifdef TARGET_RISCV64
...@@ -199,8 +211,7 @@ static bool trans_ld(DisasContext *ctx, arg_ld *a) ...@@ -199,8 +211,7 @@ static bool trans_ld(DisasContext *ctx, arg_ld *a)
static bool trans_sd(DisasContext *ctx, arg_sd *a) static bool trans_sd(DisasContext *ctx, arg_sd *a)
{ {
gen_store(ctx, OPC_RISC_SD, a->rs1, a->rs2, a->imm); return gen_store(ctx, a, MO_TEQ);
return true;
} }
#endif #endif
......
...@@ -56,6 +56,7 @@ typedef struct DisasContext { ...@@ -56,6 +56,7 @@ typedef struct DisasContext {
int frm; int frm;
} DisasContext; } DisasContext;
#ifdef TARGET_RISCV64
/* convert riscv funct3 to qemu memop for load/store */ /* convert riscv funct3 to qemu memop for load/store */
static const int tcg_memop_lookup[8] = { static const int tcg_memop_lookup[8] = {
[0 ... 7] = -1, [0 ... 7] = -1,
...@@ -69,6 +70,7 @@ static const int tcg_memop_lookup[8] = { ...@@ -69,6 +70,7 @@ static const int tcg_memop_lookup[8] = {
[6] = MO_TEUL, [6] = MO_TEUL,
#endif #endif
}; };
#endif
#ifdef TARGET_RISCV64 #ifdef TARGET_RISCV64
#define CASE_OP_32_64(X) case X: case glue(X, W) #define CASE_OP_32_64(X) case X: case glue(X, W)
...@@ -551,9 +553,8 @@ static void gen_load_c(DisasContext *ctx, uint32_t opc, int rd, int rs1, ...@@ -551,9 +553,8 @@ static void gen_load_c(DisasContext *ctx, uint32_t opc, int rd, int rs1,
tcg_temp_free(t0); tcg_temp_free(t0);
tcg_temp_free(t1); tcg_temp_free(t1);
} }
#endif
static void gen_store(DisasContext *ctx, uint32_t opc, int rs1, int rs2, static void gen_store_c(DisasContext *ctx, uint32_t opc, int rs1, int rs2,
target_long imm) target_long imm)
{ {
TCGv t0 = tcg_temp_new(); TCGv t0 = tcg_temp_new();
...@@ -572,6 +573,7 @@ static void gen_store(DisasContext *ctx, uint32_t opc, int rs1, int rs2, ...@@ -572,6 +573,7 @@ static void gen_store(DisasContext *ctx, uint32_t opc, int rs1, int rs2,
tcg_temp_free(t0); tcg_temp_free(t0);
tcg_temp_free(dat); tcg_temp_free(dat);
} }
#endif
#ifndef CONFIG_USER_ONLY #ifndef CONFIG_USER_ONLY
/* The states of mstatus_fs are: /* The states of mstatus_fs are:
...@@ -736,7 +738,7 @@ static void decode_RV32_64C0(DisasContext *ctx) ...@@ -736,7 +738,7 @@ static void decode_RV32_64C0(DisasContext *ctx)
case 7: case 7:
#if defined(TARGET_RISCV64) #if defined(TARGET_RISCV64)
/* C.SD (RV64/128) -> sd rs2', offset[7:3](rs1')*/ /* C.SD (RV64/128) -> sd rs2', offset[7:3](rs1')*/
gen_store(ctx, OPC_RISC_SD, rs1s, rd_rs2, gen_store_c(ctx, OPC_RISC_SD, rs1s, rd_rs2,
GET_C_LD_IMM(ctx->opcode)); GET_C_LD_IMM(ctx->opcode));
#else #else
/* C.FSW (RV32) -> fsw rs2', offset[6:2](rs1')*/ /* C.FSW (RV32) -> fsw rs2', offset[6:2](rs1')*/
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册