Skip to content
体验新版
项目
组织
正在加载...
登录
切换导航
打开侧边栏
openeuler
qemu
提交
89b2e37e
Q
qemu
项目概览
openeuler
/
qemu
通知
10
Star
0
Fork
0
代码
文件
提交
分支
Tags
贡献者
分支图
Diff
Issue
0
列表
看板
标记
里程碑
合并请求
0
Wiki
0
Wiki
分析
仓库
DevOps
项目成员
Pages
Q
qemu
项目概览
项目概览
详情
发布
仓库
仓库
文件
提交
分支
标签
贡献者
分支图
比较
Issue
0
Issue
0
列表
看板
标记
里程碑
合并请求
0
合并请求
0
Pages
分析
分析
仓库分析
DevOps
Wiki
0
Wiki
成员
成员
收起侧边栏
关闭侧边栏
动态
分支图
创建新Issue
提交
Issue看板
提交
89b2e37e
编写于
9月 13, 2017
作者:
R
Richard Henderson
浏览文件
操作
浏览文件
下载
电子邮件补丁
差异文件
tcg/mips: Fully convert tcg_target_op_def
Signed-off-by:
N
Richard Henderson
<
richard.henderson@linaro.org
>
上级
9be44a16
变更
1
隐藏空白更改
内联
并排
Showing
1 changed file
with
170 addition
and
154 deletion
+170
-154
tcg/mips/tcg-target.inc.c
tcg/mips/tcg-target.inc.c
+170
-154
未找到文件。
tcg/mips/tcg-target.inc.c
浏览文件 @
89b2e37e
...
...
@@ -2163,166 +2163,182 @@ static inline void tcg_out_op(TCGContext *s, TCGOpcode opc,
}
}
static
const
TCGTargetOpDef
mips_op_defs
[]
=
{
{
INDEX_op_exit_tb
,
{
}
},
{
INDEX_op_goto_tb
,
{
}
},
{
INDEX_op_br
,
{
}
},
{
INDEX_op_goto_ptr
,
{
"r"
}
},
{
INDEX_op_ld8u_i32
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld8s_i32
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld16u_i32
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld16s_i32
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld_i32
,
{
"r"
,
"r"
}
},
{
INDEX_op_st8_i32
,
{
"rZ"
,
"r"
}
},
{
INDEX_op_st16_i32
,
{
"rZ"
,
"r"
}
},
{
INDEX_op_st_i32
,
{
"rZ"
,
"r"
}
},
{
INDEX_op_add_i32
,
{
"r"
,
"rZ"
,
"rJ"
}
},
{
INDEX_op_mul_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
#if !use_mips32r6_instructions
{
INDEX_op_muls2_i32
,
{
"r"
,
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_mulu2_i32
,
{
"r"
,
"r"
,
"rZ"
,
"rZ"
}
},
#endif
{
INDEX_op_mulsh_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_muluh_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_div_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_divu_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_rem_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_remu_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_sub_i32
,
{
"r"
,
"rZ"
,
"rN"
}
},
{
INDEX_op_and_i32
,
{
"r"
,
"rZ"
,
"rIK"
}
},
{
INDEX_op_nor_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_not_i32
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_or_i32
,
{
"r"
,
"rZ"
,
"rIZ"
}
},
{
INDEX_op_xor_i32
,
{
"r"
,
"rZ"
,
"rIZ"
}
},
{
INDEX_op_shl_i32
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_shr_i32
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_sar_i32
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_rotr_i32
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_rotl_i32
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_clz_i32
,
{
"r"
,
"r"
,
"rWZ"
}
},
{
INDEX_op_bswap16_i32
,
{
"r"
,
"r"
}
},
{
INDEX_op_bswap32_i32
,
{
"r"
,
"r"
}
},
{
INDEX_op_ext8s_i32
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_ext16s_i32
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_deposit_i32
,
{
"r"
,
"0"
,
"rZ"
}
},
{
INDEX_op_extract_i32
,
{
"r"
,
"r"
}
},
{
INDEX_op_brcond_i32
,
{
"rZ"
,
"rZ"
}
},
#if use_mips32r6_instructions
{
INDEX_op_movcond_i32
,
{
"r"
,
"rZ"
,
"rZ"
,
"rZ"
,
"rZ"
}
},
#else
{
INDEX_op_movcond_i32
,
{
"r"
,
"rZ"
,
"rZ"
,
"rZ"
,
"0"
}
},
#endif
{
INDEX_op_setcond_i32
,
{
"r"
,
"rZ"
,
"rZ"
}
},
static
const
TCGTargetOpDef
*
tcg_target_op_def
(
TCGOpcode
op
)
{
static
const
TCGTargetOpDef
r
=
{
.
args_ct_str
=
{
"r"
}
};
static
const
TCGTargetOpDef
r_r
=
{
.
args_ct_str
=
{
"r"
,
"r"
}
};
static
const
TCGTargetOpDef
r_L
=
{
.
args_ct_str
=
{
"r"
,
"L"
}
};
static
const
TCGTargetOpDef
rZ_r
=
{
.
args_ct_str
=
{
"rZ"
,
"r"
}
};
static
const
TCGTargetOpDef
SZ_S
=
{
.
args_ct_str
=
{
"SZ"
,
"S"
}
};
static
const
TCGTargetOpDef
rZ_rZ
=
{
.
args_ct_str
=
{
"rZ"
,
"rZ"
}
};
static
const
TCGTargetOpDef
r_r_L
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"L"
}
};
static
const
TCGTargetOpDef
r_L_L
=
{
.
args_ct_str
=
{
"r"
,
"L"
,
"L"
}
};
static
const
TCGTargetOpDef
r_r_ri
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"ri"
}
};
static
const
TCGTargetOpDef
r_r_rI
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"rI"
}
};
static
const
TCGTargetOpDef
r_r_rJ
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"rJ"
}
};
static
const
TCGTargetOpDef
SZ_S_S
=
{
.
args_ct_str
=
{
"SZ"
,
"S"
,
"S"
}
};
static
const
TCGTargetOpDef
SZ_SZ_S
=
{
.
args_ct_str
=
{
"SZ"
,
"SZ"
,
"S"
}
};
static
const
TCGTargetOpDef
SZ_SZ_S_S
=
{
.
args_ct_str
=
{
"SZ"
,
"SZ"
,
"S"
,
"S"
}
};
static
const
TCGTargetOpDef
r_rZ_rN
=
{
.
args_ct_str
=
{
"r"
,
"rZ"
,
"rN"
}
};
static
const
TCGTargetOpDef
r_rZ_rZ
=
{
.
args_ct_str
=
{
"r"
,
"rZ"
,
"rZ"
}
};
static
const
TCGTargetOpDef
r_r_rIK
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"rIK"
}
};
static
const
TCGTargetOpDef
r_r_rWZ
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"rWZ"
}
};
static
const
TCGTargetOpDef
r_r_r_r
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"r"
,
"r"
}
};
static
const
TCGTargetOpDef
r_r_L_L
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"L"
,
"L"
}
};
static
const
TCGTargetOpDef
dep
=
{
.
args_ct_str
=
{
"r"
,
"0"
,
"rZ"
}
};
static
const
TCGTargetOpDef
movc
=
{
.
args_ct_str
=
{
"r"
,
"rZ"
,
"rZ"
,
"rZ"
,
"0"
}
};
static
const
TCGTargetOpDef
movc_r6
=
{
.
args_ct_str
=
{
"r"
,
"rZ"
,
"rZ"
,
"rZ"
,
"rZ"
}
};
static
const
TCGTargetOpDef
add2
=
{
.
args_ct_str
=
{
"r"
,
"r"
,
"rZ"
,
"rZ"
,
"rN"
,
"rN"
}
};
static
const
TCGTargetOpDef
br2
=
{
.
args_ct_str
=
{
"rZ"
,
"rZ"
,
"rZ"
,
"rZ"
}
};
static
const
TCGTargetOpDef
setc2
=
{
.
args_ct_str
=
{
"r"
,
"rZ"
,
"rZ"
,
"rZ"
,
"rZ"
}
};
switch
(
op
)
{
case
INDEX_op_goto_ptr
:
return
&
r
;
#if TCG_TARGET_REG_BITS == 32
{
INDEX_op_add2_i32
,
{
"r"
,
"r"
,
"rZ"
,
"rZ"
,
"rN"
,
"rN"
}
},
{
INDEX_op_sub2_i32
,
{
"r"
,
"r"
,
"rZ"
,
"rZ"
,
"rN"
,
"rN"
}
},
{
INDEX_op_setcond2_i32
,
{
"r"
,
"rZ"
,
"rZ"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_brcond2_i32
,
{
"rZ"
,
"rZ"
,
"rZ"
,
"rZ"
}
},
#endif
case
INDEX_op_ld8u_i32
:
case
INDEX_op_ld8s_i32
:
case
INDEX_op_ld16u_i32
:
case
INDEX_op_ld16s_i32
:
case
INDEX_op_ld_i32
:
case
INDEX_op_not_i32
:
case
INDEX_op_bswap16_i32
:
case
INDEX_op_bswap32_i32
:
case
INDEX_op_ext8s_i32
:
case
INDEX_op_ext16s_i32
:
case
INDEX_op_extract_i32
:
case
INDEX_op_ld8u_i64
:
case
INDEX_op_ld8s_i64
:
case
INDEX_op_ld16u_i64
:
case
INDEX_op_ld16s_i64
:
case
INDEX_op_ld32s_i64
:
case
INDEX_op_ld32u_i64
:
case
INDEX_op_ld_i64
:
case
INDEX_op_not_i64
:
case
INDEX_op_bswap16_i64
:
case
INDEX_op_bswap32_i64
:
case
INDEX_op_bswap64_i64
:
case
INDEX_op_ext8s_i64
:
case
INDEX_op_ext16s_i64
:
case
INDEX_op_ext32s_i64
:
case
INDEX_op_ext32u_i64
:
case
INDEX_op_ext_i32_i64
:
case
INDEX_op_extu_i32_i64
:
case
INDEX_op_extrl_i64_i32
:
case
INDEX_op_extrh_i64_i32
:
case
INDEX_op_extract_i64
:
return
&
r_r
;
#if TCG_TARGET_REG_BITS == 64
{
INDEX_op_ld8u_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld8s_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld16u_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld16s_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld32s_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld32u_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_ld_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_st8_i64
,
{
"rZ"
,
"r"
}
},
{
INDEX_op_st16_i64
,
{
"rZ"
,
"r"
}
},
{
INDEX_op_st32_i64
,
{
"rZ"
,
"r"
}
},
{
INDEX_op_st_i64
,
{
"rZ"
,
"r"
}
},
{
INDEX_op_add_i64
,
{
"r"
,
"rZ"
,
"rJ"
}
},
{
INDEX_op_mul_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
#if !use_mips32r6_instructions
{
INDEX_op_muls2_i64
,
{
"r"
,
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_mulu2_i64
,
{
"r"
,
"r"
,
"rZ"
,
"rZ"
}
},
#endif
{
INDEX_op_mulsh_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_muluh_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_div_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_divu_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_rem_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_remu_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_sub_i64
,
{
"r"
,
"rZ"
,
"rN"
}
},
{
INDEX_op_and_i64
,
{
"r"
,
"rZ"
,
"rIK"
}
},
{
INDEX_op_nor_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_not_i64
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_or_i64
,
{
"r"
,
"rZ"
,
"rI"
}
},
{
INDEX_op_xor_i64
,
{
"r"
,
"rZ"
,
"rI"
}
},
{
INDEX_op_shl_i64
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_shr_i64
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_sar_i64
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_rotr_i64
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_rotl_i64
,
{
"r"
,
"rZ"
,
"ri"
}
},
{
INDEX_op_clz_i64
,
{
"r"
,
"r"
,
"rWZ"
}
},
{
INDEX_op_bswap16_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_bswap32_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_bswap64_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_ext8s_i64
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_ext16s_i64
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_ext32s_i64
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_ext32u_i64
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_ext_i32_i64
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_extu_i32_i64
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_extrl_i64_i32
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_extrh_i64_i32
,
{
"r"
,
"rZ"
}
},
{
INDEX_op_deposit_i64
,
{
"r"
,
"0"
,
"rZ"
}
},
{
INDEX_op_extract_i64
,
{
"r"
,
"r"
}
},
{
INDEX_op_brcond_i64
,
{
"rZ"
,
"rZ"
}
},
#if use_mips32r6_instructions
{
INDEX_op_movcond_i64
,
{
"r"
,
"rZ"
,
"rZ"
,
"rZ"
,
"rZ"
}
},
#else
{
INDEX_op_movcond_i64
,
{
"r"
,
"rZ"
,
"rZ"
,
"rZ"
,
"0"
}
},
#endif
{
INDEX_op_setcond_i64
,
{
"r"
,
"rZ"
,
"rZ"
}
},
{
INDEX_op_qemu_ld_i32
,
{
"r"
,
"LZ"
}
},
{
INDEX_op_qemu_st_i32
,
{
"SZ"
,
"SZ"
}
},
{
INDEX_op_qemu_ld_i64
,
{
"r"
,
"LZ"
}
},
{
INDEX_op_qemu_st_i64
,
{
"SZ"
,
"SZ"
}
},
#elif TARGET_LONG_BITS == 32
{
INDEX_op_qemu_ld_i32
,
{
"r"
,
"LZ"
}
},
{
INDEX_op_qemu_st_i32
,
{
"SZ"
,
"SZ"
}
},
{
INDEX_op_qemu_ld_i64
,
{
"r"
,
"r"
,
"LZ"
}
},
{
INDEX_op_qemu_st_i64
,
{
"SZ"
,
"SZ"
,
"SZ"
}
},
#else
{
INDEX_op_qemu_ld_i32
,
{
"r"
,
"LZ"
,
"LZ"
}
},
{
INDEX_op_qemu_st_i32
,
{
"SZ"
,
"SZ"
,
"SZ"
}
},
{
INDEX_op_qemu_ld_i64
,
{
"r"
,
"r"
,
"LZ"
,
"LZ"
}
},
{
INDEX_op_qemu_st_i64
,
{
"SZ"
,
"SZ"
,
"SZ"
,
"SZ"
}
},
#endif
case
INDEX_op_st8_i32
:
case
INDEX_op_st16_i32
:
case
INDEX_op_st_i32
:
case
INDEX_op_st8_i64
:
case
INDEX_op_st16_i64
:
case
INDEX_op_st32_i64
:
case
INDEX_op_st_i64
:
return
&
rZ_r
;
{
INDEX_op_mb
,
{
}
},
{
-
1
},
};
case
INDEX_op_add_i32
:
case
INDEX_op_add_i64
:
return
&
r_r_rJ
;
case
INDEX_op_sub_i32
:
case
INDEX_op_sub_i64
:
return
&
r_rZ_rN
;
case
INDEX_op_mul_i32
:
case
INDEX_op_mulsh_i32
:
case
INDEX_op_muluh_i32
:
case
INDEX_op_div_i32
:
case
INDEX_op_divu_i32
:
case
INDEX_op_rem_i32
:
case
INDEX_op_remu_i32
:
case
INDEX_op_nor_i32
:
case
INDEX_op_setcond_i32
:
case
INDEX_op_mul_i64
:
case
INDEX_op_mulsh_i64
:
case
INDEX_op_muluh_i64
:
case
INDEX_op_div_i64
:
case
INDEX_op_divu_i64
:
case
INDEX_op_rem_i64
:
case
INDEX_op_remu_i64
:
case
INDEX_op_nor_i64
:
case
INDEX_op_setcond_i64
:
return
&
r_rZ_rZ
;
case
INDEX_op_muls2_i32
:
case
INDEX_op_mulu2_i32
:
case
INDEX_op_muls2_i64
:
case
INDEX_op_mulu2_i64
:
return
&
r_r_r_r
;
case
INDEX_op_and_i32
:
case
INDEX_op_and_i64
:
return
&
r_r_rIK
;
case
INDEX_op_or_i32
:
case
INDEX_op_xor_i32
:
case
INDEX_op_or_i64
:
case
INDEX_op_xor_i64
:
return
&
r_r_rI
;
case
INDEX_op_shl_i32
:
case
INDEX_op_shr_i32
:
case
INDEX_op_sar_i32
:
case
INDEX_op_rotr_i32
:
case
INDEX_op_rotl_i32
:
case
INDEX_op_shl_i64
:
case
INDEX_op_shr_i64
:
case
INDEX_op_sar_i64
:
case
INDEX_op_rotr_i64
:
case
INDEX_op_rotl_i64
:
return
&
r_r_ri
;
case
INDEX_op_clz_i32
:
case
INDEX_op_clz_i64
:
return
&
r_r_rWZ
;
static
const
TCGTargetOpDef
*
tcg_target_op_def
(
TCGOpcode
op
)
{
int
i
,
n
=
ARRAY_SIZE
(
mips_op_defs
);
case
INDEX_op_deposit_i32
:
case
INDEX_op_deposit_i64
:
return
&
dep
;
case
INDEX_op_brcond_i32
:
case
INDEX_op_brcond_i64
:
return
&
rZ_rZ
;
case
INDEX_op_movcond_i32
:
case
INDEX_op_movcond_i64
:
return
use_mips32r6_instructions
?
&
movc_r6
:
&
movc
;
for
(
i
=
0
;
i
<
n
;
++
i
)
{
if
(
mips_op_defs
[
i
].
op
==
op
)
{
return
&
mips_op_defs
[
i
];
}
case
INDEX_op_add2_i32
:
case
INDEX_op_sub2_i32
:
return
&
add2
;
case
INDEX_op_setcond2_i32
:
return
&
setc2
;
case
INDEX_op_brcond2_i32
:
return
&
br2
;
case
INDEX_op_qemu_ld_i32
:
return
(
TCG_TARGET_REG_BITS
==
64
||
TARGET_LONG_BITS
==
32
?
&
r_L
:
&
r_L_L
);
case
INDEX_op_qemu_st_i32
:
return
(
TCG_TARGET_REG_BITS
==
64
||
TARGET_LONG_BITS
==
32
?
&
SZ_S
:
&
SZ_S_S
);
case
INDEX_op_qemu_ld_i64
:
return
(
TCG_TARGET_REG_BITS
==
64
?
&
r_L
:
TARGET_LONG_BITS
==
32
?
&
r_r_L
:
&
r_r_L_L
);
case
INDEX_op_qemu_st_i64
:
return
(
TCG_TARGET_REG_BITS
==
64
?
&
SZ_S
:
TARGET_LONG_BITS
==
32
?
&
SZ_SZ_S
:
&
SZ_SZ_S_S
);
default:
return
NULL
;
}
return
NULL
;
}
static
int
tcg_target_callee_save_regs
[]
=
{
...
...
编辑
预览
Markdown
is supported
0%
请重试
或
添加新附件
.
添加附件
取消
You are about to add
0
people
to the discussion. Proceed with caution.
先完成此消息的编辑!
取消
想要评论请
注册
或
登录