提交 36a24df8 编写于 作者: B Benjamin Herrenschmidt 提交者: David Gibson

ppc: Fix support for odd MSR combinations

MacOS uses an architecturally illegal MSR combination that
seems nonetheless supported by 32-bit processors, which is
to have MSR[PR]=1 and one or more of MSR[DR/IR/EE]=0.

This adds support for it. To work properly we need to also
properly include support for PR=1,{I,D}R=0 to the MMU index
used by the qemu TLB.
Signed-off-by: NBenjamin Herrenschmidt <benh@kernel.crashing.org>
Tested-by: NMark Cave-Ayland <mark.cave-ayland@ilande.co.uk>
Signed-off-by: NDavid Gibson <david@gibson.dropbear.id.au>
上级 2df77896
...@@ -41,17 +41,19 @@ static inline void hreg_swap_gpr_tgpr(CPUPPCState *env) ...@@ -41,17 +41,19 @@ static inline void hreg_swap_gpr_tgpr(CPUPPCState *env)
static inline void hreg_compute_mem_idx(CPUPPCState *env) static inline void hreg_compute_mem_idx(CPUPPCState *env)
{ {
/* This is our encoding for server processors /* This is our encoding for server processors. The architecture
* specifies that there is no such thing as userspace with
* translation off, however it appears that MacOS does it and
* some 32-bit CPUs support it. Weird...
* *
* 0 = Guest User space virtual mode * 0 = Guest User space virtual mode
* 1 = Guest Kernel space virtual mode * 1 = Guest Kernel space virtual mode
* 2 = Guest Kernel space real mode * 2 = Guest User space real mode
* 3 = HV User space virtual mode * 3 = Guest Kernel space real mode
* 4 = HV Kernel space virtual mode * 4 = HV User space virtual mode
* 5 = HV Kernel space real mode * 5 = HV Kernel space virtual mode
* * 6 = HV User space real mode
* The combination PR=1 IR&DR=0 is invalid, we will treat * 7 = HV Kernel space real mode
* it as IR=DR=1
* *
* For BookE, we need 8 MMU modes as follow: * For BookE, we need 8 MMU modes as follow:
* *
...@@ -71,20 +73,11 @@ static inline void hreg_compute_mem_idx(CPUPPCState *env) ...@@ -71,20 +73,11 @@ static inline void hreg_compute_mem_idx(CPUPPCState *env)
env->immu_idx += msr_gs ? 4 : 0; env->immu_idx += msr_gs ? 4 : 0;
env->dmmu_idx += msr_gs ? 4 : 0; env->dmmu_idx += msr_gs ? 4 : 0;
} else { } else {
/* First calucalte a base value independent of HV */ env->immu_idx = env->dmmu_idx = msr_pr ? 0 : 1;
if (msr_pr != 0) { env->immu_idx += msr_ir ? 0 : 2;
/* User space, ignore IR and DR */ env->dmmu_idx += msr_dr ? 0 : 2;
env->immu_idx = env->dmmu_idx = 0; env->immu_idx += msr_hv ? 4 : 0;
} else { env->dmmu_idx += msr_hv ? 4 : 0;
/* Kernel, setup a base I/D value */
env->immu_idx = msr_ir ? 1 : 2;
env->dmmu_idx = msr_dr ? 1 : 2;
}
/* Then offset it for HV */
if (msr_hv) {
env->immu_idx += 3;
env->dmmu_idx += 3;
}
} }
} }
...@@ -136,8 +129,13 @@ static inline int hreg_store_msr(CPUPPCState *env, target_ulong value, ...@@ -136,8 +129,13 @@ static inline int hreg_store_msr(CPUPPCState *env, target_ulong value,
/* Change the exception prefix on PowerPC 601 */ /* Change the exception prefix on PowerPC 601 */
env->excp_prefix = ((value >> MSR_EP) & 1) * 0xFFF00000; env->excp_prefix = ((value >> MSR_EP) & 1) * 0xFFF00000;
} }
/* If PR=1 then EE, IR and DR must be 1 */ /* If PR=1 then EE, IR and DR must be 1
if ((value >> MSR_PR) & 1) { *
* Note: We only enforce this on 64-bit processors. It appears that
* 32-bit implementations supports PR=1 and EE/DR/IR=0 and MacOS
* exploits it.
*/
if ((env->insns_flags & PPC_64B) && ((value >> MSR_PR) & 1)) {
value |= (1 << MSR_EE) | (1 << MSR_DR) | (1 << MSR_IR); value |= (1 << MSR_EE) | (1 << MSR_DR) | (1 << MSR_IR);
} }
#endif #endif
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册