ich.c 6.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/*
 * QEMU ICH Emulation
 *
 * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de>
 * Copyright (c) 2010 Alexander Graf <agraf@suse.de>
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 *
 *
 * lspci dump of a ICH-9 real device
 *
 * 00:1f.2 SATA controller [0106]: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922] (rev 02) (prog-if 01 [AHCI 1.0])
 *         Subsystem: Intel Corporation 82801IR/IO/IH (ICH9R/DO/DH) 6 port SATA AHCI Controller [8086:2922]
 *         Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr- Stepping- SERR- FastB2B- DisINTx+
 *         Status: Cap+ 66MHz+ UDF- FastB2B+ ParErr- DEVSEL=medium >TAbort- <TAbort- <MAbort- >SERR- <PERR- INTx-
 *         Latency: 0
 *         Interrupt: pin B routed to IRQ 222
 *         Region 0: I/O ports at d000 [size=8]
 *         Region 1: I/O ports at cc00 [size=4]
 *         Region 2: I/O ports at c880 [size=8]
 *         Region 3: I/O ports at c800 [size=4]
 *         Region 4: I/O ports at c480 [size=32]
 *         Region 5: Memory at febf9000 (32-bit, non-prefetchable) [size=2K]
 *         Capabilities: [80] Message Signalled Interrupts: Mask- 64bit- Count=1/16 Enable+
 *                 Address: fee0f00c  Data: 41d9
 *         Capabilities: [70] Power Management version 3
 *                 Flags: PMEClk- DSI- D1- D2- AuxCurrent=0mA PME(D0-,D1-,D2-,D3hot+,D3cold-)
 *                 Status: D0 PME-Enable- DSel=0 DScale=0 PME-
 *         Capabilities: [a8] SATA HBA <?>
 *         Capabilities: [b0] Vendor Specific Information <?>
 *         Kernel driver in use: ahci
 *         Kernel modules: ahci
 * 00: 86 80 22 29 07 04 b0 02 02 01 06 01 00 00 00 00
 * 10: 01 d0 00 00 01 cc 00 00 81 c8 00 00 01 c8 00 00
 * 20: 81 c4 00 00 00 90 bf fe 00 00 00 00 86 80 22 29
 * 30: 00 00 00 00 80 00 00 00 00 00 00 00 0f 02 00 00
 * 40: 00 80 00 80 00 00 00 00 00 00 00 00 00 00 00 00
 * 50: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
 * 60: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
 * 70: 01 a8 03 40 08 00 00 00 00 00 00 00 00 00 00 00
 * 80: 05 70 09 00 0c f0 e0 fe d9 41 00 00 00 00 00 00
 * 90: 40 00 0f 82 93 01 00 00 00 00 00 00 00 00 00 00
 * a0: ac 00 00 00 0a 00 12 00 12 b0 10 00 48 00 00 00
 * b0: 09 00 06 20 00 00 00 00 00 00 00 00 00 00 00 00
 * c0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
 * d0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
 * e0: 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00 00
 * f0: 00 00 00 00 00 00 00 00 86 0f 02 00 00 00 00 00
 *
 */

S
Sebastian Herbszt 已提交
63
#include <hw/hw.h>
64
#include <hw/pci/msi.h>
P
Paolo Bonzini 已提交
65
#include <hw/i386/pc.h>
66
#include <hw/pci/pci.h>
P
Paolo Bonzini 已提交
67
#include <hw/isa/isa.h>
68
#include "block/block.h"
69
#include "sysemu/dma.h"
S
Sebastian Herbszt 已提交
70 71 72 73

#include <hw/ide/pci.h>
#include <hw/ide/ahci.h>

74 75 76 77 78 79 80 81
#define ICH9_SATA_CAP_OFFSET    0xA8

#define ICH9_IDP_BAR            4
#define ICH9_MEM_BAR            5

#define ICH9_IDP_INDEX          0x10
#define ICH9_IDP_INDEX_LOG2     0x04

J
Jason Baron 已提交
82 83 84 85 86 87 88 89 90
static const VMStateDescription vmstate_ich9_ahci = {
    .name = "ich9_ahci",
    .unmigratable = 1, /* Still buggy under I/O load */
    .version_id = 1,
    .fields = (VMStateField []) {
        VMSTATE_PCI_DEVICE(card, AHCIPCIState),
        VMSTATE_AHCI(ahci, AHCIPCIState),
        VMSTATE_END_OF_LIST()
    },
G
Gerd Hoffmann 已提交
91 92
};

J
Jan Kiszka 已提交
93
static void pci_ich9_reset(DeviceState *dev)
J
Jan Kiszka 已提交
94
{
P
Peter Crosthwaite 已提交
95
    AHCIPCIState *d = ICH_AHCI(dev);
J
Jan Kiszka 已提交
96

J
Jan Kiszka 已提交
97
    ahci_reset(&d->ahci);
J
Jan Kiszka 已提交
98 99
}

100
static int pci_ich9_ahci_init(PCIDevice *dev)
S
Sebastian Herbszt 已提交
101 102
{
    struct AHCIPCIState *d;
103 104
    int sata_cap_offset;
    uint8_t *sata_cap;
P
Peter Crosthwaite 已提交
105
    d = ICH_AHCI(dev);
S
Sebastian Herbszt 已提交
106

P
Peter Crosthwaite 已提交
107
    ahci_init(&d->ahci, DEVICE(dev), pci_get_address_space(dev), 6);
108

S
Sebastian Herbszt 已提交
109 110 111 112 113 114 115 116 117 118 119 120
    pci_config_set_prog_interface(d->card.config, AHCI_PROGMODE_MAJOR_REV_1);

    d->card.config[PCI_CACHE_LINE_SIZE] = 0x08;  /* Cache line size */
    d->card.config[PCI_LATENCY_TIMER]   = 0x00;  /* Latency timer */
    pci_config_set_interrupt_pin(d->card.config, 1);

    /* XXX Software should program this register */
    d->card.config[0x90]   = 1 << 6; /* Address Map Register - AHCI mode */

    msi_init(dev, 0x50, 1, true, false);
    d->ahci.irq = d->card.irq[0];

121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136
    pci_register_bar(&d->card, ICH9_IDP_BAR, PCI_BASE_ADDRESS_SPACE_IO,
                     &d->ahci.idp);
    pci_register_bar(&d->card, ICH9_MEM_BAR, PCI_BASE_ADDRESS_SPACE_MEMORY,
                     &d->ahci.mem);

    sata_cap_offset = pci_add_capability(&d->card, PCI_CAP_ID_SATA,
                                         ICH9_SATA_CAP_OFFSET, SATA_CAP_SIZE);
    if (sata_cap_offset < 0) {
        return sata_cap_offset;
    }

    sata_cap = d->card.config + sata_cap_offset;
    pci_set_word(sata_cap + SATA_CAP_REV, 0x10);
    pci_set_long(sata_cap + SATA_CAP_BAR,
                 (ICH9_IDP_BAR + 0x4) | (ICH9_IDP_INDEX_LOG2 << 4));
    d->ahci.idp_offset = ICH9_IDP_INDEX;
J
Jan Kiszka 已提交
137

S
Sebastian Herbszt 已提交
138 139 140
    return 0;
}

141
static void pci_ich9_uninit(PCIDevice *dev)
142 143
{
    struct AHCIPCIState *d;
P
Peter Crosthwaite 已提交
144
    d = ICH_AHCI(dev);
145

J
Jan Kiszka 已提交
146
    msi_uninit(dev);
147
    ahci_uninit(&d->ahci);
148 149
}

150 151
static void ich_ahci_class_init(ObjectClass *klass, void *data)
{
152
    DeviceClass *dc = DEVICE_CLASS(klass);
153 154 155 156 157 158 159 160
    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);

    k->init = pci_ich9_ahci_init;
    k->exit = pci_ich9_uninit;
    k->vendor_id = PCI_VENDOR_ID_INTEL;
    k->device_id = PCI_DEVICE_ID_INTEL_82801IR;
    k->revision = 0x02;
    k->class_id = PCI_CLASS_STORAGE_SATA;
J
Jason Baron 已提交
161
    dc->vmsd = &vmstate_ich9_ahci;
J
Jan Kiszka 已提交
162
    dc->reset = pci_ich9_reset;
163 164
}

165
static const TypeInfo ich_ahci_info = {
P
Peter Crosthwaite 已提交
166
    .name          = TYPE_ICH9_AHCI,
167 168 169
    .parent        = TYPE_PCI_DEVICE,
    .instance_size = sizeof(AHCIPCIState),
    .class_init    = ich_ahci_class_init,
S
Sebastian Herbszt 已提交
170 171
};

A
Andreas Färber 已提交
172
static void ich_ahci_register_types(void)
S
Sebastian Herbszt 已提交
173
{
174
    type_register_static(&ich_ahci_info);
S
Sebastian Herbszt 已提交
175
}
A
Andreas Färber 已提交
176 177

type_init(ich_ahci_register_types)