musicpal.c 37.9 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Marvell MV88W8618 / Freecom MusicPal emulation.
 *
 * Copyright (c) 2008 Jan Kiszka
 *
 * This code is licenced under the GNU GPL v2.
 */

P
Paul Brook 已提交
9
#include "sysbus.h"
10 11 12 13 14 15 16 17 18 19 20 21
#include "arm-misc.h"
#include "devices.h"
#include "net.h"
#include "sysemu.h"
#include "boards.h"
#include "pc.h"
#include "qemu-timer.h"
#include "block.h"
#include "flash.h"
#include "console.h"
#include "i2c.h"

22 23 24
#define MP_MISC_BASE            0x80002000
#define MP_MISC_SIZE            0x00001000

25 26 27
#define MP_ETH_BASE             0x80008000
#define MP_ETH_SIZE             0x00001000

28 29 30
#define MP_WLAN_BASE            0x8000C000
#define MP_WLAN_SIZE            0x00000800

31 32 33
#define MP_UART1_BASE           0x8000C840
#define MP_UART2_BASE           0x8000C940

34 35 36
#define MP_GPIO_BASE            0x8000D000
#define MP_GPIO_SIZE            0x00001000

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
#define MP_FLASHCFG_BASE        0x90006000
#define MP_FLASHCFG_SIZE        0x00001000

#define MP_AUDIO_BASE           0x90007000

#define MP_PIC_BASE             0x90008000
#define MP_PIC_SIZE             0x00001000

#define MP_PIT_BASE             0x90009000
#define MP_PIT_SIZE             0x00001000

#define MP_LCD_BASE             0x9000c000
#define MP_LCD_SIZE             0x00001000

#define MP_SRAM_BASE            0xC0000000
#define MP_SRAM_SIZE            0x00020000

#define MP_RAM_DEFAULT_SIZE     32*1024*1024
#define MP_FLASH_SIZE_MAX       32*1024*1024

#define MP_TIMER1_IRQ           4
P
Paul Brook 已提交
58 59
#define MP_TIMER2_IRQ           5
#define MP_TIMER3_IRQ           6
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
#define MP_TIMER4_IRQ           7
#define MP_EHCI_IRQ             8
#define MP_ETH_IRQ              9
#define MP_UART1_IRQ            11
#define MP_UART2_IRQ            11
#define MP_GPIO_IRQ             12
#define MP_RTC_IRQ              28
#define MP_AUDIO_IRQ            30

/* Wolfson 8750 I2C address */
#define MP_WM_ADDR              0x34

/* Ethernet register offsets */
#define MP_ETH_SMIR             0x010
#define MP_ETH_PCXR             0x408
#define MP_ETH_SDCMR            0x448
#define MP_ETH_ICR              0x450
#define MP_ETH_IMR              0x458
#define MP_ETH_FRDP0            0x480
#define MP_ETH_FRDP1            0x484
#define MP_ETH_FRDP2            0x488
#define MP_ETH_FRDP3            0x48C
#define MP_ETH_CRDP0            0x4A0
#define MP_ETH_CRDP1            0x4A4
#define MP_ETH_CRDP2            0x4A8
#define MP_ETH_CRDP3            0x4AC
#define MP_ETH_CTDP0            0x4E0
#define MP_ETH_CTDP1            0x4E4
#define MP_ETH_CTDP2            0x4E8
#define MP_ETH_CTDP3            0x4EC

/* MII PHY access */
#define MP_ETH_SMIR_DATA        0x0000FFFF
#define MP_ETH_SMIR_ADDR        0x03FF0000
#define MP_ETH_SMIR_OPCODE      (1 << 26) /* Read value */
#define MP_ETH_SMIR_RDVALID     (1 << 27)

/* PHY registers */
#define MP_ETH_PHY1_BMSR        0x00210000
#define MP_ETH_PHY1_PHYSID1     0x00410000
#define MP_ETH_PHY1_PHYSID2     0x00610000

#define MP_PHY_BMSR_LINK        0x0004
#define MP_PHY_BMSR_AUTONEG     0x0008

#define MP_PHY_88E3015          0x01410E20

/* TX descriptor status */
#define MP_ETH_TX_OWN           (1 << 31)

/* RX descriptor status */
#define MP_ETH_RX_OWN           (1 << 31)

/* Interrupt cause/mask bits */
#define MP_ETH_IRQ_RX_BIT       0
#define MP_ETH_IRQ_RX           (1 << MP_ETH_IRQ_RX_BIT)
#define MP_ETH_IRQ_TXHI_BIT     2
#define MP_ETH_IRQ_TXLO_BIT     3

/* Port config bits */
#define MP_ETH_PCXR_2BSM_BIT    28 /* 2-byte incoming suffix */

/* SDMA command bits */
#define MP_ETH_CMD_TXHI         (1 << 23)
#define MP_ETH_CMD_TXLO         (1 << 22)

typedef struct mv88w8618_tx_desc {
    uint32_t cmdstat;
    uint16_t res;
    uint16_t bytes;
    uint32_t buffer;
    uint32_t next;
} mv88w8618_tx_desc;

typedef struct mv88w8618_rx_desc {
    uint32_t cmdstat;
    uint16_t bytes;
    uint16_t buffer_size;
    uint32_t buffer;
    uint32_t next;
} mv88w8618_rx_desc;

typedef struct mv88w8618_eth_state {
P
Paul Brook 已提交
143
    SysBusDevice busdev;
144 145 146 147
    qemu_irq irq;
    uint32_t smir;
    uint32_t icr;
    uint32_t imr;
148
    int mmio_index;
149
    int vlan_header;
P
pbrook 已提交
150 151 152 153
    uint32_t tx_queue[2];
    uint32_t rx_queue[4];
    uint32_t frx_queue[4];
    uint32_t cur_rx[4];
154 155 156
    VLANClientState *vc;
} mv88w8618_eth_state;

P
pbrook 已提交
157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc)
{
    cpu_to_le32s(&desc->cmdstat);
    cpu_to_le16s(&desc->bytes);
    cpu_to_le16s(&desc->buffer_size);
    cpu_to_le32s(&desc->buffer);
    cpu_to_le32s(&desc->next);
    cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
}

static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc)
{
    cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
    le32_to_cpus(&desc->cmdstat);
    le16_to_cpus(&desc->bytes);
    le16_to_cpus(&desc->buffer_size);
    le32_to_cpus(&desc->buffer);
    le32_to_cpus(&desc->next);
}

177
static int eth_can_receive(VLANClientState *vc)
178 179 180 181
{
    return 1;
}

182
static ssize_t eth_receive(VLANClientState *vc, const uint8_t *buf, size_t size)
183
{
184
    mv88w8618_eth_state *s = vc->opaque;
P
pbrook 已提交
185 186
    uint32_t desc_addr;
    mv88w8618_rx_desc desc;
187 188 189
    int i;

    for (i = 0; i < 4; i++) {
P
pbrook 已提交
190 191
        desc_addr = s->cur_rx[i];
        if (!desc_addr)
192 193
            continue;
        do {
P
pbrook 已提交
194 195 196 197 198 199 200
            eth_rx_desc_get(desc_addr, &desc);
            if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
                cpu_physical_memory_write(desc.buffer + s->vlan_header,
                                          buf, size);
                desc.bytes = size + s->vlan_header;
                desc.cmdstat &= ~MP_ETH_RX_OWN;
                s->cur_rx[i] = desc.next;
201 202 203 204

                s->icr |= MP_ETH_IRQ_RX;
                if (s->icr & s->imr)
                    qemu_irq_raise(s->irq);
P
pbrook 已提交
205
                eth_rx_desc_put(desc_addr, &desc);
206
                return size;
207
            }
P
pbrook 已提交
208 209
            desc_addr = desc.next;
        } while (desc_addr != s->rx_queue[i]);
210
    }
211
    return size;
212 213
}

P
pbrook 已提交
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233
static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc)
{
    cpu_to_le32s(&desc->cmdstat);
    cpu_to_le16s(&desc->res);
    cpu_to_le16s(&desc->bytes);
    cpu_to_le32s(&desc->buffer);
    cpu_to_le32s(&desc->next);
    cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc));
}

static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc)
{
    cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc));
    le32_to_cpus(&desc->cmdstat);
    le16_to_cpus(&desc->res);
    le16_to_cpus(&desc->bytes);
    le32_to_cpus(&desc->buffer);
    le32_to_cpus(&desc->next);
}

234 235
static void eth_send(mv88w8618_eth_state *s, int queue_index)
{
P
pbrook 已提交
236 237 238 239 240
    uint32_t desc_addr = s->tx_queue[queue_index];
    mv88w8618_tx_desc desc;
    uint8_t buf[2048];
    int len;

241 242

    do {
P
pbrook 已提交
243 244 245 246 247 248 249 250
        eth_tx_desc_get(desc_addr, &desc);
        if (desc.cmdstat & MP_ETH_TX_OWN) {
            len = desc.bytes;
            if (len < 2048) {
                cpu_physical_memory_read(desc.buffer, buf, len);
                qemu_send_packet(s->vc, buf, len);
            }
            desc.cmdstat &= ~MP_ETH_TX_OWN;
251
            s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
P
pbrook 已提交
252
            eth_tx_desc_put(desc_addr, &desc);
253
        }
P
pbrook 已提交
254 255
        desc_addr = desc.next;
    } while (desc_addr != s->tx_queue[queue_index]);
256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
}

static uint32_t mv88w8618_eth_read(void *opaque, target_phys_addr_t offset)
{
    mv88w8618_eth_state *s = opaque;

    switch (offset) {
    case MP_ETH_SMIR:
        if (s->smir & MP_ETH_SMIR_OPCODE) {
            switch (s->smir & MP_ETH_SMIR_ADDR) {
            case MP_ETH_PHY1_BMSR:
                return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
                       MP_ETH_SMIR_RDVALID;
            case MP_ETH_PHY1_PHYSID1:
                return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
            case MP_ETH_PHY1_PHYSID2:
                return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
            default:
                return MP_ETH_SMIR_RDVALID;
            }
        }
        return 0;

    case MP_ETH_ICR:
        return s->icr;

    case MP_ETH_IMR:
        return s->imr;

    case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
P
pbrook 已提交
286
        return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
287 288

    case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
P
pbrook 已提交
289
        return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
290 291

    case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
P
pbrook 已提交
292
        return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332

    default:
        return 0;
    }
}

static void mv88w8618_eth_write(void *opaque, target_phys_addr_t offset,
                                uint32_t value)
{
    mv88w8618_eth_state *s = opaque;

    switch (offset) {
    case MP_ETH_SMIR:
        s->smir = value;
        break;

    case MP_ETH_PCXR:
        s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
        break;

    case MP_ETH_SDCMR:
        if (value & MP_ETH_CMD_TXHI)
            eth_send(s, 1);
        if (value & MP_ETH_CMD_TXLO)
            eth_send(s, 0);
        if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr)
            qemu_irq_raise(s->irq);
        break;

    case MP_ETH_ICR:
        s->icr &= value;
        break;

    case MP_ETH_IMR:
        s->imr = value;
        if (s->icr & s->imr)
            qemu_irq_raise(s->irq);
        break;

    case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
P
pbrook 已提交
333
        s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
334 335 336 337
        break;

    case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
        s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
P
pbrook 已提交
338
            s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
339 340 341
        break;

    case MP_ETH_CTDP0 ... MP_ETH_CTDP3:
P
pbrook 已提交
342
        s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
        break;
    }
}

static CPUReadMemoryFunc *mv88w8618_eth_readfn[] = {
    mv88w8618_eth_read,
    mv88w8618_eth_read,
    mv88w8618_eth_read
};

static CPUWriteMemoryFunc *mv88w8618_eth_writefn[] = {
    mv88w8618_eth_write,
    mv88w8618_eth_write,
    mv88w8618_eth_write
};

359 360 361 362 363 364 365 366 367
static void eth_cleanup(VLANClientState *vc)
{
    mv88w8618_eth_state *s = vc->opaque;

    cpu_unregister_io_memory(s->mmio_index);

    qemu_free(s);
}

P
Paul Brook 已提交
368
static void mv88w8618_eth_init(SysBusDevice *dev)
369
{
P
Paul Brook 已提交
370
    mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev);
371

P
Paul Brook 已提交
372 373
    sysbus_init_irq(dev, &s->irq);
    s->vc = qdev_get_vlan_client(&dev->qdev,
374
                                 eth_can_receive, eth_receive, NULL,
375
                                 eth_cleanup, s);
376
    s->mmio_index = cpu_register_io_memory(mv88w8618_eth_readfn,
377
                                           mv88w8618_eth_writefn, s);
P
Paul Brook 已提交
378
    sysbus_init_mmio(dev, MP_ETH_SIZE, s->mmio_index);
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
}

/* LCD register offsets */
#define MP_LCD_IRQCTRL          0x180
#define MP_LCD_IRQSTAT          0x184
#define MP_LCD_SPICTRL          0x1ac
#define MP_LCD_INST             0x1bc
#define MP_LCD_DATA             0x1c0

/* Mode magics */
#define MP_LCD_SPI_DATA         0x00100011
#define MP_LCD_SPI_CMD          0x00104011
#define MP_LCD_SPI_INVALID      0x00000000

/* Commmands */
#define MP_LCD_INST_SETPAGE0    0xB0
/* ... */
#define MP_LCD_INST_SETPAGE7    0xB7

#define MP_LCD_TEXTCOLOR        0xe0e0ff /* RRGGBB */

typedef struct musicpal_lcd_state {
P
Paul Brook 已提交
401
    SysBusDevice busdev;
402
    uint32_t brightness;
403 404 405 406 407 408 409 410
    uint32_t mode;
    uint32_t irqctrl;
    int page;
    int page_off;
    DisplayState *ds;
    uint8_t video_ram[128*64/8];
} musicpal_lcd_state;

411
static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
412
{
413 414 415 416
    switch (s->brightness) {
    case 7:
        return col;
    case 0:
417 418
        return 0;
    default:
419
        return (col * s->brightness) / 7;
420 421 422
    }
}

423 424 425 426 427
#define SET_LCD_PIXEL(depth, type) \
static inline void glue(set_lcd_pixel, depth) \
        (musicpal_lcd_state *s, int x, int y, type col) \
{ \
    int dx, dy; \
428
    type *pixel = &((type *) ds_get_data(s->ds))[(y * 128 * 3 + x) * 3]; \
429 430 431 432
\
    for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
        for (dx = 0; dx < 3; dx++, pixel++) \
            *pixel = col; \
433
}
434 435 436 437 438
SET_LCD_PIXEL(8, uint8_t)
SET_LCD_PIXEL(16, uint16_t)
SET_LCD_PIXEL(32, uint32_t)

#include "pixel_ops.h"
439 440 441 442

static void lcd_refresh(void *opaque)
{
    musicpal_lcd_state *s = opaque;
443
    int x, y, col;
444

445
    switch (ds_get_bits_per_pixel(s->ds)) {
446 447 448 449
    case 0:
        return;
#define LCD_REFRESH(depth, func) \
    case depth: \
450 451 452
        col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
                   scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
                   scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
453 454 455 456 457 458 459 460 461
        for (x = 0; x < 128; x++) \
            for (y = 0; y < 64; y++) \
                if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) \
                    glue(set_lcd_pixel, depth)(s, x, y, col); \
                else \
                    glue(set_lcd_pixel, depth)(s, x, y, 0); \
        break;
    LCD_REFRESH(8, rgb_to_pixel8)
    LCD_REFRESH(16, rgb_to_pixel16)
462 463
    LCD_REFRESH(32, (is_surface_bgr(s->ds->surface) ?
                     rgb_to_pixel32bgr : rgb_to_pixel32))
464
    default:
P
Paul Brook 已提交
465
        hw_error("unsupported colour depth %i\n",
466
                  ds_get_bits_per_pixel(s->ds));
467
    }
468 469 470 471

    dpy_update(s->ds, 0, 0, 128*3, 64*3);
}

472 473 474 475
static void lcd_invalidate(void *opaque)
{
}

476 477 478 479 480 481 482
static void musicpal_lcd_gpio_brigthness_in(void *opaque, int irq, int level)
{
    musicpal_lcd_state *s = (musicpal_lcd_state *) opaque;
    s->brightness &= ~(1 << irq);
    s->brightness |= level << irq;
}

483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
static uint32_t musicpal_lcd_read(void *opaque, target_phys_addr_t offset)
{
    musicpal_lcd_state *s = opaque;

    switch (offset) {
    case MP_LCD_IRQCTRL:
        return s->irqctrl;

    default:
        return 0;
    }
}

static void musicpal_lcd_write(void *opaque, target_phys_addr_t offset,
                               uint32_t value)
{
    musicpal_lcd_state *s = opaque;

    switch (offset) {
    case MP_LCD_IRQCTRL:
        s->irqctrl = value;
        break;

    case MP_LCD_SPICTRL:
        if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD)
            s->mode = value;
        else
            s->mode = MP_LCD_SPI_INVALID;
        break;

    case MP_LCD_INST:
        if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
            s->page = value - MP_LCD_INST_SETPAGE0;
            s->page_off = 0;
        }
        break;

    case MP_LCD_DATA:
        if (s->mode == MP_LCD_SPI_CMD) {
            if (value >= MP_LCD_INST_SETPAGE0 &&
                value <= MP_LCD_INST_SETPAGE7) {
                s->page = value - MP_LCD_INST_SETPAGE0;
                s->page_off = 0;
            }
        } else if (s->mode == MP_LCD_SPI_DATA) {
            s->video_ram[s->page*128 + s->page_off] = value;
            s->page_off = (s->page_off + 1) & 127;
        }
        break;
    }
}

static CPUReadMemoryFunc *musicpal_lcd_readfn[] = {
    musicpal_lcd_read,
    musicpal_lcd_read,
    musicpal_lcd_read
};

static CPUWriteMemoryFunc *musicpal_lcd_writefn[] = {
    musicpal_lcd_write,
    musicpal_lcd_write,
    musicpal_lcd_write
};

P
Paul Brook 已提交
547
static void musicpal_lcd_init(SysBusDevice *dev)
548
{
P
Paul Brook 已提交
549
    musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev);
550 551
    int iomemtype;

552 553
    s->brightness = 7;

554
    iomemtype = cpu_register_io_memory(musicpal_lcd_readfn,
555
                                       musicpal_lcd_writefn, s);
P
Paul Brook 已提交
556
    sysbus_init_mmio(dev, MP_LCD_SIZE, iomemtype);
557

558 559 560
    s->ds = graphic_console_init(lcd_refresh, lcd_invalidate,
                                 NULL, NULL, s);
    qemu_console_resize(s->ds, 128*3, 64*3);
561 562

    qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brigthness_in, 3);
563 564 565 566 567 568 569 570 571
}

/* PIC register offsets */
#define MP_PIC_STATUS           0x00
#define MP_PIC_ENABLE_SET       0x08
#define MP_PIC_ENABLE_CLR       0x0C

typedef struct mv88w8618_pic_state
{
P
Paul Brook 已提交
572
    SysBusDevice busdev;
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644
    uint32_t level;
    uint32_t enabled;
    qemu_irq parent_irq;
} mv88w8618_pic_state;

static void mv88w8618_pic_update(mv88w8618_pic_state *s)
{
    qemu_set_irq(s->parent_irq, (s->level & s->enabled));
}

static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
{
    mv88w8618_pic_state *s = opaque;

    if (level)
        s->level |= 1 << irq;
    else
        s->level &= ~(1 << irq);
    mv88w8618_pic_update(s);
}

static uint32_t mv88w8618_pic_read(void *opaque, target_phys_addr_t offset)
{
    mv88w8618_pic_state *s = opaque;

    switch (offset) {
    case MP_PIC_STATUS:
        return s->level & s->enabled;

    default:
        return 0;
    }
}

static void mv88w8618_pic_write(void *opaque, target_phys_addr_t offset,
                                uint32_t value)
{
    mv88w8618_pic_state *s = opaque;

    switch (offset) {
    case MP_PIC_ENABLE_SET:
        s->enabled |= value;
        break;

    case MP_PIC_ENABLE_CLR:
        s->enabled &= ~value;
        s->level &= ~value;
        break;
    }
    mv88w8618_pic_update(s);
}

static void mv88w8618_pic_reset(void *opaque)
{
    mv88w8618_pic_state *s = opaque;

    s->level = 0;
    s->enabled = 0;
}

static CPUReadMemoryFunc *mv88w8618_pic_readfn[] = {
    mv88w8618_pic_read,
    mv88w8618_pic_read,
    mv88w8618_pic_read
};

static CPUWriteMemoryFunc *mv88w8618_pic_writefn[] = {
    mv88w8618_pic_write,
    mv88w8618_pic_write,
    mv88w8618_pic_write
};

P
Paul Brook 已提交
645
static void mv88w8618_pic_init(SysBusDevice *dev)
646
{
P
Paul Brook 已提交
647
    mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev);
648 649
    int iomemtype;

P
Paul Brook 已提交
650
    qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32);
P
Paul Brook 已提交
651
    sysbus_init_irq(dev, &s->parent_irq);
652
    iomemtype = cpu_register_io_memory(mv88w8618_pic_readfn,
653
                                       mv88w8618_pic_writefn, s);
P
Paul Brook 已提交
654
    sysbus_init_mmio(dev, MP_PIC_SIZE, iomemtype);
655

656
    qemu_register_reset(mv88w8618_pic_reset, s);
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
}

/* PIT register offsets */
#define MP_PIT_TIMER1_LENGTH    0x00
/* ... */
#define MP_PIT_TIMER4_LENGTH    0x0C
#define MP_PIT_CONTROL          0x10
#define MP_PIT_TIMER1_VALUE     0x14
/* ... */
#define MP_PIT_TIMER4_VALUE     0x20
#define MP_BOARD_RESET          0x34

/* Magic board reset value (probably some watchdog behind it) */
#define MP_BOARD_RESET_MAGIC    0x10000

typedef struct mv88w8618_timer_state {
P
Paul Brook 已提交
673
    ptimer_state *ptimer;
674 675 676 677 678 679
    uint32_t limit;
    int freq;
    qemu_irq irq;
} mv88w8618_timer_state;

typedef struct mv88w8618_pit_state {
P
Paul Brook 已提交
680 681
    SysBusDevice busdev;
    mv88w8618_timer_state timer[4];
682 683 684 685 686 687 688 689 690 691
    uint32_t control;
} mv88w8618_pit_state;

static void mv88w8618_timer_tick(void *opaque)
{
    mv88w8618_timer_state *s = opaque;

    qemu_irq_raise(s->irq);
}

P
Paul Brook 已提交
692 693
static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
                                 uint32_t freq)
694 695 696
{
    QEMUBH *bh;

P
Paul Brook 已提交
697
    sysbus_init_irq(dev, &s->irq);
698 699 700
    s->freq = freq;

    bh = qemu_bh_new(mv88w8618_timer_tick, s);
P
Paul Brook 已提交
701
    s->ptimer = ptimer_init(bh);
702 703 704 705 706 707 708 709 710
}

static uint32_t mv88w8618_pit_read(void *opaque, target_phys_addr_t offset)
{
    mv88w8618_pit_state *s = opaque;
    mv88w8618_timer_state *t;

    switch (offset) {
    case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
P
Paul Brook 已提交
711 712
        t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
        return ptimer_get_count(t->ptimer);
713 714 715 716 717 718 719 720 721 722 723 724 725 726 727

    default:
        return 0;
    }
}

static void mv88w8618_pit_write(void *opaque, target_phys_addr_t offset,
                                uint32_t value)
{
    mv88w8618_pit_state *s = opaque;
    mv88w8618_timer_state *t;
    int i;

    switch (offset) {
    case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
P
Paul Brook 已提交
728
        t = &s->timer[offset >> 2];
729
        t->limit = value;
P
Paul Brook 已提交
730
        ptimer_set_limit(t->ptimer, t->limit, 1);
731 732 733 734 735
        break;

    case MP_PIT_CONTROL:
        for (i = 0; i < 4; i++) {
            if (value & 0xf) {
P
Paul Brook 已提交
736 737 738 739
                t = &s->timer[i];
                ptimer_set_limit(t->ptimer, t->limit, 0);
                ptimer_set_freq(t->ptimer, t->freq);
                ptimer_run(t->ptimer, 0);
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
            }
            value >>= 4;
        }
        break;

    case MP_BOARD_RESET:
        if (value == MP_BOARD_RESET_MAGIC)
            qemu_system_reset_request();
        break;
    }
}

static CPUReadMemoryFunc *mv88w8618_pit_readfn[] = {
    mv88w8618_pit_read,
    mv88w8618_pit_read,
    mv88w8618_pit_read
};

static CPUWriteMemoryFunc *mv88w8618_pit_writefn[] = {
    mv88w8618_pit_write,
    mv88w8618_pit_write,
    mv88w8618_pit_write
};

P
Paul Brook 已提交
764
static void mv88w8618_pit_init(SysBusDevice *dev)
765 766
{
    int iomemtype;
P
Paul Brook 已提交
767 768
    mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev);
    int i;
769 770 771

    /* Letting them all run at 1 MHz is likely just a pragmatic
     * simplification. */
P
Paul Brook 已提交
772 773 774
    for (i = 0; i < 4; i++) {
        mv88w8618_timer_init(dev, &s->timer[i], 1000000);
    }
775

776
    iomemtype = cpu_register_io_memory(mv88w8618_pit_readfn,
777
                                       mv88w8618_pit_writefn, s);
P
Paul Brook 已提交
778
    sysbus_init_mmio(dev, MP_PIT_SIZE, iomemtype);
779 780 781 782 783 784
}

/* Flash config register offsets */
#define MP_FLASHCFG_CFGR0    0x04

typedef struct mv88w8618_flashcfg_state {
P
Paul Brook 已提交
785
    SysBusDevice busdev;
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826
    uint32_t cfgr0;
} mv88w8618_flashcfg_state;

static uint32_t mv88w8618_flashcfg_read(void *opaque,
                                        target_phys_addr_t offset)
{
    mv88w8618_flashcfg_state *s = opaque;

    switch (offset) {
    case MP_FLASHCFG_CFGR0:
        return s->cfgr0;

    default:
        return 0;
    }
}

static void mv88w8618_flashcfg_write(void *opaque, target_phys_addr_t offset,
                                     uint32_t value)
{
    mv88w8618_flashcfg_state *s = opaque;

    switch (offset) {
    case MP_FLASHCFG_CFGR0:
        s->cfgr0 = value;
        break;
    }
}

static CPUReadMemoryFunc *mv88w8618_flashcfg_readfn[] = {
    mv88w8618_flashcfg_read,
    mv88w8618_flashcfg_read,
    mv88w8618_flashcfg_read
};

static CPUWriteMemoryFunc *mv88w8618_flashcfg_writefn[] = {
    mv88w8618_flashcfg_write,
    mv88w8618_flashcfg_write,
    mv88w8618_flashcfg_write
};

P
Paul Brook 已提交
827
static void mv88w8618_flashcfg_init(SysBusDevice *dev)
828 829
{
    int iomemtype;
P
Paul Brook 已提交
830
    mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev);
831 832

    s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
833
    iomemtype = cpu_register_io_memory(mv88w8618_flashcfg_readfn,
834
                       mv88w8618_flashcfg_writefn, s);
P
Paul Brook 已提交
835
    sysbus_init_mmio(dev, MP_FLASHCFG_SIZE, iomemtype);
836 837
}

838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
/* Misc register offsets */
#define MP_MISC_BOARD_REVISION  0x18

#define MP_BOARD_REVISION       0x31

static uint32_t musicpal_misc_read(void *opaque, target_phys_addr_t offset)
{
    switch (offset) {
    case MP_MISC_BOARD_REVISION:
        return MP_BOARD_REVISION;

    default:
        return 0;
    }
}

static void musicpal_misc_write(void *opaque, target_phys_addr_t offset,
                                uint32_t value)
{
}

static CPUReadMemoryFunc *musicpal_misc_readfn[] = {
    musicpal_misc_read,
    musicpal_misc_read,
    musicpal_misc_read,
};

static CPUWriteMemoryFunc *musicpal_misc_writefn[] = {
    musicpal_misc_write,
    musicpal_misc_write,
    musicpal_misc_write,
};

static void musicpal_misc_init(void)
{
    int iomemtype;

875
    iomemtype = cpu_register_io_memory(musicpal_misc_readfn,
876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
                                       musicpal_misc_writefn, NULL);
    cpu_register_physical_memory(MP_MISC_BASE, MP_MISC_SIZE, iomemtype);
}

/* WLAN register offsets */
#define MP_WLAN_MAGIC1          0x11c
#define MP_WLAN_MAGIC2          0x124

static uint32_t mv88w8618_wlan_read(void *opaque, target_phys_addr_t offset)
{
    switch (offset) {
    /* Workaround to allow loading the binary-only wlandrv.ko crap
     * from the original Freecom firmware. */
    case MP_WLAN_MAGIC1:
        return ~3;
    case MP_WLAN_MAGIC2:
        return -1;

    default:
        return 0;
    }
}

static void mv88w8618_wlan_write(void *opaque, target_phys_addr_t offset,
                                 uint32_t value)
{
}

static CPUReadMemoryFunc *mv88w8618_wlan_readfn[] = {
    mv88w8618_wlan_read,
    mv88w8618_wlan_read,
    mv88w8618_wlan_read,
};

static CPUWriteMemoryFunc *mv88w8618_wlan_writefn[] = {
    mv88w8618_wlan_write,
    mv88w8618_wlan_write,
    mv88w8618_wlan_write,
};

P
Paul Brook 已提交
916
static void mv88w8618_wlan_init(SysBusDevice *dev)
917 918
{
    int iomemtype;
919

920
    iomemtype = cpu_register_io_memory(mv88w8618_wlan_readfn,
921
                                       mv88w8618_wlan_writefn, NULL);
P
Paul Brook 已提交
922
    sysbus_init_mmio(dev, MP_WLAN_SIZE, iomemtype);
923
}
924

925 926 927 928 929 930 931 932 933
/* GPIO register offsets */
#define MP_GPIO_OE_LO           0x008
#define MP_GPIO_OUT_LO          0x00c
#define MP_GPIO_IN_LO           0x010
#define MP_GPIO_ISR_LO          0x020
#define MP_GPIO_OE_HI           0x508
#define MP_GPIO_OUT_HI          0x50c
#define MP_GPIO_IN_HI           0x510
#define MP_GPIO_ISR_HI          0x520
934 935 936 937 938 939 940 941 942 943

/* GPIO bits & masks */
#define MP_GPIO_LCD_BRIGHTNESS  0x00070000
#define MP_GPIO_I2C_DATA_BIT    29
#define MP_GPIO_I2C_DATA        (1 << MP_GPIO_I2C_DATA_BIT)
#define MP_GPIO_I2C_CLOCK_BIT   30

/* LCD brightness bits in GPIO_OE_HI */
#define MP_OE_LCD_BRIGHTNESS    0x0007

944 945 946 947 948 949
typedef struct musicpal_gpio_state {
    SysBusDevice busdev;
    uint32_t lcd_brightness;
    uint32_t out_state;
    uint32_t in_state;
    uint32_t isr;
950
    uint32_t i2c_read_data;
951 952 953
    uint32_t key_released;
    uint32_t keys_event;    /* store the received key event */
    qemu_irq irq;
954
    qemu_irq out[5];
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
} musicpal_gpio_state;

static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
    int i;
    uint32_t brightness;

    /* compute brightness ratio */
    switch (s->lcd_brightness) {
    case 0x00000007:
        brightness = 0;
        break;

    case 0x00020000:
        brightness = 1;
        break;

    case 0x00020001:
        brightness = 2;
        break;

    case 0x00040000:
        brightness = 3;
        break;

    case 0x00010006:
        brightness = 4;
        break;

    case 0x00020005:
        brightness = 5;
        break;

    case 0x00040003:
        brightness = 6;
        break;

    case 0x00030004:
    default:
        brightness = 7;
    }

    /* set lcd brightness GPIOs  */
    for (i = 0; i <= 2; i++)
        qemu_set_irq(s->out[i], (brightness >> i) & 1);
}

static void musicpal_gpio_keys_update(musicpal_gpio_state *s)
{
        int gpio_mask = 0;

        /* transform the key state for GPIO usage */
        gpio_mask |= (s->keys_event & 15) << 8;
        gpio_mask |= ((s->keys_event >> 4) & 15) << 19;

        /* update GPIO state */
        if (s->key_released) {
            s->in_state |= gpio_mask;
        } else {
            s->in_state &= ~gpio_mask;
            s->isr = gpio_mask;
            qemu_irq_raise(s->irq);
        }
}

static void musicpal_gpio_irq(void *opaque, int irq, int level)
{
    musicpal_gpio_state *s = (musicpal_gpio_state *) opaque;

1023 1024 1025 1026
    if (irq == 10) {
        s->i2c_read_data = level;
    }

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
    /* receives keys bits */
    if (irq <= 7) {
        s->keys_event &= ~(1 << irq);
        s->keys_event |= level << irq;
        return;
    }

    /* receives key press/release */
    if (irq == 8) {
        s->key_released = level;
        return;
    }

    /* a key has been transmited */
    if (irq == 9 && level == 1)
        musicpal_gpio_keys_update(s);
}

1045
static uint32_t musicpal_gpio_read(void *opaque, target_phys_addr_t offset)
1046
{
1047 1048
    musicpal_gpio_state *s = (musicpal_gpio_state *) opaque;

1049 1050
    switch (offset) {
    case MP_GPIO_OE_HI: /* used for LCD brightness control */
1051
        return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
1052 1053

    case MP_GPIO_OUT_LO:
1054
        return s->out_state & 0xFFFF;
1055
    case MP_GPIO_OUT_HI:
1056
        return s->out_state >> 16;
1057 1058

    case MP_GPIO_IN_LO:
1059
        return s->in_state & 0xFFFF;
1060 1061
    case MP_GPIO_IN_HI:
        /* Update received I2C data */
1062
        s->in_state = (s->in_state & ~MP_GPIO_I2C_DATA) |
1063
                        (s->i2c_read_data << MP_GPIO_I2C_DATA_BIT);
1064
        return s->in_state >> 16;
1065 1066

    case MP_GPIO_ISR_LO:
1067
        return s->isr & 0xFFFF;
1068
    case MP_GPIO_ISR_HI:
1069
        return s->isr >> 16;
1070 1071 1072 1073 1074 1075

    default:
        return 0;
    }
}

1076 1077
static void musicpal_gpio_write(void *opaque, target_phys_addr_t offset,
                                uint32_t value)
1078
{
1079
    musicpal_gpio_state *s = (musicpal_gpio_state *) opaque;
1080 1081
    switch (offset) {
    case MP_GPIO_OE_HI: /* used for LCD brightness control */
1082
        s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
1083
                         (value & MP_OE_LCD_BRIGHTNESS);
1084
        musicpal_gpio_brightness_update(s);
1085 1086 1087
        break;

    case MP_GPIO_OUT_LO:
1088
        s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
1089 1090
        break;
    case MP_GPIO_OUT_HI:
1091 1092 1093 1094
        s->out_state = (s->out_state & 0xFFFF) | (value << 16);
        s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
                            (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
        musicpal_gpio_brightness_update(s);
1095 1096
        qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
        qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
1097 1098 1099 1100 1101
        break;

    }
}

1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
static CPUReadMemoryFunc *musicpal_gpio_readfn[] = {
    musicpal_gpio_read,
    musicpal_gpio_read,
    musicpal_gpio_read,
};

static CPUWriteMemoryFunc *musicpal_gpio_writefn[] = {
    musicpal_gpio_write,
    musicpal_gpio_write,
    musicpal_gpio_write,
};

1114
static void musicpal_gpio_reset(musicpal_gpio_state *s)
1115
{
1116
    s->in_state = 0xffffffff;
1117
    s->i2c_read_data = 1;
1118 1119 1120 1121 1122 1123 1124 1125
    s->key_released = 0;
    s->keys_event = 0;
    s->isr = 0;
}

static void musicpal_gpio_init(SysBusDevice *dev)
{
    musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev);
1126 1127
    int iomemtype;

1128 1129
    sysbus_init_irq(dev, &s->irq);

1130
    iomemtype = cpu_register_io_memory(musicpal_gpio_readfn,
1131 1132 1133 1134 1135
                                       musicpal_gpio_writefn, s);
    sysbus_init_mmio(dev, MP_GPIO_SIZE, iomemtype);

    musicpal_gpio_reset(s);

1136 1137 1138 1139
    /* 3 brightness out + 2 lcd (data and clock ) */
    qdev_init_gpio_out(&dev->qdev, s->out, 5);
    /* 10 gpio button input + 1 I2C data input */
    qdev_init_gpio_in(&dev->qdev, musicpal_gpio_irq, 11);
1140 1141
}

1142
/* Keyboard codes & masks */
1143
#define KEY_RELEASED            0x80
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
#define KEY_CODE                0x7f

#define KEYCODE_TAB             0x0f
#define KEYCODE_ENTER           0x1c
#define KEYCODE_F               0x21
#define KEYCODE_M               0x32

#define KEYCODE_EXTENDED        0xe0
#define KEYCODE_UP              0x48
#define KEYCODE_DOWN            0x50
#define KEYCODE_LEFT            0x4b
#define KEYCODE_RIGHT           0x4d

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
#define MP_KEY_WHEEL_VOL       (1)
#define MP_KEY_WHEEL_VOL_INV   (1 << 1)
#define MP_KEY_WHEEL_NAV       (1 << 2)
#define MP_KEY_WHEEL_NAV_INV   (1 << 3)
#define MP_KEY_BTN_FAVORITS    (1 << 4)
#define MP_KEY_BTN_MENU        (1 << 5)
#define MP_KEY_BTN_VOLUME      (1 << 6)
#define MP_KEY_BTN_NAVIGATION  (1 << 7)

typedef struct musicpal_key_state {
    SysBusDevice busdev;
    uint32_t kbd_extended;
    uint32_t keys_state;
    qemu_irq out[10];
} musicpal_key_state;

1173 1174
static void musicpal_key_event(void *opaque, int keycode)
{
1175
    musicpal_key_state *s = (musicpal_key_state *) opaque;
1176
    uint32_t event = 0;
1177
    int i;
1178 1179

    if (keycode == KEYCODE_EXTENDED) {
1180
        s->kbd_extended = 1;
1181 1182 1183
        return;
    }

1184
    if (s->kbd_extended)
1185 1186
        switch (keycode & KEY_CODE) {
        case KEYCODE_UP:
1187
            event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
1188 1189 1190
            break;

        case KEYCODE_DOWN:
1191
            event = MP_KEY_WHEEL_NAV;
1192 1193 1194
            break;

        case KEYCODE_LEFT:
1195
            event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
1196 1197 1198
            break;

        case KEYCODE_RIGHT:
1199
            event = MP_KEY_WHEEL_VOL;
1200 1201
            break;
        }
1202
    else {
1203 1204
        switch (keycode & KEY_CODE) {
        case KEYCODE_F:
1205
            event = MP_KEY_BTN_FAVORITS;
1206 1207 1208
            break;

        case KEYCODE_TAB:
1209
            event = MP_KEY_BTN_VOLUME;
1210 1211 1212
            break;

        case KEYCODE_ENTER:
1213
            event = MP_KEY_BTN_NAVIGATION;
1214 1215 1216
            break;

        case KEYCODE_M:
1217
            event = MP_KEY_BTN_MENU;
1218 1219
            break;
        }
1220
        /* Do not repeat already pressed buttons */
1221
        if (!(keycode & KEY_RELEASED) && !(s->keys_state & event))
1222 1223
            event = 0;
    }
1224

1225
    if (event) {
1226 1227 1228 1229 1230 1231

        /* transmit key event on GPIOS */
        for (i = 0; i <= 7; i++)
            qemu_set_irq(s->out[i], (event >> i) & 1);

        /* handle key press/release */
1232
        if (keycode & KEY_RELEASED) {
1233 1234
            s->keys_state |= event;
            qemu_irq_raise(s->out[8]);
1235
        } else {
1236 1237
            s->keys_state &= ~event;
            qemu_irq_lower(s->out[8]);
1238
        }
1239 1240 1241

        /* signal that a key event occured */
        qemu_irq_pulse(s->out[9]);
1242 1243
    }

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
    s->kbd_extended = 0;
}

static void musicpal_key_init(SysBusDevice *dev)
{
    musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev);

    sysbus_init_mmio(dev, 0x0, 0);

    s->kbd_extended = 0;
    s->keys_state = 0;

    /* 8 key event GPIO + 1 key press/release + 1 strobe */
    qdev_init_gpio_out(&dev->qdev, s->out, 10);

    qemu_add_kbd_event_handler(musicpal_key_event, s);
1260 1261 1262 1263 1264 1265 1266
}

static struct arm_boot_info musicpal_binfo = {
    .loader_start = 0x0,
    .board_id = 0x20e,
};

P
Paul Brook 已提交
1267
static void musicpal_init(ram_addr_t ram_size,
1268
               const char *boot_device,
1269 1270 1271 1272
               const char *kernel_filename, const char *kernel_cmdline,
               const char *initrd_filename, const char *cpu_model)
{
    CPUState *env;
P
Paul Brook 已提交
1273 1274 1275
    qemu_irq *cpu_pic;
    qemu_irq pic[32];
    DeviceState *dev;
1276
    DeviceState *i2c_dev;
1277 1278
    DeviceState *lcd_dev;
    DeviceState *key_dev;
1279 1280 1281 1282 1283
#ifdef HAS_AUDIO
    DeviceState *wm8750_dev;
    SysBusDevice *s;
#endif
    i2c_bus *i2c;
P
Paul Brook 已提交
1284
    int i;
1285
    unsigned long flash_size;
G
Gerd Hoffmann 已提交
1286
    DriveInfo *dinfo;
1287
    ram_addr_t sram_off;
1288 1289 1290 1291 1292 1293 1294 1295 1296

    if (!cpu_model)
        cpu_model = "arm926";

    env = cpu_init(cpu_model);
    if (!env) {
        fprintf(stderr, "Unable to find CPU definition\n");
        exit(1);
    }
P
Paul Brook 已提交
1297
    cpu_pic = arm_pic_init_cpu(env);
1298 1299 1300 1301 1302 1303 1304 1305

    /* For now we use a fixed - the original - RAM size */
    cpu_register_physical_memory(0, MP_RAM_DEFAULT_SIZE,
                                 qemu_ram_alloc(MP_RAM_DEFAULT_SIZE));

    sram_off = qemu_ram_alloc(MP_SRAM_SIZE);
    cpu_register_physical_memory(MP_SRAM_BASE, MP_SRAM_SIZE, sram_off);

P
Paul Brook 已提交
1306 1307 1308
    dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE,
                               cpu_pic[ARM_PIC_CPU_IRQ]);
    for (i = 0; i < 32; i++) {
P
Paul Brook 已提交
1309
        pic[i] = qdev_get_gpio_in(dev, i);
P
Paul Brook 已提交
1310 1311 1312 1313
    }
    sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ],
                          pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
                          pic[MP_TIMER4_IRQ], NULL);
1314 1315

    if (serial_hds[0])
A
aurel32 已提交
1316
        serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000,
1317 1318
                   serial_hds[0], 1);
    if (serial_hds[1])
A
aurel32 已提交
1319
        serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000,
1320 1321 1322
                   serial_hds[1], 1);

    /* Register flash */
G
Gerd Hoffmann 已提交
1323 1324 1325
    dinfo = drive_get(IF_PFLASH, 0, 0);
    if (dinfo) {
        flash_size = bdrv_getlength(dinfo->bdrv);
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
        if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
            flash_size != 32*1024*1024) {
            fprintf(stderr, "Invalid flash image size\n");
            exit(1);
        }

        /*
         * The original U-Boot accesses the flash at 0xFE000000 instead of
         * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
         * image is smaller than 32 MB.
         */
        pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, qemu_ram_alloc(flash_size),
G
Gerd Hoffmann 已提交
1338
                              dinfo->bdrv, 0x10000,
1339 1340 1341 1342 1343
                              (flash_size + 0xffff) >> 16,
                              MP_FLASH_SIZE_MAX / flash_size,
                              2, 0x00BF, 0x236D, 0x0000, 0x0000,
                              0x5555, 0x2AAA);
    }
P
Paul Brook 已提交
1344
    sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL);
1345

P
Paul Brook 已提交
1346 1347
    qemu_check_nic_model(&nd_table[0], "mv88w8618");
    dev = qdev_create(NULL, "mv88w8618_eth");
G
Gerd Hoffmann 已提交
1348
    dev->nd = &nd_table[0];
P
Paul Brook 已提交
1349 1350 1351
    qdev_init(dev);
    sysbus_mmio_map(sysbus_from_qdev(dev), 0, MP_ETH_BASE);
    sysbus_connect_irq(sysbus_from_qdev(dev), 0, pic[MP_ETH_IRQ]);
1352

P
Paul Brook 已提交
1353
    sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
1354 1355

    musicpal_misc_init();
1356 1357

    dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]);
1358 1359 1360
    i2c_dev = sysbus_create_simple("bitbang_i2c", 0, NULL);
    i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c");

1361 1362 1363
    lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL);
    key_dev = sysbus_create_simple("musicpal_key", 0, NULL);

1364 1365 1366 1367 1368 1369 1370
    /* I2C read data */
    qdev_connect_gpio_out(i2c_dev, 0, qdev_get_gpio_in(dev, 10));
    /* I2C data */
    qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
    /* I2C clock */
    qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));

1371 1372 1373 1374 1375
    for (i = 0; i < 3; i++)
        qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));

    for (i = 0; i < 10; i++)
        qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i));
1376

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
#ifdef HAS_AUDIO
    wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR);
    dev = qdev_create(NULL, "mv88w8618_audio");
    s = sysbus_from_qdev(dev);
    qdev_prop_set_ptr(dev, "wm8750", wm8750_dev);
    qdev_init(dev);
    sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
    sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
#endif

1387 1388 1389 1390
    musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
    musicpal_binfo.kernel_filename = kernel_filename;
    musicpal_binfo.kernel_cmdline = kernel_cmdline;
    musicpal_binfo.initrd_filename = initrd_filename;
B
balrog 已提交
1391
    arm_load_kernel(env, &musicpal_binfo);
1392 1393
}

1394
static QEMUMachine musicpal_machine = {
1395 1396 1397
    .name = "musicpal",
    .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)",
    .init = musicpal_init,
1398
};
P
Paul Brook 已提交
1399

1400 1401 1402 1403 1404 1405 1406
static void musicpal_machine_init(void)
{
    qemu_register_machine(&musicpal_machine);
}

machine_init(musicpal_machine_init);

P
Paul Brook 已提交
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
static void musicpal_register_devices(void)
{
    sysbus_register_dev("mv88w8618_pic", sizeof(mv88w8618_pic_state),
                        mv88w8618_pic_init);
    sysbus_register_dev("mv88w8618_pit", sizeof(mv88w8618_pit_state),
                        mv88w8618_pit_init);
    sysbus_register_dev("mv88w8618_flashcfg", sizeof(mv88w8618_flashcfg_state),
                        mv88w8618_flashcfg_init);
    sysbus_register_dev("mv88w8618_eth", sizeof(mv88w8618_eth_state),
                        mv88w8618_eth_init);
    sysbus_register_dev("mv88w8618_wlan", sizeof(SysBusDevice),
                        mv88w8618_wlan_init);
    sysbus_register_dev("musicpal_lcd", sizeof(musicpal_lcd_state),
                        musicpal_lcd_init);
1421 1422 1423 1424
    sysbus_register_dev("musicpal_gpio", sizeof(musicpal_gpio_state),
                        musicpal_gpio_init);
    sysbus_register_dev("musicpal_key", sizeof(musicpal_key_state),
                        musicpal_key_init);
P
Paul Brook 已提交
1425 1426 1427
}

device_init(musicpal_register_devices)