apb_pci.c 8.9 KB
Newer Older
P
pbrook 已提交
1 2 3 4
/*
 * QEMU Ultrasparc APB PCI host
 *
 * Copyright (c) 2006 Fabrice Bellard
5
 *
P
pbrook 已提交
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
pbrook 已提交
24

B
Fix APB  
blueswir1 已提交
25
/* XXX This file and most of its contents are somewhat misnamed.  The
P
pbrook 已提交
26 27 28
   Ultrasparc PCI host is called the PCI Bus Module (PBM).  The APB is
   the secondary PCI bridge.  */

B
Blue Swirl 已提交
29
#include "sysbus.h"
P
pbrook 已提交
30
#include "pci.h"
B
Fix APB  
blueswir1 已提交
31 32 33 34 35

/* debug APB */
//#define DEBUG_APB

#ifdef DEBUG_APB
36 37
#define APB_DPRINTF(fmt, ...) \
do { printf("APB: " fmt , ## __VA_ARGS__); } while (0)
B
Fix APB  
blueswir1 已提交
38
#else
39
#define APB_DPRINTF(fmt, ...)
B
Fix APB  
blueswir1 已提交
40 41
#endif

P
pbrook 已提交
42 43 44
typedef target_phys_addr_t pci_addr_t;
#include "pci_host.h"

B
Blue Swirl 已提交
45 46 47 48
typedef struct APBState {
    SysBusDevice busdev;
    PCIHostState host_state;
} APBState;
P
pbrook 已提交
49 50 51 52 53 54

static void pci_apb_config_writel (void *opaque, target_phys_addr_t addr,
                                         uint32_t val)
{
    APBState *s = opaque;

B
Fix APB  
blueswir1 已提交
55 56 57 58 59
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    APB_DPRINTF("config_writel addr " TARGET_FMT_plx " val %x\n", addr,
                val);
B
Blue Swirl 已提交
60
    s->host_state.config_reg = val;
P
pbrook 已提交
61 62 63 64 65 66 67 68
}

static uint32_t pci_apb_config_readl (void *opaque,
                                            target_phys_addr_t addr)
{
    APBState *s = opaque;
    uint32_t val;

B
Blue Swirl 已提交
69
    val = s->host_state.config_reg;
B
Fix APB  
blueswir1 已提交
70 71 72 73 74
#ifdef TARGET_WORDS_BIGENDIAN
    val = bswap32(val);
#endif
    APB_DPRINTF("config_readl addr " TARGET_FMT_plx " val %x\n", addr,
                val);
P
pbrook 已提交
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
    return val;
}

static CPUWriteMemoryFunc *pci_apb_config_write[] = {
    &pci_apb_config_writel,
    &pci_apb_config_writel,
    &pci_apb_config_writel,
};

static CPUReadMemoryFunc *pci_apb_config_read[] = {
    &pci_apb_config_readl,
    &pci_apb_config_readl,
    &pci_apb_config_readl,
};

static void apb_config_writel (void *opaque, target_phys_addr_t addr,
B
blueswir1 已提交
91
                               uint32_t val)
P
pbrook 已提交
92 93 94 95 96 97 98 99 100
{
    //PCIBus *s = opaque;

    switch (addr & 0x3f) {
    case 0x00: // Control/Status
    case 0x10: // AFSR
    case 0x18: // AFAR
    case 0x20: // Diagnostic
    case 0x28: // Target address space
B
blueswir1 已提交
101
        // XXX
P
pbrook 已提交
102
    default:
B
blueswir1 已提交
103
        break;
P
pbrook 已提交
104 105 106 107
    }
}

static uint32_t apb_config_readl (void *opaque,
B
blueswir1 已提交
108
                                  target_phys_addr_t addr)
P
pbrook 已提交
109 110 111 112 113 114 115 116 117 118
{
    //PCIBus *s = opaque;
    uint32_t val;

    switch (addr & 0x3f) {
    case 0x00: // Control/Status
    case 0x10: // AFSR
    case 0x18: // AFAR
    case 0x20: // Diagnostic
    case 0x28: // Target address space
B
blueswir1 已提交
119
        // XXX
P
pbrook 已提交
120
    default:
B
blueswir1 已提交
121 122
        val = 0;
        break;
P
pbrook 已提交
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
    }
    return val;
}

static CPUWriteMemoryFunc *apb_config_write[] = {
    &apb_config_writel,
    &apb_config_writel,
    &apb_config_writel,
};

static CPUReadMemoryFunc *apb_config_read[] = {
    &apb_config_readl,
    &apb_config_readl,
    &apb_config_readl,
};

static CPUWriteMemoryFunc *pci_apb_write[] = {
    &pci_host_data_writeb,
    &pci_host_data_writew,
    &pci_host_data_writel,
};

static CPUReadMemoryFunc *pci_apb_read[] = {
    &pci_host_data_readb,
    &pci_host_data_readw,
    &pci_host_data_readl,
};

static void pci_apb_iowriteb (void *opaque, target_phys_addr_t addr,
                                  uint32_t val)
{
154
    cpu_outb(NULL, addr & IOPORTS_MASK, val);
P
pbrook 已提交
155 156 157 158 159
}

static void pci_apb_iowritew (void *opaque, target_phys_addr_t addr,
                                  uint32_t val)
{
160
    cpu_outw(NULL, addr & IOPORTS_MASK, val);
P
pbrook 已提交
161 162 163 164 165
}

static void pci_apb_iowritel (void *opaque, target_phys_addr_t addr,
                                uint32_t val)
{
166
    cpu_outl(NULL, addr & IOPORTS_MASK, val);
P
pbrook 已提交
167 168 169 170 171 172
}

static uint32_t pci_apb_ioreadb (void *opaque, target_phys_addr_t addr)
{
    uint32_t val;

173
    val = cpu_inb(NULL, addr & IOPORTS_MASK);
P
pbrook 已提交
174 175 176 177 178 179 180
    return val;
}

static uint32_t pci_apb_ioreadw (void *opaque, target_phys_addr_t addr)
{
    uint32_t val;

181
    val = cpu_inw(NULL, addr & IOPORTS_MASK);
P
pbrook 已提交
182 183 184 185 186 187 188
    return val;
}

static uint32_t pci_apb_ioreadl (void *opaque, target_phys_addr_t addr)
{
    uint32_t val;

189
    val = cpu_inl(NULL, addr & IOPORTS_MASK);
P
pbrook 已提交
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
    return val;
}

static CPUWriteMemoryFunc *pci_apb_iowrite[] = {
    &pci_apb_iowriteb,
    &pci_apb_iowritew,
    &pci_apb_iowritel,
};

static CPUReadMemoryFunc *pci_apb_ioread[] = {
    &pci_apb_ioreadb,
    &pci_apb_ioreadw,
    &pci_apb_ioreadl,
};

P
pbrook 已提交
205
/* The APB host has an IRQ line for each IRQ line of each slot.  */
206
static int pci_apb_map_irq(PCIDevice *pci_dev, int irq_num)
P
pbrook 已提交
207
{
P
pbrook 已提交
208 209 210 211 212 213 214 215 216 217 218
    return ((pci_dev->devfn & 0x18) >> 1) + irq_num;
}

static int pci_pbm_map_irq(PCIDevice *pci_dev, int irq_num)
{
    int bus_offset;
    if (pci_dev->devfn & 1)
        bus_offset = 16;
    else
        bus_offset = 0;
    return bus_offset + irq_num;
219 220
}

P
pbrook 已提交
221
static void pci_apb_set_irq(qemu_irq *pic, int irq_num, int level)
222
{
P
pbrook 已提交
223
    /* PCI IRQ map onto the first 32 INO.  */
P
pbrook 已提交
224
    qemu_set_irq(pic[irq_num], level);
P
pbrook 已提交
225 226
}

227 228
PCIBus *pci_apb_init(target_phys_addr_t special_base,
                     target_phys_addr_t mem_base,
B
blueswir1 已提交
229
                     qemu_irq *pic, PCIBus **bus2, PCIBus **bus3)
P
pbrook 已提交
230
{
B
Blue Swirl 已提交
231 232 233
    DeviceState *dev;
    SysBusDevice *s;
    APBState *d;
P
pbrook 已提交
234

P
pbrook 已提交
235
    /* Ultrasparc PBM main bus */
B
Blue Swirl 已提交
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
    dev = qdev_create(NULL, "pbm");
    qdev_init(dev);
    s = sysbus_from_qdev(dev);
    /* apb_config */
    sysbus_mmio_map(s, 0, special_base + 0x2000ULL);
    /* pci_ioport */
    sysbus_mmio_map(s, 1, special_base + 0x2000000ULL);
    /* mem_config: XXX size should be 4G-prom */
    sysbus_mmio_map(s, 2, special_base + 0x1000000ULL);
    /* mem_data */
    sysbus_mmio_map(s, 3, mem_base);
    d = FROM_SYSBUS(APBState, s);
    d->host_state.bus = pci_register_bus(NULL, "pci",
                                         pci_apb_set_irq, pci_pbm_map_irq, pic,
                                         0, 32);
    pci_create_simple(d->host_state.bus, 0, "pbm");
    /* APB secondary busses */
    *bus2 = pci_bridge_init(d->host_state.bus, 8, PCI_VENDOR_ID_SUN,
                            PCI_DEVICE_ID_SUN_SIMBA, pci_apb_map_irq,
                            "Advanced PCI Bus secondary bridge 1");
    *bus3 = pci_bridge_init(d->host_state.bus, 9, PCI_VENDOR_ID_SUN,
                            PCI_DEVICE_ID_SUN_SIMBA, pci_apb_map_irq,
                            "Advanced PCI Bus secondary bridge 2");
P
pbrook 已提交
259

B
Blue Swirl 已提交
260 261 262 263 264 265 266 267 268 269 270
    return d->host_state.bus;
}

static void pci_pbm_init_device(SysBusDevice *dev)
{

    APBState *s;
    int pci_mem_config, pci_mem_data, apb_config, pci_ioport;

    s = FROM_SYSBUS(APBState, dev);
    /* apb_config */
271
    apb_config = cpu_register_io_memory(apb_config_read,
B
blueswir1 已提交
272
                                        apb_config_write, s);
B
Blue Swirl 已提交
273 274
    sysbus_init_mmio(dev, 0x40ULL, apb_config);
    /* pci_ioport */
275
    pci_ioport = cpu_register_io_memory(pci_apb_ioread,
P
pbrook 已提交
276
                                          pci_apb_iowrite, s);
B
Blue Swirl 已提交
277 278 279 280 281 282 283 284 285 286
    sysbus_init_mmio(dev, 0x10000ULL, pci_ioport);
    /* mem_config  */
    pci_mem_config = cpu_register_io_memory(pci_apb_config_read,
                                            pci_apb_config_write, s);
    sysbus_init_mmio(dev, 0x10ULL, pci_mem_config);
    /* mem_data */
    pci_mem_data = cpu_register_io_memory(pci_apb_read,
                                          pci_apb_write, &s->host_state);
    sysbus_init_mmio(dev, 0x10000000ULL, pci_mem_data);
}
P
pbrook 已提交
287

B
Blue Swirl 已提交
288 289
static void pbm_pci_host_init(PCIDevice *d)
{
290 291
    pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_SUN);
    pci_config_set_device_id(d->config, PCI_DEVICE_ID_SUN_SABRE);
P
pbrook 已提交
292 293 294 295 296 297
    d->config[0x04] = 0x06; // command = bus master, pci mem
    d->config[0x05] = 0x00;
    d->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
    d->config[0x07] = 0x03; // status = medium devsel
    d->config[0x08] = 0x00; // revision
    d->config[0x09] = 0x00; // programming i/f
298
    pci_config_set_class(d->config, PCI_CLASS_BRIDGE_HOST);
P
pbrook 已提交
299
    d->config[0x0D] = 0x10; // latency_timer
300
    d->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_NORMAL; // header_type
B
Blue Swirl 已提交
301
}
P
pbrook 已提交
302

B
Blue Swirl 已提交
303 304 305 306 307 308 309 310 311 312
static PCIDeviceInfo pbm_pci_host_info = {
    .qdev.name = "pbm",
    .qdev.size = sizeof(PCIDevice),
    .init      = pbm_pci_host_init,
};

static void pbm_register_devices(void)
{
    sysbus_register_dev("pbm", sizeof(APBState), pci_pbm_init_device);
    pci_qdev_register(&pbm_pci_host_info);
P
pbrook 已提交
313
}
B
Blue Swirl 已提交
314 315

device_init(pbm_register_devices)