ioinst.c 21.0 KB
Newer Older
1 2 3
/*
 * I/O instructions for S/390
 *
4
 * Copyright 2012, 2015 IBM Corp.
5 6 7 8 9 10 11
 * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2 or (at
 * your option) any later version. See the COPYING file in the top-level
 * directory.
 */

P
Peter Maydell 已提交
12
#include "qemu/osdep.h"
13 14

#include "cpu.h"
15
#include "hw/s390x/ioinst.h"
16
#include "trace.h"
F
Frank Blaschka 已提交
17
#include "hw/s390x/s390-pci-bus.h"
18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38

int ioinst_disassemble_sch_ident(uint32_t value, int *m, int *cssid, int *ssid,
                                 int *schid)
{
    if (!IOINST_SCHID_ONE(value)) {
        return -EINVAL;
    }
    if (!IOINST_SCHID_M(value)) {
        if (IOINST_SCHID_CSSID(value)) {
            return -EINVAL;
        }
        *cssid = 0;
        *m = 0;
    } else {
        *cssid = IOINST_SCHID_CSSID(value);
        *m = 1;
    }
    *ssid = IOINST_SCHID_SSID(value);
    *schid = IOINST_SCHID_NR(value);
    return 0;
}
39

40
void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1)
41 42 43 44 45 46 47
{
    int cssid, ssid, schid, m;
    SubchDev *sch;
    int ret = -ENODEV;
    int cc;

    if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
48 49
        program_interrupt(&cpu->env, PGM_OPERAND, 2);
        return;
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
    }
    trace_ioinst_sch_id("xsch", cssid, ssid, schid);
    sch = css_find_subch(m, cssid, ssid, schid);
    if (sch && css_subch_visible(sch)) {
        ret = css_do_xsch(sch);
    }
    switch (ret) {
    case -ENODEV:
        cc = 3;
        break;
    case -EBUSY:
        cc = 2;
        break;
    case 0:
        cc = 0;
        break;
    default:
        cc = 1;
        break;
    }
70
    setcc(cpu, cc);
71 72
}

73
void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1)
74 75 76 77 78 79 80
{
    int cssid, ssid, schid, m;
    SubchDev *sch;
    int ret = -ENODEV;
    int cc;

    if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
81 82
        program_interrupt(&cpu->env, PGM_OPERAND, 2);
        return;
83 84 85 86 87 88 89 90 91 92 93
    }
    trace_ioinst_sch_id("csch", cssid, ssid, schid);
    sch = css_find_subch(m, cssid, ssid, schid);
    if (sch && css_subch_visible(sch)) {
        ret = css_do_csch(sch);
    }
    if (ret == -ENODEV) {
        cc = 3;
    } else {
        cc = 0;
    }
94
    setcc(cpu, cc);
95 96
}

97
void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1)
98 99 100 101 102 103 104
{
    int cssid, ssid, schid, m;
    SubchDev *sch;
    int ret = -ENODEV;
    int cc;

    if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
105 106
        program_interrupt(&cpu->env, PGM_OPERAND, 2);
        return;
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
    }
    trace_ioinst_sch_id("hsch", cssid, ssid, schid);
    sch = css_find_subch(m, cssid, ssid, schid);
    if (sch && css_subch_visible(sch)) {
        ret = css_do_hsch(sch);
    }
    switch (ret) {
    case -ENODEV:
        cc = 3;
        break;
    case -EBUSY:
        cc = 2;
        break;
    case 0:
        cc = 0;
        break;
    default:
        cc = 1;
        break;
    }
127
    setcc(cpu, cc);
128 129 130 131
}

static int ioinst_schib_valid(SCHIB *schib)
{
132 133
    if ((be16_to_cpu(schib->pmcw.flags) & PMCW_FLAGS_MASK_INVALID) ||
        (be32_to_cpu(schib->pmcw.chars) & PMCW_CHARS_MASK_INVALID)) {
134 135 136
        return 0;
    }
    /* Disallow extended measurements for now. */
137
    if (be32_to_cpu(schib->pmcw.chars) & PMCW_CHARS_MASK_XMWME) {
138 139 140 141 142
        return 0;
    }
    return 1;
}

143
void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
144 145 146
{
    int cssid, ssid, schid, m;
    SubchDev *sch;
147
    SCHIB schib;
148 149 150
    uint64_t addr;
    int ret = -ENODEV;
    int cc;
151
    CPUS390XState *env = &cpu->env;
152
    uint8_t ar;
153

154
    addr = decode_basedisp_s(env, ipb, &ar);
155 156
    if (addr & 3) {
        program_interrupt(env, PGM_SPECIFICATION, 2);
157
        return;
158
    }
159
    if (s390_cpu_virt_mem_read(cpu, addr, ar, &schib, sizeof(schib))) {
160
        return;
161
    }
162
    if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid) ||
163
        !ioinst_schib_valid(&schib)) {
164
        program_interrupt(env, PGM_OPERAND, 2);
165
        return;
166
    }
167
    trace_ioinst_sch_id("msch", cssid, ssid, schid);
168 169
    sch = css_find_subch(m, cssid, ssid, schid);
    if (sch && css_subch_visible(sch)) {
170
        ret = css_do_msch(sch, &schib);
171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
    }
    switch (ret) {
    case -ENODEV:
        cc = 3;
        break;
    case -EBUSY:
        cc = 2;
        break;
    case 0:
        cc = 0;
        break;
    default:
        cc = 1;
        break;
    }
186
    setcc(cpu, cc);
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
}

static void copy_orb_from_guest(ORB *dest, const ORB *src)
{
    dest->intparm = be32_to_cpu(src->intparm);
    dest->ctrl0 = be16_to_cpu(src->ctrl0);
    dest->lpm = src->lpm;
    dest->ctrl1 = src->ctrl1;
    dest->cpa = be32_to_cpu(src->cpa);
}

static int ioinst_orb_valid(ORB *orb)
{
    if ((orb->ctrl0 & ORB_CTRL0_MASK_INVALID) ||
        (orb->ctrl1 & ORB_CTRL1_MASK_INVALID)) {
        return 0;
    }
C
Cornelia Huck 已提交
204 205 206 207
    /* We don't support MIDA. */
    if (orb->ctrl1 & ORB_CTRL1_MASK_MIDAW) {
        return 0;
    }
208 209 210 211 212 213
    if ((orb->cpa & HIGH_ORDER_BIT) != 0) {
        return 0;
    }
    return 1;
}

214
void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
215 216 217
{
    int cssid, ssid, schid, m;
    SubchDev *sch;
218
    ORB orig_orb, orb;
219 220 221
    uint64_t addr;
    int ret = -ENODEV;
    int cc;
222
    CPUS390XState *env = &cpu->env;
223
    uint8_t ar;
224

225
    addr = decode_basedisp_s(env, ipb, &ar);
226 227
    if (addr & 3) {
        program_interrupt(env, PGM_SPECIFICATION, 2);
228
        return;
229
    }
230
    if (s390_cpu_virt_mem_read(cpu, addr, ar, &orig_orb, sizeof(orb))) {
231
        return;
232
    }
233
    copy_orb_from_guest(&orb, &orig_orb);
234 235
    if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid) ||
        !ioinst_orb_valid(&orb)) {
236
        program_interrupt(env, PGM_OPERAND, 2);
237
        return;
238
    }
239
    trace_ioinst_sch_id("ssch", cssid, ssid, schid);
240 241 242 243 244 245 246 247 248 249 250
    sch = css_find_subch(m, cssid, ssid, schid);
    if (sch && css_subch_visible(sch)) {
        ret = css_do_ssch(sch, &orb);
    }
    switch (ret) {
    case -ENODEV:
        cc = 3;
        break;
    case -EBUSY:
        cc = 2;
        break;
251 252 253 254 255 256 257 258 259
    case -EFAULT:
        /*
         * TODO:
         * I'm wondering whether there is something better
         * to do for us here (like setting some device or
         * subchannel status).
         */
        program_interrupt(env, PGM_ADDRESSING, 4);
        return;
260 261 262 263 264 265 266
    case 0:
        cc = 0;
        break;
    default:
        cc = 1;
        break;
    }
267
    setcc(cpu, cc);
268 269
}

270
void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb)
271
{
272
    CRW crw;
273 274
    uint64_t addr;
    int cc;
275
    CPUS390XState *env = &cpu->env;
276
    uint8_t ar;
277

278
    addr = decode_basedisp_s(env, ipb, &ar);
279 280
    if (addr & 3) {
        program_interrupt(env, PGM_SPECIFICATION, 2);
281
        return;
282
    }
283 284

    cc = css_do_stcrw(&crw);
285
    /* 0 - crw stored, 1 - zeroes stored */
286

287
    if (s390_cpu_virt_mem_write(cpu, addr, ar, &crw, sizeof(crw)) == 0) {
288 289 290 291 292
        setcc(cpu, cc);
    } else if (cc == 0) {
        /* Write failed: requeue CRW since STCRW is a suppressing instruction */
        css_undo_stcrw(&crw);
    }
293 294
}

295
void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
296 297 298 299 300
{
    int cssid, ssid, schid, m;
    SubchDev *sch;
    uint64_t addr;
    int cc;
301
    SCHIB schib;
302
    CPUS390XState *env = &cpu->env;
303
    uint8_t ar;
304

305
    addr = decode_basedisp_s(env, ipb, &ar);
306 307
    if (addr & 3) {
        program_interrupt(env, PGM_SPECIFICATION, 2);
308
        return;
309
    }
310 311

    if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
312 313 314 315 316
        /*
         * As operand exceptions have a lower priority than access exceptions,
         * we check whether the memory area is writeable (injecting the
         * access execption if it is not) first.
         */
317
        if (!s390_cpu_virt_mem_check_write(cpu, addr, ar, sizeof(schib))) {
318 319 320
            program_interrupt(env, PGM_OPERAND, 2);
        }
        return;
321 322
    }
    trace_ioinst_sch_id("stsch", cssid, ssid, schid);
323 324 325
    sch = css_find_subch(m, cssid, ssid, schid);
    if (sch) {
        if (css_subch_visible(sch)) {
326
            css_do_stsch(sch, &schib);
327 328 329 330 331 332
            cc = 0;
        } else {
            /* Indicate no more subchannels in this css/ss */
            cc = 3;
        }
    } else {
333
        if (css_schid_final(m, cssid, ssid, schid)) {
334 335 336
            cc = 3; /* No more subchannels in this css/ss */
        } else {
            /* Store an empty schib. */
337
            memset(&schib, 0, sizeof(schib));
338 339 340
            cc = 0;
        }
    }
341
    if (cc != 3) {
342 343
        if (s390_cpu_virt_mem_write(cpu, addr, ar, &schib,
                                    sizeof(schib)) != 0) {
344 345 346 347
            return;
        }
    } else {
        /* Access exceptions have a higher priority than cc3 */
348
        if (s390_cpu_virt_mem_check_write(cpu, addr, ar, sizeof(schib)) != 0) {
349 350 351
            return;
        }
    }
352
    setcc(cpu, cc);
353 354
}

355
int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb)
356
{
357
    CPUS390XState *env = &cpu->env;
358 359
    int cssid, ssid, schid, m;
    SubchDev *sch;
360
    IRB irb;
361
    uint64_t addr;
362
    int cc, irb_len;
363
    uint8_t ar;
364 365 366 367 368 369

    if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
        program_interrupt(env, PGM_OPERAND, 2);
        return -EIO;
    }
    trace_ioinst_sch_id("tsch", cssid, ssid, schid);
370
    addr = decode_basedisp_s(env, ipb, &ar);
371 372 373 374
    if (addr & 3) {
        program_interrupt(env, PGM_SPECIFICATION, 2);
        return -EIO;
    }
375

376 377
    sch = css_find_subch(m, cssid, ssid, schid);
    if (sch && css_subch_visible(sch)) {
378
        cc = css_do_tsch_get_irb(sch, &irb, &irb_len);
379 380 381
    } else {
        cc = 3;
    }
382 383
    /* 0 - status pending, 1 - not status pending, 3 - not operational */
    if (cc != 3) {
384
        if (s390_cpu_virt_mem_write(cpu, addr, ar, &irb, irb_len) != 0) {
385 386 387 388 389 390
            return -EFAULT;
        }
        css_do_tsch_update_subch(sch);
    } else {
        irb_len = sizeof(irb) - sizeof(irb.emw);
        /* Access exceptions have a higher priority than cc3 */
391
        if (s390_cpu_virt_mem_check_write(cpu, addr, ar, irb_len) != 0) {
392 393 394 395
            return -EFAULT;
        }
    }

396
    setcc(cpu, cc);
397
    return 0;
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
}

typedef struct ChscReq {
    uint16_t len;
    uint16_t command;
    uint32_t param0;
    uint32_t param1;
    uint32_t param2;
} QEMU_PACKED ChscReq;

typedef struct ChscResp {
    uint16_t len;
    uint16_t code;
    uint32_t param;
    char data[0];
} QEMU_PACKED ChscResp;

#define CHSC_MIN_RESP_LEN 0x0008

#define CHSC_SCPD 0x0002
#define CHSC_SCSC 0x0010
#define CHSC_SDA  0x0031
F
Frank Blaschka 已提交
420
#define CHSC_SEI  0x000e
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523

#define CHSC_SCPD_0_M 0x20000000
#define CHSC_SCPD_0_C 0x10000000
#define CHSC_SCPD_0_FMT 0x0f000000
#define CHSC_SCPD_0_CSSID 0x00ff0000
#define CHSC_SCPD_0_RFMT 0x00000f00
#define CHSC_SCPD_0_RES 0xc000f000
#define CHSC_SCPD_1_RES 0xffffff00
#define CHSC_SCPD_01_CHPID 0x000000ff
static void ioinst_handle_chsc_scpd(ChscReq *req, ChscResp *res)
{
    uint16_t len = be16_to_cpu(req->len);
    uint32_t param0 = be32_to_cpu(req->param0);
    uint32_t param1 = be32_to_cpu(req->param1);
    uint16_t resp_code;
    int rfmt;
    uint16_t cssid;
    uint8_t f_chpid, l_chpid;
    int desc_size;
    int m;

    rfmt = (param0 & CHSC_SCPD_0_RFMT) >> 8;
    if ((rfmt == 0) ||  (rfmt == 1)) {
        rfmt = !!(param0 & CHSC_SCPD_0_C);
    }
    if ((len != 0x0010) || (param0 & CHSC_SCPD_0_RES) ||
        (param1 & CHSC_SCPD_1_RES) || req->param2) {
        resp_code = 0x0003;
        goto out_err;
    }
    if (param0 & CHSC_SCPD_0_FMT) {
        resp_code = 0x0007;
        goto out_err;
    }
    cssid = (param0 & CHSC_SCPD_0_CSSID) >> 16;
    m = param0 & CHSC_SCPD_0_M;
    if (cssid != 0) {
        if (!m || !css_present(cssid)) {
            resp_code = 0x0008;
            goto out_err;
        }
    }
    f_chpid = param0 & CHSC_SCPD_01_CHPID;
    l_chpid = param1 & CHSC_SCPD_01_CHPID;
    if (l_chpid < f_chpid) {
        resp_code = 0x0003;
        goto out_err;
    }
    /* css_collect_chp_desc() is endian-aware */
    desc_size = css_collect_chp_desc(m, cssid, f_chpid, l_chpid, rfmt,
                                     &res->data);
    res->code = cpu_to_be16(0x0001);
    res->len = cpu_to_be16(8 + desc_size);
    res->param = cpu_to_be32(rfmt);
    return;

  out_err:
    res->code = cpu_to_be16(resp_code);
    res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
    res->param = cpu_to_be32(rfmt);
}

#define CHSC_SCSC_0_M 0x20000000
#define CHSC_SCSC_0_FMT 0x000f0000
#define CHSC_SCSC_0_CSSID 0x0000ff00
#define CHSC_SCSC_0_RES 0xdff000ff
static void ioinst_handle_chsc_scsc(ChscReq *req, ChscResp *res)
{
    uint16_t len = be16_to_cpu(req->len);
    uint32_t param0 = be32_to_cpu(req->param0);
    uint8_t cssid;
    uint16_t resp_code;
    uint32_t general_chars[510];
    uint32_t chsc_chars[508];

    if (len != 0x0010) {
        resp_code = 0x0003;
        goto out_err;
    }

    if (param0 & CHSC_SCSC_0_FMT) {
        resp_code = 0x0007;
        goto out_err;
    }
    cssid = (param0 & CHSC_SCSC_0_CSSID) >> 8;
    if (cssid != 0) {
        if (!(param0 & CHSC_SCSC_0_M) || !css_present(cssid)) {
            resp_code = 0x0008;
            goto out_err;
        }
    }
    if ((param0 & CHSC_SCSC_0_RES) || req->param1 || req->param2) {
        resp_code = 0x0003;
        goto out_err;
    }
    res->code = cpu_to_be16(0x0001);
    res->len = cpu_to_be16(4080);
    res->param = 0;

    memset(general_chars, 0, sizeof(general_chars));
    memset(chsc_chars, 0, sizeof(chsc_chars));

    general_chars[0] = cpu_to_be32(0x03000000);
524
    general_chars[1] = cpu_to_be32(0x00079000);
525
    general_chars[3] = cpu_to_be32(0x00080000);
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589

    chsc_chars[0] = cpu_to_be32(0x40000000);
    chsc_chars[3] = cpu_to_be32(0x00040000);

    memcpy(res->data, general_chars, sizeof(general_chars));
    memcpy(res->data + sizeof(general_chars), chsc_chars, sizeof(chsc_chars));
    return;

  out_err:
    res->code = cpu_to_be16(resp_code);
    res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
    res->param = 0;
}

#define CHSC_SDA_0_FMT 0x0f000000
#define CHSC_SDA_0_OC 0x0000ffff
#define CHSC_SDA_0_RES 0xf0ff0000
#define CHSC_SDA_OC_MCSSE 0x0
#define CHSC_SDA_OC_MSS 0x2
static void ioinst_handle_chsc_sda(ChscReq *req, ChscResp *res)
{
    uint16_t resp_code = 0x0001;
    uint16_t len = be16_to_cpu(req->len);
    uint32_t param0 = be32_to_cpu(req->param0);
    uint16_t oc;
    int ret;

    if ((len != 0x0400) || (param0 & CHSC_SDA_0_RES)) {
        resp_code = 0x0003;
        goto out;
    }

    if (param0 & CHSC_SDA_0_FMT) {
        resp_code = 0x0007;
        goto out;
    }

    oc = param0 & CHSC_SDA_0_OC;
    switch (oc) {
    case CHSC_SDA_OC_MCSSE:
        ret = css_enable_mcsse();
        if (ret == -EINVAL) {
            resp_code = 0x0101;
            goto out;
        }
        break;
    case CHSC_SDA_OC_MSS:
        ret = css_enable_mss();
        if (ret == -EINVAL) {
            resp_code = 0x0101;
            goto out;
        }
        break;
    default:
        resp_code = 0x0003;
        goto out;
    }

out:
    res->code = cpu_to_be16(resp_code);
    res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
    res->param = 0;
}

F
Frank Blaschka 已提交
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630
static int chsc_sei_nt0_get_event(void *res)
{
    /* no events yet */
    return 1;
}

static int chsc_sei_nt0_have_event(void)
{
    /* no events yet */
    return 0;
}

#define CHSC_SEI_NT0    (1ULL << 63)
#define CHSC_SEI_NT2    (1ULL << 61)
static void ioinst_handle_chsc_sei(ChscReq *req, ChscResp *res)
{
    uint64_t selection_mask = ldq_p(&req->param1);
    uint8_t *res_flags = (uint8_t *)res->data;
    int have_event = 0;
    int have_more = 0;

    /* regarding architecture nt0 can not be masked */
    have_event = !chsc_sei_nt0_get_event(res);
    have_more = chsc_sei_nt0_have_event();

    if (selection_mask & CHSC_SEI_NT2) {
        if (!have_event) {
            have_event = !chsc_sei_nt2_get_event(res);
        }

        if (!have_more) {
            have_more = chsc_sei_nt2_have_event();
        }
    }

    if (have_event) {
        res->code = cpu_to_be16(0x0001);
        if (have_more) {
            (*res_flags) |= 0x80;
        } else {
            (*res_flags) &= ~0x80;
631
            css_clear_sei_pending();
F
Frank Blaschka 已提交
632 633
        }
    } else {
634 635
        res->code = cpu_to_be16(0x0005);
        res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
F
Frank Blaschka 已提交
636 637 638
    }
}

639 640 641 642 643 644 645
static void ioinst_handle_chsc_unimplemented(ChscResp *res)
{
    res->len = cpu_to_be16(CHSC_MIN_RESP_LEN);
    res->code = cpu_to_be16(0x0004);
    res->param = 0;
}

646
void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb)
647 648 649 650 651 652 653
{
    ChscReq *req;
    ChscResp *res;
    uint64_t addr;
    int reg;
    uint16_t len;
    uint16_t command;
654
    CPUS390XState *env = &cpu->env;
655
    uint8_t buf[TARGET_PAGE_SIZE];
656 657 658 659 660 661 662

    trace_ioinst("chsc");
    reg = (ipb >> 20) & 0x00f;
    addr = env->regs[reg];
    /* Page boundary? */
    if (addr & 0xfff) {
        program_interrupt(env, PGM_SPECIFICATION, 2);
663
        return;
664
    }
665 666 667 668 669
    /*
     * Reading sizeof(ChscReq) bytes is currently enough for all of our
     * present CHSC sub-handlers ... if we ever need more, we should take
     * care of req->len here first.
     */
670
    if (s390_cpu_virt_mem_read(cpu, addr, reg, buf, sizeof(ChscReq))) {
671
        return;
672
    }
673
    req = (ChscReq *)buf;
674 675 676 677
    len = be16_to_cpu(req->len);
    /* Length field valid? */
    if ((len < 16) || (len > 4088) || (len & 7)) {
        program_interrupt(env, PGM_OPERAND, 2);
678
        return;
679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
    }
    memset((char *)req + len, 0, TARGET_PAGE_SIZE - len);
    res = (void *)((char *)req + len);
    command = be16_to_cpu(req->command);
    trace_ioinst_chsc_cmd(command, len);
    switch (command) {
    case CHSC_SCSC:
        ioinst_handle_chsc_scsc(req, res);
        break;
    case CHSC_SCPD:
        ioinst_handle_chsc_scpd(req, res);
        break;
    case CHSC_SDA:
        ioinst_handle_chsc_sda(req, res);
        break;
F
Frank Blaschka 已提交
694 695 696
    case CHSC_SEI:
        ioinst_handle_chsc_sei(req, res);
        break;
697 698 699 700 701
    default:
        ioinst_handle_chsc_unimplemented(res);
        break;
    }

702 703
    if (!s390_cpu_virt_mem_write(cpu, addr + len, reg, res,
                                 be16_to_cpu(res->len))) {
704 705
        setcc(cpu, 0);    /* Command execution complete */
    }
706 707
}

708
int ioinst_handle_tpi(S390CPU *cpu, uint32_t ipb)
709
{
710
    CPUS390XState *env = &cpu->env;
711 712
    uint64_t addr;
    int lowcore;
713 714
    IOIntCode int_code;
    hwaddr len;
715
    int ret;
716
    uint8_t ar;
717 718

    trace_ioinst("tpi");
719
    addr = decode_basedisp_s(env, ipb, &ar);
720 721 722 723 724
    if (addr & 3) {
        program_interrupt(env, PGM_SPECIFICATION, 2);
        return -EIO;
    }

725
    lowcore = addr ? 0 : 1;
726
    len = lowcore ? 8 /* two words */ : 12 /* three words */;
727 728
    ret = css_do_tpi(&int_code, lowcore);
    if (ret == 1) {
729
        s390_cpu_virt_mem_write(cpu, lowcore ? 184 : addr, ar, &int_code, len);
730
    }
731
    return ret;
732 733 734 735 736 737 738
}

#define SCHM_REG1_RES(_reg) (_reg & 0x000000000ffffffc)
#define SCHM_REG1_MBK(_reg) ((_reg & 0x00000000f0000000) >> 28)
#define SCHM_REG1_UPD(_reg) ((_reg & 0x0000000000000002) >> 1)
#define SCHM_REG1_DCT(_reg) (_reg & 0x0000000000000001)

739 740
void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2,
                        uint32_t ipb)
741 742 743 744
{
    uint8_t mbk;
    int update;
    int dct;
745
    CPUS390XState *env = &cpu->env;
746 747 748 749 750

    trace_ioinst("schm");

    if (SCHM_REG1_RES(reg1)) {
        program_interrupt(env, PGM_OPERAND, 2);
751
        return;
752 753 754 755 756 757
    }

    mbk = SCHM_REG1_MBK(reg1);
    update = SCHM_REG1_UPD(reg1);
    dct = SCHM_REG1_DCT(reg1);

758
    if (update && (reg2 & 0x000000000000001f)) {
759
        program_interrupt(env, PGM_OPERAND, 2);
760
        return;
761 762 763 764 765
    }

    css_do_schm(mbk, update, dct, update ? reg2 : 0);
}

766
void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1)
767 768 769 770 771 772 773
{
    int cssid, ssid, schid, m;
    SubchDev *sch;
    int ret = -ENODEV;
    int cc;

    if (ioinst_disassemble_sch_ident(reg1, &m, &cssid, &ssid, &schid)) {
774 775
        program_interrupt(&cpu->env, PGM_OPERAND, 2);
        return;
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795
    }
    trace_ioinst_sch_id("rsch", cssid, ssid, schid);
    sch = css_find_subch(m, cssid, ssid, schid);
    if (sch && css_subch_visible(sch)) {
        ret = css_do_rsch(sch);
    }
    switch (ret) {
    case -ENODEV:
        cc = 3;
        break;
    case -EINVAL:
        cc = 2;
        break;
    case 0:
        cc = 0;
        break;
    default:
        cc = 1;
        break;
    }
796
    setcc(cpu, cc);
797 798 799 800 801
}

#define RCHP_REG1_RES(_reg) (_reg & 0x00000000ff00ff00)
#define RCHP_REG1_CSSID(_reg) ((_reg & 0x0000000000ff0000) >> 16)
#define RCHP_REG1_CHPID(_reg) (_reg & 0x00000000000000ff)
802
void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1)
803 804 805 806 807
{
    int cc;
    uint8_t cssid;
    uint8_t chpid;
    int ret;
808
    CPUS390XState *env = &cpu->env;
809 810 811

    if (RCHP_REG1_RES(reg1)) {
        program_interrupt(env, PGM_OPERAND, 2);
812
        return;
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
    }

    cssid = RCHP_REG1_CSSID(reg1);
    chpid = RCHP_REG1_CHPID(reg1);

    trace_ioinst_chp_id("rchp", cssid, chpid);

    ret = css_do_rchp(cssid, chpid);

    switch (ret) {
    case -ENODEV:
        cc = 3;
        break;
    case -EBUSY:
        cc = 2;
        break;
    case 0:
        cc = 0;
        break;
    default:
        /* Invalid channel subsystem. */
        program_interrupt(env, PGM_OPERAND, 2);
835
        return;
836
    }
837
    setcc(cpu, cc);
838 839 840
}

#define SAL_REG1_INVALID(_reg) (_reg & 0x0000000080000000)
841
void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1)
842 843 844
{
    /* We do not provide address limit checking, so let's suppress it. */
    if (SAL_REG1_INVALID(reg1) || reg1 & 0x000000000000ffff) {
845
        program_interrupt(&cpu->env, PGM_OPERAND, 2);
846 847
    }
}