translate.c 123.0 KB
Newer Older
1 2 3 4
/*
   SPARC translation

   Copyright (C) 2003 Thomas M. Ogrisegg <tom@fnord.at>
B
bellard 已提交
5
   Copyright (C) 2003-2005 Fabrice Bellard
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24

   This library is free software; you can redistribute it and/or
   modify it under the terms of the GNU Lesser General Public
   License as published by the Free Software Foundation; either
   version 2 of the License, or (at your option) any later version.

   This library is distributed in the hope that it will be useful,
   but WITHOUT ANY WARRANTY; without even the implied warranty of
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
   Lesser General Public License for more details.

   You should have received a copy of the GNU Lesser General Public
   License along with this library; if not, write to the Free Software
   Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */

/*
   TODO-list:

B
bellard 已提交
25
   Rest of V9 instructions, VIS instructions
B
bellard 已提交
26
   NPC/PC static optimisations (use JUMP_TB when possible)
27
   Optimize synthetic instructions
B
bellard 已提交
28
   128-bit float
B
bellard 已提交
29
*/
30 31 32 33 34 35 36 37 38 39 40 41 42

#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>

#include "cpu.h"
#include "exec-all.h"
#include "disas.h"

#define DEBUG_DISAS

B
bellard 已提交
43 44 45 46
#define DYNAMIC_PC  1 /* dynamic pc value */
#define JUMP_PC     2 /* dynamic pc value which takes only two values
                         according to jump_pc[T2] */

47
typedef struct DisasContext {
B
blueswir1 已提交
48 49
    target_ulong pc;    /* current Program Counter: integer or DYNAMIC_PC */
    target_ulong npc;   /* next PC: integer or DYNAMIC_PC or JUMP_PC */
B
bellard 已提交
50
    target_ulong jump_pc[2]; /* used when JUMP_PC pc value is used */
51
    int is_br;
52
    int mem_idx;
B
bellard 已提交
53
    int fpu_enabled;
54
    struct TranslationBlock *tb;
55 56
} DisasContext;

B
blueswir1 已提交
57 58 59 60 61 62 63
struct sparc_def_t {
    const unsigned char *name;
    target_ulong iu_version;
    uint32_t fpu_version;
    uint32_t mmu_version;
};

64 65 66 67 68 69 70 71 72
static uint16_t *gen_opc_ptr;
static uint32_t *gen_opparam_ptr;
extern FILE *logfile;
extern int loglevel;

enum {
#define DEF(s,n,copy_size) INDEX_op_ ## s,
#include "opc.h"
#undef DEF
73
    NB_OPS
74 75 76 77
};

#include "gen-op.h"

B
bellard 已提交
78
// This function uses non-native bit order
79 80 81
#define GET_FIELD(X, FROM, TO) \
  ((X) >> (31 - (TO)) & ((1 << ((TO) - (FROM) + 1)) - 1))

B
bellard 已提交
82 83 84 85 86
// This function uses the order in the manuals, i.e. bit 0 is 2^0
#define GET_FIELD_SP(X, FROM, TO) \
    GET_FIELD(X, 31 - (TO), 31 - (FROM))

#define GET_FIELDs(x,a,b) sign_extend (GET_FIELD(x,a,b), (b) - (a) + 1)
B
blueswir1 已提交
87
#define GET_FIELD_SPs(x,a,b) sign_extend (GET_FIELD_SP(x,a,b), ((b) - (a) + 1))
B
bellard 已提交
88 89

#ifdef TARGET_SPARC64
90
#define DFPREG(r) (((r & 1) << 5) | (r & 0x1e))
B
bellard 已提交
91
#else
92
#define DFPREG(r) (r & 0x1e)
B
bellard 已提交
93 94
#endif

B
bellard 已提交
95 96 97 98 99 100
#ifdef USE_DIRECT_JUMP
#define TBPARAM(x)
#else
#define TBPARAM(x) (long)(x)
#endif

B
bellard 已提交
101 102 103 104 105 106
static int sign_extend(int x, int len)
{
    len = 32 - len;
    return (x << len) >> len;
}

107 108
#define IS_IMM (insn & (1<<13))

109
static void disas_sparc_insn(DisasContext * dc);
110

B
blueswir1 已提交
111
static GenOpFunc * const gen_op_movl_TN_reg[2][32] = {
112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
    {
     gen_op_movl_g0_T0,
     gen_op_movl_g1_T0,
     gen_op_movl_g2_T0,
     gen_op_movl_g3_T0,
     gen_op_movl_g4_T0,
     gen_op_movl_g5_T0,
     gen_op_movl_g6_T0,
     gen_op_movl_g7_T0,
     gen_op_movl_o0_T0,
     gen_op_movl_o1_T0,
     gen_op_movl_o2_T0,
     gen_op_movl_o3_T0,
     gen_op_movl_o4_T0,
     gen_op_movl_o5_T0,
     gen_op_movl_o6_T0,
     gen_op_movl_o7_T0,
     gen_op_movl_l0_T0,
     gen_op_movl_l1_T0,
     gen_op_movl_l2_T0,
     gen_op_movl_l3_T0,
     gen_op_movl_l4_T0,
     gen_op_movl_l5_T0,
     gen_op_movl_l6_T0,
     gen_op_movl_l7_T0,
     gen_op_movl_i0_T0,
     gen_op_movl_i1_T0,
     gen_op_movl_i2_T0,
     gen_op_movl_i3_T0,
     gen_op_movl_i4_T0,
     gen_op_movl_i5_T0,
     gen_op_movl_i6_T0,
     gen_op_movl_i7_T0,
     },
    {
     gen_op_movl_g0_T1,
     gen_op_movl_g1_T1,
     gen_op_movl_g2_T1,
     gen_op_movl_g3_T1,
     gen_op_movl_g4_T1,
     gen_op_movl_g5_T1,
     gen_op_movl_g6_T1,
     gen_op_movl_g7_T1,
     gen_op_movl_o0_T1,
     gen_op_movl_o1_T1,
     gen_op_movl_o2_T1,
     gen_op_movl_o3_T1,
     gen_op_movl_o4_T1,
     gen_op_movl_o5_T1,
     gen_op_movl_o6_T1,
     gen_op_movl_o7_T1,
     gen_op_movl_l0_T1,
     gen_op_movl_l1_T1,
     gen_op_movl_l2_T1,
     gen_op_movl_l3_T1,
     gen_op_movl_l4_T1,
     gen_op_movl_l5_T1,
     gen_op_movl_l6_T1,
     gen_op_movl_l7_T1,
     gen_op_movl_i0_T1,
     gen_op_movl_i1_T1,
     gen_op_movl_i2_T1,
     gen_op_movl_i3_T1,
     gen_op_movl_i4_T1,
     gen_op_movl_i5_T1,
     gen_op_movl_i6_T1,
     gen_op_movl_i7_T1,
     }
180 181
};

B
blueswir1 已提交
182
static GenOpFunc * const gen_op_movl_reg_TN[3][32] = {
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
    {
     gen_op_movl_T0_g0,
     gen_op_movl_T0_g1,
     gen_op_movl_T0_g2,
     gen_op_movl_T0_g3,
     gen_op_movl_T0_g4,
     gen_op_movl_T0_g5,
     gen_op_movl_T0_g6,
     gen_op_movl_T0_g7,
     gen_op_movl_T0_o0,
     gen_op_movl_T0_o1,
     gen_op_movl_T0_o2,
     gen_op_movl_T0_o3,
     gen_op_movl_T0_o4,
     gen_op_movl_T0_o5,
     gen_op_movl_T0_o6,
     gen_op_movl_T0_o7,
     gen_op_movl_T0_l0,
     gen_op_movl_T0_l1,
     gen_op_movl_T0_l2,
     gen_op_movl_T0_l3,
     gen_op_movl_T0_l4,
     gen_op_movl_T0_l5,
     gen_op_movl_T0_l6,
     gen_op_movl_T0_l7,
     gen_op_movl_T0_i0,
     gen_op_movl_T0_i1,
     gen_op_movl_T0_i2,
     gen_op_movl_T0_i3,
     gen_op_movl_T0_i4,
     gen_op_movl_T0_i5,
     gen_op_movl_T0_i6,
     gen_op_movl_T0_i7,
     },
    {
     gen_op_movl_T1_g0,
     gen_op_movl_T1_g1,
     gen_op_movl_T1_g2,
     gen_op_movl_T1_g3,
     gen_op_movl_T1_g4,
     gen_op_movl_T1_g5,
     gen_op_movl_T1_g6,
     gen_op_movl_T1_g7,
     gen_op_movl_T1_o0,
     gen_op_movl_T1_o1,
     gen_op_movl_T1_o2,
     gen_op_movl_T1_o3,
     gen_op_movl_T1_o4,
     gen_op_movl_T1_o5,
     gen_op_movl_T1_o6,
     gen_op_movl_T1_o7,
     gen_op_movl_T1_l0,
     gen_op_movl_T1_l1,
     gen_op_movl_T1_l2,
     gen_op_movl_T1_l3,
     gen_op_movl_T1_l4,
     gen_op_movl_T1_l5,
     gen_op_movl_T1_l6,
     gen_op_movl_T1_l7,
     gen_op_movl_T1_i0,
     gen_op_movl_T1_i1,
     gen_op_movl_T1_i2,
     gen_op_movl_T1_i3,
     gen_op_movl_T1_i4,
     gen_op_movl_T1_i5,
     gen_op_movl_T1_i6,
     gen_op_movl_T1_i7,
     },
    {
     gen_op_movl_T2_g0,
     gen_op_movl_T2_g1,
     gen_op_movl_T2_g2,
     gen_op_movl_T2_g3,
     gen_op_movl_T2_g4,
     gen_op_movl_T2_g5,
     gen_op_movl_T2_g6,
     gen_op_movl_T2_g7,
     gen_op_movl_T2_o0,
     gen_op_movl_T2_o1,
     gen_op_movl_T2_o2,
     gen_op_movl_T2_o3,
     gen_op_movl_T2_o4,
     gen_op_movl_T2_o5,
     gen_op_movl_T2_o6,
     gen_op_movl_T2_o7,
     gen_op_movl_T2_l0,
     gen_op_movl_T2_l1,
     gen_op_movl_T2_l2,
     gen_op_movl_T2_l3,
     gen_op_movl_T2_l4,
     gen_op_movl_T2_l5,
     gen_op_movl_T2_l6,
     gen_op_movl_T2_l7,
     gen_op_movl_T2_i0,
     gen_op_movl_T2_i1,
     gen_op_movl_T2_i2,
     gen_op_movl_T2_i3,
     gen_op_movl_T2_i4,
     gen_op_movl_T2_i5,
     gen_op_movl_T2_i6,
     gen_op_movl_T2_i7,
     }
285 286
};

B
blueswir1 已提交
287
static GenOpFunc1 * const gen_op_movl_TN_im[3] = {
288 289 290
    gen_op_movl_T0_im,
    gen_op_movl_T1_im,
    gen_op_movl_T2_im
291 292
};

B
bellard 已提交
293 294 295 296 297 298 299 300 301
// Sign extending version
static GenOpFunc1 * const gen_op_movl_TN_sim[3] = {
    gen_op_movl_T0_sim,
    gen_op_movl_T1_sim,
    gen_op_movl_T2_sim
};

#ifdef TARGET_SPARC64
#define GEN32(func, NAME) \
B
blueswir1 已提交
302
static GenOpFunc * const NAME ## _table [64] = {                              \
B
bellard 已提交
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
NAME ## 32, 0, NAME ## 34, 0, NAME ## 36, 0, NAME ## 38, 0,                   \
NAME ## 40, 0, NAME ## 42, 0, NAME ## 44, 0, NAME ## 46, 0,                   \
NAME ## 48, 0, NAME ## 50, 0, NAME ## 52, 0, NAME ## 54, 0,                   \
NAME ## 56, 0, NAME ## 58, 0, NAME ## 60, 0, NAME ## 62, 0,                   \
};                                                                            \
static inline void func(int n)                                                \
{                                                                             \
    NAME ## _table[n]();                                                      \
}
#else
321
#define GEN32(func, NAME) \
B
blueswir1 已提交
322
static GenOpFunc *const NAME ## _table [32] = {                               \
323 324 325 326 327 328 329 330 331 332 333 334 335
NAME ## 0, NAME ## 1, NAME ## 2, NAME ## 3,                                   \
NAME ## 4, NAME ## 5, NAME ## 6, NAME ## 7,                                   \
NAME ## 8, NAME ## 9, NAME ## 10, NAME ## 11,                                 \
NAME ## 12, NAME ## 13, NAME ## 14, NAME ## 15,                               \
NAME ## 16, NAME ## 17, NAME ## 18, NAME ## 19,                               \
NAME ## 20, NAME ## 21, NAME ## 22, NAME ## 23,                               \
NAME ## 24, NAME ## 25, NAME ## 26, NAME ## 27,                               \
NAME ## 28, NAME ## 29, NAME ## 30, NAME ## 31,                               \
};                                                                            \
static inline void func(int n)                                                \
{                                                                             \
    NAME ## _table[n]();                                                      \
}
B
bellard 已提交
336
#endif
337 338 339 340 341 342 343 344 345 346 347 348

/* floating point registers moves */
GEN32(gen_op_load_fpr_FT0, gen_op_load_fpr_FT0_fprf);
GEN32(gen_op_load_fpr_FT1, gen_op_load_fpr_FT1_fprf);
GEN32(gen_op_store_FT0_fpr, gen_op_store_FT0_fpr_fprf);
GEN32(gen_op_store_FT1_fpr, gen_op_store_FT1_fpr_fprf);

GEN32(gen_op_load_fpr_DT0, gen_op_load_fpr_DT0_fprf);
GEN32(gen_op_load_fpr_DT1, gen_op_load_fpr_DT1_fprf);
GEN32(gen_op_store_DT0_fpr, gen_op_store_DT0_fpr_fprf);
GEN32(gen_op_store_DT1_fpr, gen_op_store_DT1_fpr_fprf);

B
blueswir1 已提交
349 350 351 352 353 354 355
#ifdef ALIGN_7_BUGS_FIXED
#else
#ifndef CONFIG_USER_ONLY
#define gen_op_check_align_T0_7()
#endif
#endif

356 357
/* moves */
#ifdef CONFIG_USER_ONLY
B
bellard 已提交
358
#define supervisor(dc) 0
359
#ifdef TARGET_SPARC64
B
blueswir1 已提交
360
#define hypervisor(dc) 0
361
#endif
B
bellard 已提交
362 363
#define gen_op_ldst(name)        gen_op_##name##_raw()
#else
B
blueswir1 已提交
364
#define supervisor(dc) (dc->mem_idx >= 1)
365 366
#ifdef TARGET_SPARC64
#define hypervisor(dc) (dc->mem_idx == 2)
B
blueswir1 已提交
367 368 369 370 371 372 373
#define OP_LD_TABLE(width)                                              \
    static GenOpFunc * const gen_op_##width[] = {                       \
        &gen_op_##width##_user,                                         \
        &gen_op_##width##_kernel,                                       \
        &gen_op_##width##_hypv,                                         \
    };
#else
B
blueswir1 已提交
374
#define OP_LD_TABLE(width)                                              \
B
blueswir1 已提交
375
    static GenOpFunc * const gen_op_##width[] = {                       \
B
blueswir1 已提交
376 377
        &gen_op_##width##_user,                                         \
        &gen_op_##width##_kernel,                                       \
378
    };
B
bellard 已提交
379
#endif
B
blueswir1 已提交
380 381
#define gen_op_ldst(name)        (*gen_op_##name[dc->mem_idx])()
#endif
382

383
#ifndef CONFIG_USER_ONLY
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
OP_LD_TABLE(ld);
OP_LD_TABLE(st);
OP_LD_TABLE(ldub);
OP_LD_TABLE(lduh);
OP_LD_TABLE(ldsb);
OP_LD_TABLE(ldsh);
OP_LD_TABLE(stb);
OP_LD_TABLE(sth);
OP_LD_TABLE(std);
OP_LD_TABLE(ldstub);
OP_LD_TABLE(swap);
OP_LD_TABLE(ldd);
OP_LD_TABLE(stf);
OP_LD_TABLE(stdf);
OP_LD_TABLE(ldf);
OP_LD_TABLE(lddf);

B
bellard 已提交
401
#ifdef TARGET_SPARC64
402
OP_LD_TABLE(lduw);
B
bellard 已提交
403 404 405
OP_LD_TABLE(ldsw);
OP_LD_TABLE(ldx);
OP_LD_TABLE(stx);
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
#endif
#endif

/* asi moves */
#ifdef TARGET_SPARC64
static inline void gen_ld_asi(int insn, int size, int sign)
{
    int asi, offset;

    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_ld_asi_reg(offset, size, sign);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_ld_asi(asi, size, sign);
    }
}

static inline void gen_st_asi(int insn, int size)
{
    int asi, offset;

    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_st_asi_reg(offset, size);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_st_asi(asi, size);
    }
}

437 438 439 440
static inline void gen_ldf_asi(int insn, int size)
{
    int asi, offset, rd;

441
    rd = DFPREG(GET_FIELD(insn, 2, 6));
442 443 444 445 446 447 448 449 450 451 452 453 454
    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_ldf_asi_reg(offset, size, rd);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_ldf_asi(asi, size, rd);
    }
}

static inline void gen_stf_asi(int insn, int size)
{
    int asi, offset, rd;

455
    rd = DFPREG(GET_FIELD(insn, 2, 6));
456 457 458 459 460 461 462 463 464
    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_stf_asi_reg(offset, size, rd);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_stf_asi(asi, size, rd);
    }
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591
static inline void gen_swap_asi(int insn)
{
    int asi, offset;

    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_swap_asi_reg(offset);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_swap_asi(asi);
    }
}

static inline void gen_ldstub_asi(int insn)
{
    int asi, offset;

    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_ldstub_asi_reg(offset);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_ldstub_asi(asi);
    }
}

static inline void gen_ldda_asi(int insn)
{
    int asi, offset;

    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_ldda_asi_reg(offset);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_ldda_asi(asi);
    }
}

static inline void gen_stda_asi(int insn)
{
    int asi, offset;

    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_stda_asi_reg(offset);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_stda_asi(asi);
    }
}

static inline void gen_cas_asi(int insn)
{
    int asi, offset;

    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_cas_asi_reg(offset);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_cas_asi(asi);
    }
}

static inline void gen_casx_asi(int insn)
{
    int asi, offset;

    if (IS_IMM) {
        offset = GET_FIELD(insn, 25, 31);
        gen_op_casx_asi_reg(offset);
    } else {
        asi = GET_FIELD(insn, 19, 26);
        gen_op_casx_asi(asi);
    }
}

#elif !defined(CONFIG_USER_ONLY)

static inline void gen_ld_asi(int insn, int size, int sign)
{
    int asi;

    asi = GET_FIELD(insn, 19, 26);
    gen_op_ld_asi(asi, size, sign);
}

static inline void gen_st_asi(int insn, int size)
{
    int asi;

    asi = GET_FIELD(insn, 19, 26);
    gen_op_st_asi(asi, size);
}

static inline void gen_ldstub_asi(int insn)
{
    int asi;

    asi = GET_FIELD(insn, 19, 26);
    gen_op_ldstub_asi(asi);
}

static inline void gen_swap_asi(int insn)
{
    int asi;

    asi = GET_FIELD(insn, 19, 26);
    gen_op_swap_asi(asi);
}

static inline void gen_ldda_asi(int insn)
{
    int asi;

    asi = GET_FIELD(insn, 19, 26);
    gen_op_ld_asi(asi, 8, 0);
}

static inline void gen_stda_asi(int insn)
{
    int asi;

    asi = GET_FIELD(insn, 19, 26);
    gen_op_st_asi(asi, 8);
}
B
bellard 已提交
592 593 594
#endif

static inline void gen_movl_imm_TN(int reg, uint32_t imm)
595
{
B
bellard 已提交
596
    gen_op_movl_TN_im[reg](imm);
597 598
}

B
bellard 已提交
599
static inline void gen_movl_imm_T1(uint32_t val)
600
{
601
    gen_movl_imm_TN(1, val);
602 603
}

B
bellard 已提交
604
static inline void gen_movl_imm_T0(uint32_t val)
605
{
606
    gen_movl_imm_TN(0, val);
607 608
}

B
bellard 已提交
609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
static inline void gen_movl_simm_TN(int reg, int32_t imm)
{
    gen_op_movl_TN_sim[reg](imm);
}

static inline void gen_movl_simm_T1(int32_t val)
{
    gen_movl_simm_TN(1, val);
}

static inline void gen_movl_simm_T0(int32_t val)
{
    gen_movl_simm_TN(0, val);
}

624
static inline void gen_movl_reg_TN(int reg, int t)
625
{
626
    if (reg)
B
blueswir1 已提交
627
        gen_op_movl_reg_TN[t][reg] ();
628
    else
B
blueswir1 已提交
629
        gen_movl_imm_TN(t, 0);
630 631
}

632
static inline void gen_movl_reg_T0(int reg)
633
{
634
    gen_movl_reg_TN(reg, 0);
635 636
}

637
static inline void gen_movl_reg_T1(int reg)
638
{
639
    gen_movl_reg_TN(reg, 1);
640 641
}

642
static inline void gen_movl_reg_T2(int reg)
643
{
644
    gen_movl_reg_TN(reg, 2);
645 646
}

647
static inline void gen_movl_TN_reg(int reg, int t)
648
{
649
    if (reg)
B
blueswir1 已提交
650
        gen_op_movl_TN_reg[t][reg] ();
651 652
}

653
static inline void gen_movl_T0_reg(int reg)
654
{
655
    gen_movl_TN_reg(reg, 0);
656 657
}

658
static inline void gen_movl_T1_reg(int reg)
659
{
660
    gen_movl_TN_reg(reg, 1);
661 662
}

B
bellard 已提交
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
static inline void gen_jmp_im(target_ulong pc)
{
#ifdef TARGET_SPARC64
    if (pc == (uint32_t)pc) {
        gen_op_jmp_im(pc);
    } else {
        gen_op_jmp_im64(pc >> 32, pc);
    }
#else
    gen_op_jmp_im(pc);
#endif
}

static inline void gen_movl_npc_im(target_ulong npc)
{
#ifdef TARGET_SPARC64
    if (npc == (uint32_t)npc) {
        gen_op_movl_npc_im(npc);
    } else {
        gen_op_movq_npc_im64(npc >> 32, npc);
    }
#else
    gen_op_movl_npc_im(npc);
#endif
}

689
static inline void gen_goto_tb(DisasContext *s, int tb_num,
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
                               target_ulong pc, target_ulong npc)
{
    TranslationBlock *tb;

    tb = s->tb;
    if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) &&
        (npc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK))  {
        /* jump to same page: we can use a direct jump */
        if (tb_num == 0)
            gen_op_goto_tb0(TBPARAM(tb));
        else
            gen_op_goto_tb1(TBPARAM(tb));
        gen_jmp_im(pc);
        gen_movl_npc_im(npc);
        gen_op_movl_T0_im((long)tb + tb_num);
        gen_op_exit_tb();
    } else {
        /* jump to another page: currently not optimized */
        gen_jmp_im(pc);
        gen_movl_npc_im(npc);
        gen_op_movl_T0_0();
        gen_op_exit_tb();
    }
}

B
blueswir1 已提交
715 716
static inline void gen_branch2(DisasContext *dc, target_ulong pc1,
                               target_ulong pc2)
B
bellard 已提交
717 718 719 720 721 722 723
{
    int l1;

    l1 = gen_new_label();

    gen_op_jz_T2_label(l1);

724
    gen_goto_tb(dc, 0, pc1, pc1 + 4);
B
bellard 已提交
725 726

    gen_set_label(l1);
727
    gen_goto_tb(dc, 1, pc2, pc2 + 4);
B
bellard 已提交
728 729
}

B
blueswir1 已提交
730 731
static inline void gen_branch_a(DisasContext *dc, target_ulong pc1,
                                target_ulong pc2)
B
bellard 已提交
732 733 734 735 736 737 738
{
    int l1;

    l1 = gen_new_label();

    gen_op_jz_T2_label(l1);

739
    gen_goto_tb(dc, 0, pc2, pc1);
B
bellard 已提交
740 741

    gen_set_label(l1);
742
    gen_goto_tb(dc, 1, pc2 + 4, pc2 + 8);
B
bellard 已提交
743 744
}

B
blueswir1 已提交
745 746
static inline void gen_branch(DisasContext *dc, target_ulong pc,
                              target_ulong npc)
B
bellard 已提交
747
{
748
    gen_goto_tb(dc, 0, pc, npc);
B
bellard 已提交
749 750
}

B
blueswir1 已提交
751
static inline void gen_generic_branch(target_ulong npc1, target_ulong npc2)
B
bellard 已提交
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
{
    int l1, l2;

    l1 = gen_new_label();
    l2 = gen_new_label();
    gen_op_jz_T2_label(l1);

    gen_movl_npc_im(npc1);
    gen_op_jmp_label(l2);

    gen_set_label(l1);
    gen_movl_npc_im(npc2);
    gen_set_label(l2);
}

/* call this function before using T2 as it may have been set for a jump */
static inline void flush_T2(DisasContext * dc)
{
    if (dc->npc == JUMP_PC) {
B
blueswir1 已提交
771
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
B
bellard 已提交
772 773 774 775
        dc->npc = DYNAMIC_PC;
    }
}

B
bellard 已提交
776 777 778
static inline void save_npc(DisasContext * dc)
{
    if (dc->npc == JUMP_PC) {
B
blueswir1 已提交
779
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
B
bellard 已提交
780 781
        dc->npc = DYNAMIC_PC;
    } else if (dc->npc != DYNAMIC_PC) {
B
bellard 已提交
782
        gen_movl_npc_im(dc->npc);
B
bellard 已提交
783 784 785 786 787
    }
}

static inline void save_state(DisasContext * dc)
{
B
bellard 已提交
788
    gen_jmp_im(dc->pc);
B
bellard 已提交
789 790 791
    save_npc(dc);
}

B
bellard 已提交
792 793 794
static inline void gen_mov_pc_npc(DisasContext * dc)
{
    if (dc->npc == JUMP_PC) {
B
blueswir1 已提交
795
        gen_generic_branch(dc->jump_pc[0], dc->jump_pc[1]);
B
bellard 已提交
796 797 798 799 800 801 802 803 804 805
        gen_op_mov_pc_npc();
        dc->pc = DYNAMIC_PC;
    } else if (dc->npc == DYNAMIC_PC) {
        gen_op_mov_pc_npc();
        dc->pc = DYNAMIC_PC;
    } else {
        dc->pc = dc->npc;
    }
}

B
bellard 已提交
806 807
static GenOpFunc * const gen_cond[2][16] = {
    {
B
blueswir1 已提交
808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
        gen_op_eval_bn,
        gen_op_eval_be,
        gen_op_eval_ble,
        gen_op_eval_bl,
        gen_op_eval_bleu,
        gen_op_eval_bcs,
        gen_op_eval_bneg,
        gen_op_eval_bvs,
        gen_op_eval_ba,
        gen_op_eval_bne,
        gen_op_eval_bg,
        gen_op_eval_bge,
        gen_op_eval_bgu,
        gen_op_eval_bcc,
        gen_op_eval_bpos,
        gen_op_eval_bvc,
B
bellard 已提交
824 825 826
    },
    {
#ifdef TARGET_SPARC64
B
blueswir1 已提交
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
        gen_op_eval_bn,
        gen_op_eval_xbe,
        gen_op_eval_xble,
        gen_op_eval_xbl,
        gen_op_eval_xbleu,
        gen_op_eval_xbcs,
        gen_op_eval_xbneg,
        gen_op_eval_xbvs,
        gen_op_eval_ba,
        gen_op_eval_xbne,
        gen_op_eval_xbg,
        gen_op_eval_xbge,
        gen_op_eval_xbgu,
        gen_op_eval_xbcc,
        gen_op_eval_xbpos,
        gen_op_eval_xbvc,
B
bellard 已提交
843 844 845 846 847 848
#endif
    },
};

static GenOpFunc * const gen_fcond[4][16] = {
    {
B
blueswir1 已提交
849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
        gen_op_eval_bn,
        gen_op_eval_fbne,
        gen_op_eval_fblg,
        gen_op_eval_fbul,
        gen_op_eval_fbl,
        gen_op_eval_fbug,
        gen_op_eval_fbg,
        gen_op_eval_fbu,
        gen_op_eval_ba,
        gen_op_eval_fbe,
        gen_op_eval_fbue,
        gen_op_eval_fbge,
        gen_op_eval_fbuge,
        gen_op_eval_fble,
        gen_op_eval_fbule,
        gen_op_eval_fbo,
B
bellard 已提交
865 866 867
    },
#ifdef TARGET_SPARC64
    {
B
blueswir1 已提交
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883
        gen_op_eval_bn,
        gen_op_eval_fbne_fcc1,
        gen_op_eval_fblg_fcc1,
        gen_op_eval_fbul_fcc1,
        gen_op_eval_fbl_fcc1,
        gen_op_eval_fbug_fcc1,
        gen_op_eval_fbg_fcc1,
        gen_op_eval_fbu_fcc1,
        gen_op_eval_ba,
        gen_op_eval_fbe_fcc1,
        gen_op_eval_fbue_fcc1,
        gen_op_eval_fbge_fcc1,
        gen_op_eval_fbuge_fcc1,
        gen_op_eval_fble_fcc1,
        gen_op_eval_fbule_fcc1,
        gen_op_eval_fbo_fcc1,
B
bellard 已提交
884 885
    },
    {
B
blueswir1 已提交
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
        gen_op_eval_bn,
        gen_op_eval_fbne_fcc2,
        gen_op_eval_fblg_fcc2,
        gen_op_eval_fbul_fcc2,
        gen_op_eval_fbl_fcc2,
        gen_op_eval_fbug_fcc2,
        gen_op_eval_fbg_fcc2,
        gen_op_eval_fbu_fcc2,
        gen_op_eval_ba,
        gen_op_eval_fbe_fcc2,
        gen_op_eval_fbue_fcc2,
        gen_op_eval_fbge_fcc2,
        gen_op_eval_fbuge_fcc2,
        gen_op_eval_fble_fcc2,
        gen_op_eval_fbule_fcc2,
        gen_op_eval_fbo_fcc2,
B
bellard 已提交
902 903
    },
    {
B
blueswir1 已提交
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
        gen_op_eval_bn,
        gen_op_eval_fbne_fcc3,
        gen_op_eval_fblg_fcc3,
        gen_op_eval_fbul_fcc3,
        gen_op_eval_fbl_fcc3,
        gen_op_eval_fbug_fcc3,
        gen_op_eval_fbg_fcc3,
        gen_op_eval_fbu_fcc3,
        gen_op_eval_ba,
        gen_op_eval_fbe_fcc3,
        gen_op_eval_fbue_fcc3,
        gen_op_eval_fbge_fcc3,
        gen_op_eval_fbuge_fcc3,
        gen_op_eval_fble_fcc3,
        gen_op_eval_fbule_fcc3,
        gen_op_eval_fbo_fcc3,
B
bellard 已提交
920 921 922 923 924
    },
#else
    {}, {}, {},
#endif
};
925

B
bellard 已提交
926 927
#ifdef TARGET_SPARC64
static void gen_cond_reg(int cond)
928
{
B
blueswir1 已提交
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944
        switch (cond) {
        case 0x1:
            gen_op_eval_brz();
            break;
        case 0x2:
            gen_op_eval_brlez();
            break;
        case 0x3:
            gen_op_eval_brlz();
            break;
        case 0x5:
            gen_op_eval_brnz();
            break;
        case 0x6:
            gen_op_eval_brgz();
            break;
945
        default:
B
blueswir1 已提交
946 947 948 949
        case 0x7:
            gen_op_eval_brgez();
            break;
        }
950
}
B
bellard 已提交
951
#endif
952

B
bellard 已提交
953
/* XXX: potentially incorrect if dynamic npc */
B
bellard 已提交
954
static void do_branch(DisasContext * dc, int32_t offset, uint32_t insn, int cc)
955
{
956
    unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
957
    target_ulong target = dc->pc + offset;
958

959
    if (cond == 0x0) {
B
blueswir1 已提交
960 961 962 963 964 965 966 967
        /* unconditional not taken */
        if (a) {
            dc->pc = dc->npc + 4;
            dc->npc = dc->pc + 4;
        } else {
            dc->pc = dc->npc;
            dc->npc = dc->pc + 4;
        }
968
    } else if (cond == 0x8) {
B
blueswir1 已提交
969 970 971 972 973 974 975 976
        /* unconditional taken */
        if (a) {
            dc->pc = target;
            dc->npc = dc->pc + 4;
        } else {
            dc->pc = dc->npc;
            dc->npc = target;
        }
977
    } else {
B
bellard 已提交
978
        flush_T2(dc);
B
bellard 已提交
979
        gen_cond[cc][cond]();
B
blueswir1 已提交
980 981
        if (a) {
            gen_branch_a(dc, target, dc->npc);
982
            dc->is_br = 1;
B
blueswir1 已提交
983
        } else {
984
            dc->pc = dc->npc;
B
bellard 已提交
985 986 987
            dc->jump_pc[0] = target;
            dc->jump_pc[1] = dc->npc + 4;
            dc->npc = JUMP_PC;
B
blueswir1 已提交
988
        }
989
    }
990 991
}

B
bellard 已提交
992
/* XXX: potentially incorrect if dynamic npc */
B
bellard 已提交
993
static void do_fbranch(DisasContext * dc, int32_t offset, uint32_t insn, int cc)
994 995
{
    unsigned int cond = GET_FIELD(insn, 3, 6), a = (insn & (1 << 29));
996 997
    target_ulong target = dc->pc + offset;

998
    if (cond == 0x0) {
B
blueswir1 已提交
999 1000 1001 1002 1003 1004 1005 1006
        /* unconditional not taken */
        if (a) {
            dc->pc = dc->npc + 4;
            dc->npc = dc->pc + 4;
        } else {
            dc->pc = dc->npc;
            dc->npc = dc->pc + 4;
        }
1007
    } else if (cond == 0x8) {
B
blueswir1 已提交
1008 1009 1010 1011 1012 1013 1014 1015
        /* unconditional taken */
        if (a) {
            dc->pc = target;
            dc->npc = dc->pc + 4;
        } else {
            dc->pc = dc->npc;
            dc->npc = target;
        }
1016 1017
    } else {
        flush_T2(dc);
B
bellard 已提交
1018
        gen_fcond[cc][cond]();
B
blueswir1 已提交
1019 1020
        if (a) {
            gen_branch_a(dc, target, dc->npc);
1021
            dc->is_br = 1;
B
blueswir1 已提交
1022
        } else {
1023 1024 1025 1026
            dc->pc = dc->npc;
            dc->jump_pc[0] = target;
            dc->jump_pc[1] = dc->npc + 4;
            dc->npc = JUMP_PC;
B
blueswir1 已提交
1027
        }
1028 1029 1030
    }
}

B
bellard 已提交
1031 1032 1033
#ifdef TARGET_SPARC64
/* XXX: potentially incorrect if dynamic npc */
static void do_branch_reg(DisasContext * dc, int32_t offset, uint32_t insn)
1034
{
B
bellard 已提交
1035 1036 1037 1038 1039 1040
    unsigned int cond = GET_FIELD_SP(insn, 25, 27), a = (insn & (1 << 29));
    target_ulong target = dc->pc + offset;

    flush_T2(dc);
    gen_cond_reg(cond);
    if (a) {
B
blueswir1 已提交
1041 1042
        gen_branch_a(dc, target, dc->npc);
        dc->is_br = 1;
B
bellard 已提交
1043
    } else {
B
blueswir1 已提交
1044 1045 1046 1047
        dc->pc = dc->npc;
        dc->jump_pc[0] = target;
        dc->jump_pc[1] = dc->npc + 4;
        dc->npc = JUMP_PC;
B
bellard 已提交
1048
    }
1049 1050
}

B
bellard 已提交
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
static GenOpFunc * const gen_fcmps[4] = {
    gen_op_fcmps,
    gen_op_fcmps_fcc1,
    gen_op_fcmps_fcc2,
    gen_op_fcmps_fcc3,
};

static GenOpFunc * const gen_fcmpd[4] = {
    gen_op_fcmpd,
    gen_op_fcmpd_fcc1,
    gen_op_fcmpd_fcc2,
    gen_op_fcmpd_fcc3,
};
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078

static GenOpFunc * const gen_fcmpes[4] = {
    gen_op_fcmpes,
    gen_op_fcmpes_fcc1,
    gen_op_fcmpes_fcc2,
    gen_op_fcmpes_fcc3,
};

static GenOpFunc * const gen_fcmped[4] = {
    gen_op_fcmped,
    gen_op_fcmped_fcc1,
    gen_op_fcmped_fcc2,
    gen_op_fcmped_fcc3,
};

B
bellard 已提交
1079 1080
#endif

B
bellard 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
static int gen_trap_ifnofpu(DisasContext * dc)
{
#if !defined(CONFIG_USER_ONLY)
    if (!dc->fpu_enabled) {
        save_state(dc);
        gen_op_exception(TT_NFPU_INSN);
        dc->is_br = 1;
        return 1;
    }
#endif
    return 0;
}

B
bellard 已提交
1094
/* before an instruction, dc->pc must be static */
1095 1096 1097
static void disas_sparc_insn(DisasContext * dc)
{
    unsigned int insn, opc, rs1, rs2, rd;
1098

B
bellard 已提交
1099
    insn = ldl_code(dc->pc);
1100
    opc = GET_FIELD(insn, 0, 1);
1101

1102 1103
    rd = GET_FIELD(insn, 2, 6);
    switch (opc) {
B
blueswir1 已提交
1104 1105 1106 1107 1108
    case 0:                     /* branches/sethi */
        {
            unsigned int xop = GET_FIELD(insn, 7, 9);
            int32_t target;
            switch (xop) {
B
bellard 已提交
1109
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
            case 0x1:           /* V9 BPcc */
                {
                    int cc;

                    target = GET_FIELD_SP(insn, 0, 18);
                    target = sign_extend(target, 18);
                    target <<= 2;
                    cc = GET_FIELD_SP(insn, 20, 21);
                    if (cc == 0)
                        do_branch(dc, target, insn, 0);
                    else if (cc == 2)
                        do_branch(dc, target, insn, 1);
                    else
                        goto illegal_insn;
                    goto jmp_insn;
                }
            case 0x3:           /* V9 BPr */
                {
                    target = GET_FIELD_SP(insn, 0, 13) |
1129
                        (GET_FIELD_SP(insn, 20, 21) << 14);
B
blueswir1 已提交
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
                    target = sign_extend(target, 16);
                    target <<= 2;
                    rs1 = GET_FIELD(insn, 13, 17);
                    gen_movl_reg_T0(rs1);
                    do_branch_reg(dc, target, insn);
                    goto jmp_insn;
                }
            case 0x5:           /* V9 FBPcc */
                {
                    int cc = GET_FIELD_SP(insn, 20, 21);
B
bellard 已提交
1140 1141
                    if (gen_trap_ifnofpu(dc))
                        goto jmp_insn;
B
blueswir1 已提交
1142 1143 1144 1145 1146 1147
                    target = GET_FIELD_SP(insn, 0, 18);
                    target = sign_extend(target, 19);
                    target <<= 2;
                    do_fbranch(dc, target, insn, cc);
                    goto jmp_insn;
                }
1148
#else
B
blueswir1 已提交
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
            case 0x7:           /* CBN+x */
                {
                    goto ncp_insn;
                }
#endif
            case 0x2:           /* BN+x */
                {
                    target = GET_FIELD(insn, 10, 31);
                    target = sign_extend(target, 22);
                    target <<= 2;
                    do_branch(dc, target, insn, 0);
                    goto jmp_insn;
                }
            case 0x6:           /* FBN+x */
                {
B
bellard 已提交
1164 1165
                    if (gen_trap_ifnofpu(dc))
                        goto jmp_insn;
B
blueswir1 已提交
1166 1167 1168 1169 1170 1171 1172
                    target = GET_FIELD(insn, 10, 31);
                    target = sign_extend(target, 22);
                    target <<= 2;
                    do_fbranch(dc, target, insn, 0);
                    goto jmp_insn;
                }
            case 0x4:           /* SETHI */
B
bellard 已提交
1173 1174
#define OPTIM
#if defined(OPTIM)
B
blueswir1 已提交
1175
                if (rd) { // nop
B
bellard 已提交
1176
#endif
B
blueswir1 已提交
1177 1178 1179
                    uint32_t value = GET_FIELD(insn, 10, 31);
                    gen_movl_imm_T0(value << 10);
                    gen_movl_T0_reg(rd);
B
bellard 已提交
1180
#if defined(OPTIM)
B
blueswir1 已提交
1181
                }
B
bellard 已提交
1182
#endif
B
blueswir1 已提交
1183 1184 1185
                break;
            case 0x0:           /* UNIMPL */
            default:
B
bellard 已提交
1186
                goto illegal_insn;
B
blueswir1 已提交
1187 1188 1189 1190
            }
            break;
        }
        break;
1191
    case 1:
B
blueswir1 已提交
1192 1193
        /*CALL*/ {
            target_long target = GET_FIELDs(insn, 2, 31) << 2;
1194

B
bellard 已提交
1195
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1196 1197 1198 1199 1200
            if (dc->pc == (uint32_t)dc->pc) {
                gen_op_movl_T0_im(dc->pc);
            } else {
                gen_op_movq_T0_im64(dc->pc >> 32, dc->pc);
            }
B
bellard 已提交
1201
#else
B
blueswir1 已提交
1202
            gen_op_movl_T0_im(dc->pc);
B
bellard 已提交
1203
#endif
B
blueswir1 已提交
1204 1205
            gen_movl_T0_reg(15);
            target += dc->pc;
B
bellard 已提交
1206
            gen_mov_pc_npc(dc);
B
blueswir1 已提交
1207 1208 1209 1210 1211 1212 1213
            dc->npc = target;
        }
        goto jmp_insn;
    case 2:                     /* FPU & Logical Operations */
        {
            unsigned int xop = GET_FIELD(insn, 7, 12);
            if (xop == 0x3a) {  /* generate trap */
1214
                int cond;
B
bellard 已提交
1215

1216 1217
                rs1 = GET_FIELD(insn, 13, 17);
                gen_movl_reg_T0(rs1);
B
blueswir1 已提交
1218 1219
                if (IS_IMM) {
                    rs2 = GET_FIELD(insn, 25, 31);
B
bellard 已提交
1220
#if defined(OPTIM)
B
blueswir1 已提交
1221
                    if (rs2 != 0) {
B
bellard 已提交
1222
#endif
B
blueswir1 已提交
1223 1224
                        gen_movl_simm_T1(rs2);
                        gen_op_add_T1_T0();
B
bellard 已提交
1225
#if defined(OPTIM)
B
blueswir1 已提交
1226
                    }
B
bellard 已提交
1227
#endif
1228 1229
                } else {
                    rs2 = GET_FIELD(insn, 27, 31);
B
bellard 已提交
1230
#if defined(OPTIM)
B
blueswir1 已提交
1231
                    if (rs2 != 0) {
B
bellard 已提交
1232
#endif
B
blueswir1 已提交
1233 1234
                        gen_movl_reg_T1(rs2);
                        gen_op_add_T1_T0();
B
bellard 已提交
1235
#if defined(OPTIM)
B
blueswir1 已提交
1236
                    }
B
bellard 已提交
1237
#endif
1238 1239 1240
                }
                cond = GET_FIELD(insn, 3, 6);
                if (cond == 0x8) {
B
bellard 已提交
1241
                    save_state(dc);
1242
                    gen_op_trap_T0();
1243
                } else if (cond != 0) {
B
bellard 已提交
1244
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1245 1246 1247
                    /* V9 icc/xcc */
                    int cc = GET_FIELD_SP(insn, 11, 12);
                    flush_T2(dc);
B
bellard 已提交
1248
                    save_state(dc);
B
blueswir1 已提交
1249 1250 1251 1252 1253 1254
                    if (cc == 0)
                        gen_cond[0][cond]();
                    else if (cc == 2)
                        gen_cond[1][cond]();
                    else
                        goto illegal_insn;
B
bellard 已提交
1255
#else
B
blueswir1 已提交
1256
                    flush_T2(dc);
B
bellard 已提交
1257
                    save_state(dc);
B
blueswir1 已提交
1258
                    gen_cond[0][cond]();
B
bellard 已提交
1259
#endif
1260 1261
                    gen_op_trapcc_T0();
                }
B
bellard 已提交
1262 1263 1264 1265 1266
                gen_op_next_insn();
                gen_op_movl_T0_0();
                gen_op_exit_tb();
                dc->is_br = 1;
                goto jmp_insn;
1267 1268 1269 1270
            } else if (xop == 0x28) {
                rs1 = GET_FIELD(insn, 13, 17);
                switch(rs1) {
                case 0: /* rdy */
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
#ifndef TARGET_SPARC64
                case 0x01 ... 0x0e: /* undefined in the SPARCv8
                                       manual, rdy on the microSPARC
                                       II */
                case 0x0f:          /* stbar in the SPARCv8 manual,
                                       rdy on the microSPARC II */
                case 0x10 ... 0x1f: /* implementation-dependent in the
                                       SPARCv8 manual, rdy on the
                                       microSPARC II */
#endif
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, y));
1282 1283
                    gen_movl_T0_reg(rd);
                    break;
B
bellard 已提交
1284
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1285
                case 0x2: /* V9 rdccr */
B
bellard 已提交
1286 1287 1288
                    gen_op_rdccr();
                    gen_movl_T0_reg(rd);
                    break;
B
blueswir1 已提交
1289 1290
                case 0x3: /* V9 rdasi */
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, asi));
B
bellard 已提交
1291 1292
                    gen_movl_T0_reg(rd);
                    break;
B
blueswir1 已提交
1293
                case 0x4: /* V9 rdtick */
B
bellard 已提交
1294 1295 1296
                    gen_op_rdtick();
                    gen_movl_T0_reg(rd);
                    break;
B
blueswir1 已提交
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
                case 0x5: /* V9 rdpc */
                    if (dc->pc == (uint32_t)dc->pc) {
                        gen_op_movl_T0_im(dc->pc);
                    } else {
                        gen_op_movq_T0_im64(dc->pc >> 32, dc->pc);
                    }
                    gen_movl_T0_reg(rd);
                    break;
                case 0x6: /* V9 rdfprs */
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, fprs));
B
bellard 已提交
1307 1308
                    gen_movl_T0_reg(rd);
                    break;
1309 1310
                case 0xf: /* V9 membar */
                    break; /* no effect */
B
blueswir1 已提交
1311
                case 0x13: /* Graphics Status */
B
bellard 已提交
1312 1313
                    if (gen_trap_ifnofpu(dc))
                        goto jmp_insn;
B
blueswir1 已提交
1314
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, gsr));
B
bellard 已提交
1315 1316
                    gen_movl_T0_reg(rd);
                    break;
B
blueswir1 已提交
1317 1318
                case 0x17: /* Tick compare */
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, tick_cmpr));
B
bellard 已提交
1319 1320
                    gen_movl_T0_reg(rd);
                    break;
B
blueswir1 已提交
1321
                case 0x18: /* System tick */
1322
                    gen_op_rdstick();
B
bellard 已提交
1323 1324
                    gen_movl_T0_reg(rd);
                    break;
B
blueswir1 已提交
1325 1326
                case 0x19: /* System tick compare */
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, stick_cmpr));
B
bellard 已提交
1327 1328
                    gen_movl_T0_reg(rd);
                    break;
B
blueswir1 已提交
1329 1330 1331 1332 1333 1334
                case 0x10: /* Performance Control */
                case 0x11: /* Performance Instrumentation Counter */
                case 0x12: /* Dispatch Control */
                case 0x14: /* Softint set, WO */
                case 0x15: /* Softint clear, WO */
                case 0x16: /* Softint write */
B
bellard 已提交
1335 1336
#endif
                default:
1337 1338
                    goto illegal_insn;
                }
1339
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
1340
            } else if (xop == 0x29) { /* rdpsr / UA2005 rdhpr */
B
bellard 已提交
1341
#ifndef TARGET_SPARC64
B
blueswir1 已提交
1342 1343
                if (!supervisor(dc))
                    goto priv_insn;
1344
                gen_op_rdpsr();
B
blueswir1 已提交
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
#else
                if (!hypervisor(dc))
                    goto priv_insn;
                rs1 = GET_FIELD(insn, 13, 17);
                switch (rs1) {
                case 0: // hpstate
                    // gen_op_rdhpstate();
                    break;
                case 1: // htstate
                    // gen_op_rdhtstate();
                    break;
                case 3: // hintp
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, hintp));
                    break;
                case 5: // htba
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, htba));
                    break;
                case 6: // hver
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, hver));
                    break;
                case 31: // hstick_cmpr
                    gen_op_movl_env_T0(offsetof(CPUSPARCState, hstick_cmpr));
                    break;
                default:
                    goto illegal_insn;
                }
#endif
1372 1373
                gen_movl_T0_reg(rd);
                break;
B
bellard 已提交
1374
            } else if (xop == 0x2a) { /* rdwim / V9 rdpr */
B
blueswir1 已提交
1375 1376
                if (!supervisor(dc))
                    goto priv_insn;
B
bellard 已提交
1377 1378
#ifdef TARGET_SPARC64
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
                switch (rs1) {
                case 0: // tpc
                    gen_op_rdtpc();
                    break;
                case 1: // tnpc
                    gen_op_rdtnpc();
                    break;
                case 2: // tstate
                    gen_op_rdtstate();
                    break;
                case 3: // tt
                    gen_op_rdtt();
                    break;
                case 4: // tick
                    gen_op_rdtick();
                    break;
                case 5: // tba
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, tbr));
                    break;
                case 6: // pstate
                    gen_op_rdpstate();
                    break;
                case 7: // tl
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, tl));
                    break;
                case 8: // pil
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, psrpil));
                    break;
                case 9: // cwp
                    gen_op_rdcwp();
                    break;
                case 10: // cansave
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, cansave));
                    break;
                case 11: // canrestore
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, canrestore));
                    break;
                case 12: // cleanwin
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, cleanwin));
                    break;
                case 13: // otherwin
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, otherwin));
                    break;
                case 14: // wstate
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, wstate));
                    break;
B
blueswir1 已提交
1425 1426 1427 1428 1429 1430 1431 1432
                case 16: // UA2005 gl
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, gl));
                    break;
                case 26: // UA2005 strand status
                    if (!hypervisor(dc))
                        goto priv_insn;
                    gen_op_movl_T0_env(offsetof(CPUSPARCState, ssr));
                    break;
B
blueswir1 已提交
1433 1434 1435 1436 1437 1438 1439
                case 31: // ver
                    gen_op_movtl_T0_env(offsetof(CPUSPARCState, version));
                    break;
                case 15: // fq
                default:
                    goto illegal_insn;
                }
B
bellard 已提交
1440
#else
B
blueswir1 已提交
1441
                gen_op_movl_T0_env(offsetof(CPUSPARCState, wim));
B
bellard 已提交
1442
#endif
1443 1444
                gen_movl_T0_reg(rd);
                break;
B
bellard 已提交
1445 1446
            } else if (xop == 0x2b) { /* rdtbr / V9 flushw */
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1447
                gen_op_flushw();
B
bellard 已提交
1448
#else
B
blueswir1 已提交
1449 1450 1451
                if (!supervisor(dc))
                    goto priv_insn;
                gen_op_movtl_T0_env(offsetof(CPUSPARCState, tbr));
1452
                gen_movl_T0_reg(rd);
B
bellard 已提交
1453
#endif
1454 1455
                break;
#endif
B
blueswir1 已提交
1456
            } else if (xop == 0x34) {   /* FPU Operations */
B
bellard 已提交
1457 1458
                if (gen_trap_ifnofpu(dc))
                    goto jmp_insn;
B
blueswir1 已提交
1459
                gen_op_clear_ieee_excp_and_FTT();
1460
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
                rs2 = GET_FIELD(insn, 27, 31);
                xop = GET_FIELD(insn, 18, 26);
                switch (xop) {
                    case 0x1: /* fmovs */
                        gen_op_load_fpr_FT0(rs2);
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x5: /* fnegs */
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fnegs();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x9: /* fabss */
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fabss();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x29: /* fsqrts */
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fsqrts();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x2a: /* fsqrtd */
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fsqrtd();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x2b: /* fsqrtq */
                        goto nfpu_insn;
                    case 0x41:
                        gen_op_load_fpr_FT0(rs1);
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fadds();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x42:
                        gen_op_load_fpr_DT0(DFPREG(rs1));
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_faddd();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x43: /* faddq */
                        goto nfpu_insn;
                    case 0x45:
                        gen_op_load_fpr_FT0(rs1);
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fsubs();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x46:
                        gen_op_load_fpr_DT0(DFPREG(rs1));
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fsubd();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x47: /* fsubq */
                        goto nfpu_insn;
                    case 0x49:
                        gen_op_load_fpr_FT0(rs1);
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fmuls();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x4a:
                        gen_op_load_fpr_DT0(DFPREG(rs1));
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fmuld();
                        gen_op_store_DT0_fpr(rd);
                        break;
                    case 0x4b: /* fmulq */
                        goto nfpu_insn;
                    case 0x4d:
                        gen_op_load_fpr_FT0(rs1);
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fdivs();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x4e:
                        gen_op_load_fpr_DT0(DFPREG(rs1));
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fdivd();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x4f: /* fdivq */
                        goto nfpu_insn;
                    case 0x69:
                        gen_op_load_fpr_FT0(rs1);
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fsmuld();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x6e: /* fdmulq */
                        goto nfpu_insn;
                    case 0xc4:
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fitos();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0xc6:
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fdtos();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0xc7: /* fqtos */
                        goto nfpu_insn;
                    case 0xc8:
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fitod();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0xc9:
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fstod();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0xcb: /* fqtod */
                        goto nfpu_insn;
                    case 0xcc: /* fitoq */
                        goto nfpu_insn;
                    case 0xcd: /* fstoq */
                        goto nfpu_insn;
                    case 0xce: /* fdtoq */
                        goto nfpu_insn;
                    case 0xd1:
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fstoi();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0xd2:
                        gen_op_load_fpr_DT1(rs2);
                        gen_op_fdtoi();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0xd3: /* fqtoi */
                        goto nfpu_insn;
B
bellard 已提交
1596
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
                    case 0x2: /* V9 fmovd */
                        gen_op_load_fpr_DT0(DFPREG(rs2));
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x6: /* V9 fnegd */
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fnegd();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0xa: /* V9 fabsd */
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fabsd();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x81: /* V9 fstox */
                        gen_op_load_fpr_FT1(rs2);
                        gen_op_fstox();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x82: /* V9 fdtox */
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fdtox();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x84: /* V9 fxtos */
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fxtos();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x88: /* V9 fxtod */
                        gen_op_load_fpr_DT1(DFPREG(rs2));
                        gen_op_fxtod();
                        gen_op_store_DT0_fpr(DFPREG(rd));
                        break;
                    case 0x3: /* V9 fmovq */
                    case 0x7: /* V9 fnegq */
                    case 0xb: /* V9 fabsq */
                    case 0x83: /* V9 fqtox */
                    case 0x8c: /* V9 fxtoq */
                        goto nfpu_insn;
#endif
                    default:
                        goto illegal_insn;
                }
            } else if (xop == 0x35) {   /* FPU Operations */
B
bellard 已提交
1642
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1643
                int cond;
B
bellard 已提交
1644
#endif
B
bellard 已提交
1645 1646
                if (gen_trap_ifnofpu(dc))
                    goto jmp_insn;
B
blueswir1 已提交
1647
                gen_op_clear_ieee_excp_and_FTT();
1648
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
1649 1650
                rs2 = GET_FIELD(insn, 27, 31);
                xop = GET_FIELD(insn, 18, 26);
B
bellard 已提交
1651
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
                if ((xop & 0x11f) == 0x005) { // V9 fmovsr
                    cond = GET_FIELD_SP(insn, 14, 17);
                    gen_op_load_fpr_FT0(rd);
                    gen_op_load_fpr_FT1(rs2);
                    rs1 = GET_FIELD(insn, 13, 17);
                    gen_movl_reg_T0(rs1);
                    flush_T2(dc);
                    gen_cond_reg(cond);
                    gen_op_fmovs_cc();
                    gen_op_store_FT0_fpr(rd);
                    break;
                } else if ((xop & 0x11f) == 0x006) { // V9 fmovdr
                    cond = GET_FIELD_SP(insn, 14, 17);
                    gen_op_load_fpr_DT0(rd);
                    gen_op_load_fpr_DT1(rs2);
                    flush_T2(dc);
                    rs1 = GET_FIELD(insn, 13, 17);
                    gen_movl_reg_T0(rs1);
                    gen_cond_reg(cond);
                    gen_op_fmovs_cc();
                    gen_op_store_DT0_fpr(rd);
                    break;
                } else if ((xop & 0x11f) == 0x007) { // V9 fmovqr
                    goto nfpu_insn;
                }
#endif
                switch (xop) {
B
bellard 已提交
1679
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803
                    case 0x001: /* V9 fmovscc %fcc0 */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_FT0(rd);
                        gen_op_load_fpr_FT1(rs2);
                        flush_T2(dc);
                        gen_fcond[0][cond]();
                        gen_op_fmovs_cc();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x002: /* V9 fmovdcc %fcc0 */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_DT0(rd);
                        gen_op_load_fpr_DT1(rs2);
                        flush_T2(dc);
                        gen_fcond[0][cond]();
                        gen_op_fmovd_cc();
                        gen_op_store_DT0_fpr(rd);
                        break;
                    case 0x003: /* V9 fmovqcc %fcc0 */
                        goto nfpu_insn;
                    case 0x041: /* V9 fmovscc %fcc1 */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_FT0(rd);
                        gen_op_load_fpr_FT1(rs2);
                        flush_T2(dc);
                        gen_fcond[1][cond]();
                        gen_op_fmovs_cc();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x042: /* V9 fmovdcc %fcc1 */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_DT0(rd);
                        gen_op_load_fpr_DT1(rs2);
                        flush_T2(dc);
                        gen_fcond[1][cond]();
                        gen_op_fmovd_cc();
                        gen_op_store_DT0_fpr(rd);
                        break;
                    case 0x043: /* V9 fmovqcc %fcc1 */
                        goto nfpu_insn;
                    case 0x081: /* V9 fmovscc %fcc2 */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_FT0(rd);
                        gen_op_load_fpr_FT1(rs2);
                        flush_T2(dc);
                        gen_fcond[2][cond]();
                        gen_op_fmovs_cc();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x082: /* V9 fmovdcc %fcc2 */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_DT0(rd);
                        gen_op_load_fpr_DT1(rs2);
                        flush_T2(dc);
                        gen_fcond[2][cond]();
                        gen_op_fmovd_cc();
                        gen_op_store_DT0_fpr(rd);
                        break;
                    case 0x083: /* V9 fmovqcc %fcc2 */
                        goto nfpu_insn;
                    case 0x0c1: /* V9 fmovscc %fcc3 */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_FT0(rd);
                        gen_op_load_fpr_FT1(rs2);
                        flush_T2(dc);
                        gen_fcond[3][cond]();
                        gen_op_fmovs_cc();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x0c2: /* V9 fmovdcc %fcc3 */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_DT0(rd);
                        gen_op_load_fpr_DT1(rs2);
                        flush_T2(dc);
                        gen_fcond[3][cond]();
                        gen_op_fmovd_cc();
                        gen_op_store_DT0_fpr(rd);
                        break;
                    case 0x0c3: /* V9 fmovqcc %fcc3 */
                        goto nfpu_insn;
                    case 0x101: /* V9 fmovscc %icc */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_FT0(rd);
                        gen_op_load_fpr_FT1(rs2);
                        flush_T2(dc);
                        gen_cond[0][cond]();
                        gen_op_fmovs_cc();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x102: /* V9 fmovdcc %icc */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_DT0(rd);
                        gen_op_load_fpr_DT1(rs2);
                        flush_T2(dc);
                        gen_cond[0][cond]();
                        gen_op_fmovd_cc();
                        gen_op_store_DT0_fpr(rd);
                        break;
                    case 0x103: /* V9 fmovqcc %icc */
                        goto nfpu_insn;
                    case 0x181: /* V9 fmovscc %xcc */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_FT0(rd);
                        gen_op_load_fpr_FT1(rs2);
                        flush_T2(dc);
                        gen_cond[1][cond]();
                        gen_op_fmovs_cc();
                        gen_op_store_FT0_fpr(rd);
                        break;
                    case 0x182: /* V9 fmovdcc %xcc */
                        cond = GET_FIELD_SP(insn, 14, 17);
                        gen_op_load_fpr_DT0(rd);
                        gen_op_load_fpr_DT1(rs2);
                        flush_T2(dc);
                        gen_cond[1][cond]();
                        gen_op_fmovd_cc();
                        gen_op_store_DT0_fpr(rd);
                        break;
                    case 0x183: /* V9 fmovqcc %xcc */
                        goto nfpu_insn;
#endif
                    case 0x51: /* V9 %fcc */
                        gen_op_load_fpr_FT0(rs1);
                        gen_op_load_fpr_FT1(rs2);
B
bellard 已提交
1804
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1805
                        gen_fcmps[rd & 3]();
B
bellard 已提交
1806
#else
B
blueswir1 已提交
1807
                        gen_op_fcmps();
B
bellard 已提交
1808
#endif
B
blueswir1 已提交
1809 1810 1811 1812
                        break;
                    case 0x52: /* V9 %fcc */
                        gen_op_load_fpr_DT0(DFPREG(rs1));
                        gen_op_load_fpr_DT1(DFPREG(rs2));
B
bellard 已提交
1813
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1814
                        gen_fcmpd[rd & 3]();
B
bellard 已提交
1815
#else
B
blueswir1 已提交
1816 1817 1818 1819 1820 1821 1822 1823
                        gen_op_fcmpd();
#endif
                        break;
                    case 0x53: /* fcmpq */
                        goto nfpu_insn;
                    case 0x55: /* fcmpes, V9 %fcc */
                        gen_op_load_fpr_FT0(rs1);
                        gen_op_load_fpr_FT1(rs2);
B
bellard 已提交
1824
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1825
                        gen_fcmpes[rd & 3]();
B
bellard 已提交
1826
#else
B
blueswir1 已提交
1827
                        gen_op_fcmpes();
B
bellard 已提交
1828
#endif
B
blueswir1 已提交
1829 1830 1831 1832
                        break;
                    case 0x56: /* fcmped, V9 %fcc */
                        gen_op_load_fpr_DT0(DFPREG(rs1));
                        gen_op_load_fpr_DT1(DFPREG(rs2));
B
bellard 已提交
1833
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1834
                        gen_fcmped[rd & 3]();
B
bellard 已提交
1835
#else
B
blueswir1 已提交
1836 1837 1838 1839 1840 1841 1842 1843
                        gen_op_fcmped();
#endif
                        break;
                    case 0x57: /* fcmpeq */
                        goto nfpu_insn;
                    default:
                        goto illegal_insn;
                }
B
bellard 已提交
1844
#if defined(OPTIM)
B
blueswir1 已提交
1845 1846
            } else if (xop == 0x2) {
                // clr/mov shortcut
B
bellard 已提交
1847 1848

                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
                if (rs1 == 0) {
                    // or %g0, x, y -> mov T1, x; mov y, T1
                    if (IS_IMM) {       /* immediate */
                        rs2 = GET_FIELDs(insn, 19, 31);
                        gen_movl_simm_T1(rs2);
                    } else {            /* register */
                        rs2 = GET_FIELD(insn, 27, 31);
                        gen_movl_reg_T1(rs2);
                    }
                    gen_movl_T1_reg(rd);
                } else {
                    gen_movl_reg_T0(rs1);
                    if (IS_IMM) {       /* immediate */
                        // or x, #0, y -> mov T1, x; mov y, T1
                        rs2 = GET_FIELDs(insn, 19, 31);
                        if (rs2 != 0) {
                            gen_movl_simm_T1(rs2);
                            gen_op_or_T1_T0();
                        }
                    } else {            /* register */
                        // or x, %g0, y -> mov T1, x; mov y, T1
                        rs2 = GET_FIELD(insn, 27, 31);
                        if (rs2 != 0) {
                            gen_movl_reg_T1(rs2);
                            gen_op_or_T1_T0();
                        }
                    }
                    gen_movl_T0_reg(rd);
                }
B
bellard 已提交
1878 1879
#endif
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1880
            } else if (xop == 0x25) { /* sll, V9 sllx */
B
bellard 已提交
1881
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
1882 1883
                gen_movl_reg_T0(rs1);
                if (IS_IMM) {   /* immediate */
B
bellard 已提交
1884 1885
                    rs2 = GET_FIELDs(insn, 20, 31);
                    gen_movl_simm_T1(rs2);
B
blueswir1 已提交
1886
                } else {                /* register */
B
bellard 已提交
1887 1888 1889
                    rs2 = GET_FIELD(insn, 27, 31);
                    gen_movl_reg_T1(rs2);
                }
B
blueswir1 已提交
1890 1891 1892 1893 1894 1895
                if (insn & (1 << 12))
                    gen_op_sllx();
                else
                    gen_op_sll();
                gen_movl_T0_reg(rd);
            } else if (xop == 0x26) { /* srl, V9 srlx */
B
bellard 已提交
1896
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
1897 1898
                gen_movl_reg_T0(rs1);
                if (IS_IMM) {   /* immediate */
B
bellard 已提交
1899 1900
                    rs2 = GET_FIELDs(insn, 20, 31);
                    gen_movl_simm_T1(rs2);
B
blueswir1 已提交
1901
                } else {                /* register */
B
bellard 已提交
1902 1903 1904
                    rs2 = GET_FIELD(insn, 27, 31);
                    gen_movl_reg_T1(rs2);
                }
B
blueswir1 已提交
1905 1906 1907 1908 1909 1910
                if (insn & (1 << 12))
                    gen_op_srlx();
                else
                    gen_op_srl();
                gen_movl_T0_reg(rd);
            } else if (xop == 0x27) { /* sra, V9 srax */
B
bellard 已提交
1911
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
1912 1913
                gen_movl_reg_T0(rs1);
                if (IS_IMM) {   /* immediate */
B
bellard 已提交
1914 1915
                    rs2 = GET_FIELDs(insn, 20, 31);
                    gen_movl_simm_T1(rs2);
B
blueswir1 已提交
1916
                } else {                /* register */
B
bellard 已提交
1917 1918 1919
                    rs2 = GET_FIELD(insn, 27, 31);
                    gen_movl_reg_T1(rs2);
                }
B
blueswir1 已提交
1920 1921 1922 1923 1924
                if (insn & (1 << 12))
                    gen_op_srax();
                else
                    gen_op_sra();
                gen_movl_T0_reg(rd);
B
bellard 已提交
1925
#endif
1926
            } else if (xop < 0x36) {
B
bellard 已提交
1927
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
1928 1929
                gen_movl_reg_T0(rs1);
                if (IS_IMM) {   /* immediate */
1930
                    rs2 = GET_FIELDs(insn, 19, 31);
B
bellard 已提交
1931
                    gen_movl_simm_T1(rs2);
B
blueswir1 已提交
1932
                } else {                /* register */
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
                    rs2 = GET_FIELD(insn, 27, 31);
                    gen_movl_reg_T1(rs2);
                }
                if (xop < 0x20) {
                    switch (xop & ~0x10) {
                    case 0x0:
                        if (xop & 0x10)
                            gen_op_add_T1_T0_cc();
                        else
                            gen_op_add_T1_T0();
                        break;
                    case 0x1:
                        gen_op_and_T1_T0();
                        if (xop & 0x10)
                            gen_op_logic_T0_cc();
                        break;
                    case 0x2:
B
blueswir1 已提交
1950 1951 1952 1953
                        gen_op_or_T1_T0();
                        if (xop & 0x10)
                            gen_op_logic_T0_cc();
                        break;
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
                    case 0x3:
                        gen_op_xor_T1_T0();
                        if (xop & 0x10)
                            gen_op_logic_T0_cc();
                        break;
                    case 0x4:
                        if (xop & 0x10)
                            gen_op_sub_T1_T0_cc();
                        else
                            gen_op_sub_T1_T0();
                        break;
                    case 0x5:
                        gen_op_andn_T1_T0();
                        if (xop & 0x10)
                            gen_op_logic_T0_cc();
                        break;
                    case 0x6:
                        gen_op_orn_T1_T0();
                        if (xop & 0x10)
                            gen_op_logic_T0_cc();
                        break;
                    case 0x7:
                        gen_op_xnor_T1_T0();
                        if (xop & 0x10)
                            gen_op_logic_T0_cc();
                        break;
                    case 0x8:
                        if (xop & 0x10)
1982 1983 1984
                            gen_op_addx_T1_T0_cc();
                        else
                            gen_op_addx_T1_T0();
1985
                        break;
P
pbrook 已提交
1986
#ifdef TARGET_SPARC64
B
blueswir1 已提交
1987
                    case 0x9: /* V9 mulx */
P
pbrook 已提交
1988 1989 1990
                        gen_op_mulx_T1_T0();
                        break;
#endif
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
                    case 0xa:
                        gen_op_umul_T1_T0();
                        if (xop & 0x10)
                            gen_op_logic_T0_cc();
                        break;
                    case 0xb:
                        gen_op_smul_T1_T0();
                        if (xop & 0x10)
                            gen_op_logic_T0_cc();
                        break;
                    case 0xc:
                        if (xop & 0x10)
2003 2004 2005
                            gen_op_subx_T1_T0_cc();
                        else
                            gen_op_subx_T1_T0();
2006
                        break;
P
pbrook 已提交
2007
#ifdef TARGET_SPARC64
B
blueswir1 已提交
2008
                    case 0xd: /* V9 udivx */
P
pbrook 已提交
2009 2010 2011
                        gen_op_udivx_T1_T0();
                        break;
#endif
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
                    case 0xe:
                        gen_op_udiv_T1_T0();
                        if (xop & 0x10)
                            gen_op_div_cc();
                        break;
                    case 0xf:
                        gen_op_sdiv_T1_T0();
                        if (xop & 0x10)
                            gen_op_div_cc();
                        break;
                    default:
                        goto illegal_insn;
                    }
B
blueswir1 已提交
2025
                    gen_movl_T0_reg(rd);
2026 2027
                } else {
                    switch (xop) {
B
blueswir1 已提交
2028 2029 2030 2031 2032 2033 2034 2035 2036
                    case 0x20: /* taddcc */
                        gen_op_tadd_T1_T0_cc();
                        gen_movl_T0_reg(rd);
                        break;
                    case 0x21: /* tsubcc */
                        gen_op_tsub_T1_T0_cc();
                        gen_movl_T0_reg(rd);
                        break;
                    case 0x22: /* taddcctv */
2037
                        save_state(dc);
B
blueswir1 已提交
2038 2039 2040 2041
                        gen_op_tadd_T1_T0_ccTV();
                        gen_movl_T0_reg(rd);
                        break;
                    case 0x23: /* tsubcctv */
2042
                        save_state(dc);
B
blueswir1 已提交
2043 2044 2045
                        gen_op_tsub_T1_T0_ccTV();
                        gen_movl_T0_reg(rd);
                        break;
2046 2047 2048 2049
                    case 0x24: /* mulscc */
                        gen_op_mulscc_T1_T0();
                        gen_movl_T0_reg(rd);
                        break;
B
bellard 已提交
2050
#ifndef TARGET_SPARC64
B
blueswir1 已提交
2051 2052
                    case 0x25:  /* sll */
                        gen_op_sll();
2053 2054
                        gen_movl_T0_reg(rd);
                        break;
B
bellard 已提交
2055
                    case 0x26:  /* srl */
B
blueswir1 已提交
2056
                        gen_op_srl();
2057 2058
                        gen_movl_T0_reg(rd);
                        break;
B
bellard 已提交
2059
                    case 0x27:  /* sra */
B
blueswir1 已提交
2060
                        gen_op_sra();
2061 2062
                        gen_movl_T0_reg(rd);
                        break;
B
bellard 已提交
2063
#endif
2064 2065 2066
                    case 0x30:
                        {
                            switch(rd) {
B
bellard 已提交
2067
                            case 0: /* wry */
B
blueswir1 已提交
2068 2069
                                gen_op_xor_T1_T0();
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, y));
2070
                                break;
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
#ifndef TARGET_SPARC64
                            case 0x01 ... 0x0f: /* undefined in the
                                                   SPARCv8 manual, nop
                                                   on the microSPARC
                                                   II */
                            case 0x10 ... 0x1f: /* implementation-dependent
                                                   in the SPARCv8
                                                   manual, nop on the
                                                   microSPARC II */
                                break;
#else
B
blueswir1 已提交
2082
                            case 0x2: /* V9 wrccr */
B
blueswir1 已提交
2083
                                gen_op_xor_T1_T0();
B
bellard 已提交
2084
                                gen_op_wrccr();
B
blueswir1 已提交
2085 2086
                                break;
                            case 0x3: /* V9 wrasi */
B
blueswir1 已提交
2087
                                gen_op_xor_T1_T0();
B
blueswir1 已提交
2088 2089 2090 2091 2092
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, asi));
                                break;
                            case 0x6: /* V9 wrfprs */
                                gen_op_xor_T1_T0();
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, fprs));
2093 2094 2095 2096 2097
                                save_state(dc);
                                gen_op_next_insn();
                                gen_op_movl_T0_0();
                                gen_op_exit_tb();
                                dc->is_br = 1;
B
blueswir1 已提交
2098 2099
                                break;
                            case 0xf: /* V9 sir, nop if user */
B
bellard 已提交
2100
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
2101 2102
                                if (supervisor(dc))
                                    gen_op_sir();
B
bellard 已提交
2103
#endif
B
blueswir1 已提交
2104 2105
                                break;
                            case 0x13: /* Graphics Status */
B
bellard 已提交
2106 2107
                                if (gen_trap_ifnofpu(dc))
                                    goto jmp_insn;
B
blueswir1 已提交
2108
                                gen_op_xor_T1_T0();
B
blueswir1 已提交
2109 2110 2111
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, gsr));
                                break;
                            case 0x17: /* Tick compare */
B
bellard 已提交
2112
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
2113 2114
                                if (!supervisor(dc))
                                    goto illegal_insn;
B
bellard 已提交
2115
#endif
B
blueswir1 已提交
2116
                                gen_op_xor_T1_T0();
2117 2118
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, tick_cmpr));
                                gen_op_wrtick_cmpr();
B
blueswir1 已提交
2119 2120
                                break;
                            case 0x18: /* System tick */
B
bellard 已提交
2121
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
2122 2123
                                if (!supervisor(dc))
                                    goto illegal_insn;
B
bellard 已提交
2124
#endif
B
blueswir1 已提交
2125
                                gen_op_xor_T1_T0();
2126
                                gen_op_wrstick();
B
blueswir1 已提交
2127 2128
                                break;
                            case 0x19: /* System tick compare */
B
bellard 已提交
2129
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
2130 2131
                                if (!supervisor(dc))
                                    goto illegal_insn;
B
bellard 已提交
2132
#endif
B
blueswir1 已提交
2133
                                gen_op_xor_T1_T0();
2134 2135
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, stick_cmpr));
                                gen_op_wrstick_cmpr();
B
blueswir1 已提交
2136
                                break;
B
bellard 已提交
2137

B
blueswir1 已提交
2138 2139 2140 2141 2142 2143
                            case 0x10: /* Performance Control */
                            case 0x11: /* Performance Instrumentation Counter */
                            case 0x12: /* Dispatch Control */
                            case 0x14: /* Softint set */
                            case 0x15: /* Softint clear */
                            case 0x16: /* Softint write */
B
bellard 已提交
2144
#endif
B
bellard 已提交
2145
                            default:
2146 2147 2148 2149
                                goto illegal_insn;
                            }
                        }
                        break;
2150
#if !defined(CONFIG_USER_ONLY)
2151
                    case 0x31: /* wrpsr, V9 saved, restored */
2152
                        {
B
blueswir1 已提交
2153 2154
                            if (!supervisor(dc))
                                goto priv_insn;
B
bellard 已提交
2155
#ifdef TARGET_SPARC64
B
blueswir1 已提交
2156 2157 2158 2159 2160 2161 2162
                            switch (rd) {
                            case 0:
                                gen_op_saved();
                                break;
                            case 1:
                                gen_op_restored();
                                break;
B
blueswir1 已提交
2163 2164 2165 2166 2167
                            case 2: /* UA2005 allclean */
                            case 3: /* UA2005 otherw */
                            case 4: /* UA2005 normalw */
                            case 5: /* UA2005 invalw */
                                // XXX
B
blueswir1 已提交
2168
                            default:
B
bellard 已提交
2169 2170 2171
                                goto illegal_insn;
                            }
#else
2172 2173
                            gen_op_xor_T1_T0();
                            gen_op_wrpsr();
B
bellard 已提交
2174 2175
                            save_state(dc);
                            gen_op_next_insn();
B
blueswir1 已提交
2176 2177 2178
                            gen_op_movl_T0_0();
                            gen_op_exit_tb();
                            dc->is_br = 1;
B
bellard 已提交
2179
#endif
2180 2181
                        }
                        break;
2182
                    case 0x32: /* wrwim, V9 wrpr */
2183
                        {
B
blueswir1 已提交
2184 2185
                            if (!supervisor(dc))
                                goto priv_insn;
2186
                            gen_op_xor_T1_T0();
B
bellard 已提交
2187
#ifdef TARGET_SPARC64
B
blueswir1 已提交
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
                            switch (rd) {
                            case 0: // tpc
                                gen_op_wrtpc();
                                break;
                            case 1: // tnpc
                                gen_op_wrtnpc();
                                break;
                            case 2: // tstate
                                gen_op_wrtstate();
                                break;
                            case 3: // tt
                                gen_op_wrtt();
                                break;
                            case 4: // tick
                                gen_op_wrtick();
                                break;
                            case 5: // tba
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, tbr));
                                break;
                            case 6: // pstate
                                gen_op_wrpstate();
P
pbrook 已提交
2209 2210 2211 2212 2213
                                save_state(dc);
                                gen_op_next_insn();
                                gen_op_movl_T0_0();
                                gen_op_exit_tb();
                                dc->is_br = 1;
B
blueswir1 已提交
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238
                                break;
                            case 7: // tl
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, tl));
                                break;
                            case 8: // pil
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, psrpil));
                                break;
                            case 9: // cwp
                                gen_op_wrcwp();
                                break;
                            case 10: // cansave
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, cansave));
                                break;
                            case 11: // canrestore
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, canrestore));
                                break;
                            case 12: // cleanwin
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, cleanwin));
                                break;
                            case 13: // otherwin
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, otherwin));
                                break;
                            case 14: // wstate
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, wstate));
                                break;
B
blueswir1 已提交
2239 2240 2241 2242 2243 2244 2245 2246
                            case 16: // UA2005 gl
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, gl));
                                break;
                            case 26: // UA2005 strand status
                                if (!hypervisor(dc))
                                    goto priv_insn;
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, ssr));
                                break;
B
blueswir1 已提交
2247 2248 2249
                            default:
                                goto illegal_insn;
                            }
B
bellard 已提交
2250
#else
B
blueswir1 已提交
2251
                            gen_op_wrwim();
B
bellard 已提交
2252
#endif
2253 2254
                        }
                        break;
B
blueswir1 已提交
2255
                    case 0x33: /* wrtbr, UA2005 wrhpr */
2256
                        {
B
blueswir1 已提交
2257
#ifndef TARGET_SPARC64
B
blueswir1 已提交
2258 2259
                            if (!supervisor(dc))
                                goto priv_insn;
2260
                            gen_op_xor_T1_T0();
B
blueswir1 已提交
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
                            gen_op_movtl_env_T0(offsetof(CPUSPARCState, tbr));
#else
                            if (!hypervisor(dc))
                                goto priv_insn;
                            gen_op_xor_T1_T0();
                            switch (rd) {
                            case 0: // hpstate
                                // XXX gen_op_wrhpstate();
                                save_state(dc);
                                gen_op_next_insn();
                                gen_op_movl_T0_0();
                                gen_op_exit_tb();
                                dc->is_br = 1;
                                break;
                            case 1: // htstate
                                // XXX gen_op_wrhtstate();
                                break;
                            case 3: // hintp
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, hintp));
                                break;
                            case 5: // htba
                                gen_op_movl_env_T0(offsetof(CPUSPARCState, htba));
                                break;
                            case 31: // hstick_cmpr
2285 2286
                                gen_op_movtl_env_T0(offsetof(CPUSPARCState, hstick_cmpr));
                                gen_op_wrhstick_cmpr();
B
blueswir1 已提交
2287 2288 2289 2290 2291 2292
                                break;
                            case 6: // hver readonly
                            default:
                                goto illegal_insn;
                            }
#endif
2293 2294 2295
                        }
                        break;
#endif
B
bellard 已提交
2296
#ifdef TARGET_SPARC64
B
blueswir1 已提交
2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
                    case 0x2c: /* V9 movcc */
                        {
                            int cc = GET_FIELD_SP(insn, 11, 12);
                            int cond = GET_FIELD_SP(insn, 14, 17);
                            if (IS_IMM) {       /* immediate */
                                rs2 = GET_FIELD_SPs(insn, 0, 10);
                                gen_movl_simm_T1(rs2);
                            }
                            else {
                                rs2 = GET_FIELD_SP(insn, 0, 4);
                                gen_movl_reg_T1(rs2);
                            }
                            gen_movl_reg_T0(rd);
                            flush_T2(dc);
                            if (insn & (1 << 18)) {
                                if (cc == 0)
                                    gen_cond[0][cond]();
                                else if (cc == 2)
                                    gen_cond[1][cond]();
                                else
                                    goto illegal_insn;
                            } else {
                                gen_fcond[cc][cond]();
                            }
                            gen_op_mov_cc();
                            gen_movl_T0_reg(rd);
                            break;
                        }
                    case 0x2d: /* V9 sdivx */
B
bellard 已提交
2326
                        gen_op_sdivx_T1_T0();
B
blueswir1 已提交
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
                        gen_movl_T0_reg(rd);
                        break;
                    case 0x2e: /* V9 popc */
                        {
                            if (IS_IMM) {       /* immediate */
                                rs2 = GET_FIELD_SPs(insn, 0, 12);
                                gen_movl_simm_T1(rs2);
                                // XXX optimize: popc(constant)
                            }
                            else {
                                rs2 = GET_FIELD_SP(insn, 0, 4);
                                gen_movl_reg_T1(rs2);
                            }
                            gen_op_popc();
                            gen_movl_T0_reg(rd);
                        }
                    case 0x2f: /* V9 movr */
                        {
                            int cond = GET_FIELD_SP(insn, 10, 12);
                            rs1 = GET_FIELD(insn, 13, 17);
                            flush_T2(dc);
                            gen_movl_reg_T0(rs1);
                            gen_cond_reg(cond);
                            if (IS_IMM) {       /* immediate */
                                rs2 = GET_FIELD_SPs(insn, 0, 9);
                                gen_movl_simm_T1(rs2);
                            }
                            else {
                                rs2 = GET_FIELD_SP(insn, 0, 4);
                                gen_movl_reg_T1(rs2);
                            }
                            gen_movl_reg_T0(rd);
                            gen_op_mov_cc();
                            gen_movl_T0_reg(rd);
                            break;
                        }
#endif
                    default:
                        goto illegal_insn;
                    }
                }
2368 2369 2370 2371 2372
            } else if (xop == 0x36) { /* UltraSparc shutdown, VIS, V8 CPop1 */
#ifdef TARGET_SPARC64
                int opf = GET_FIELD_SP(insn, 5, 13);
                rs1 = GET_FIELD(insn, 13, 17);
                rs2 = GET_FIELD(insn, 27, 31);
B
blueswir1 已提交
2373 2374
                if (gen_trap_ifnofpu(dc))
                    goto jmp_insn;
2375 2376

                switch (opf) {
B
blueswir1 已提交
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
                case 0x000: /* VIS I edge8cc */
                case 0x001: /* VIS II edge8n */
                case 0x002: /* VIS I edge8lcc */
                case 0x003: /* VIS II edge8ln */
                case 0x004: /* VIS I edge16cc */
                case 0x005: /* VIS II edge16n */
                case 0x006: /* VIS I edge16lcc */
                case 0x007: /* VIS II edge16ln */
                case 0x008: /* VIS I edge32cc */
                case 0x009: /* VIS II edge32n */
                case 0x00a: /* VIS I edge32lcc */
                case 0x00b: /* VIS II edge32ln */
                    // XXX
                    goto illegal_insn;
                case 0x010: /* VIS I array8 */
                    gen_movl_reg_T0(rs1);
                    gen_movl_reg_T1(rs2);
                    gen_op_array8();
                    gen_movl_T0_reg(rd);
                    break;
                case 0x012: /* VIS I array16 */
                    gen_movl_reg_T0(rs1);
                    gen_movl_reg_T1(rs2);
                    gen_op_array16();
                    gen_movl_T0_reg(rd);
                    break;
                case 0x014: /* VIS I array32 */
                    gen_movl_reg_T0(rs1);
                    gen_movl_reg_T1(rs2);
                    gen_op_array32();
                    gen_movl_T0_reg(rd);
                    break;
2409 2410 2411 2412 2413 2414
                case 0x018: /* VIS I alignaddr */
                    gen_movl_reg_T0(rs1);
                    gen_movl_reg_T1(rs2);
                    gen_op_alignaddr();
                    gen_movl_T0_reg(rd);
                    break;
B
blueswir1 已提交
2415
                case 0x019: /* VIS II bmask */
2416 2417
                case 0x01a: /* VIS I alignaddrl */
                    // XXX
B
blueswir1 已提交
2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429
                    goto illegal_insn;
                case 0x020: /* VIS I fcmple16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fcmple16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x022: /* VIS I fcmpne16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fcmpne16();
                    gen_op_store_DT0_fpr(rd);
2430
                    break;
B
blueswir1 已提交
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
                case 0x024: /* VIS I fcmple32 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fcmple32();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x026: /* VIS I fcmpne32 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fcmpne32();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x028: /* VIS I fcmpgt16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fcmpgt16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x02a: /* VIS I fcmpeq16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fcmpeq16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x02c: /* VIS I fcmpgt32 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fcmpgt32();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x02e: /* VIS I fcmpeq32 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fcmpeq32();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x031: /* VIS I fmul8x16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fmul8x16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x033: /* VIS I fmul8x16au */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fmul8x16au();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x035: /* VIS I fmul8x16al */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fmul8x16al();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x036: /* VIS I fmul8sux16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fmul8sux16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x037: /* VIS I fmul8ulx16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fmul8ulx16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x038: /* VIS I fmuld8sux16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fmuld8sux16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x039: /* VIS I fmuld8ulx16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fmuld8ulx16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x03a: /* VIS I fpack32 */
                case 0x03b: /* VIS I fpack16 */
                case 0x03d: /* VIS I fpackfix */
                case 0x03e: /* VIS I pdist */
                    // XXX
                    goto illegal_insn;
2515 2516 2517 2518 2519 2520
                case 0x048: /* VIS I faligndata */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_faligndata();
                    gen_op_store_DT0_fpr(rd);
                    break;
B
blueswir1 已提交
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
                case 0x04b: /* VIS I fpmerge */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fpmerge();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x04c: /* VIS II bshuffle */
                    // XXX
                    goto illegal_insn;
                case 0x04d: /* VIS I fexpand */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fexpand();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x050: /* VIS I fpadd16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fpadd16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x051: /* VIS I fpadd16s */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fpadd16s();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x052: /* VIS I fpadd32 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fpadd32();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x053: /* VIS I fpadd32s */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fpadd32s();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x054: /* VIS I fpsub16 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fpsub16();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x055: /* VIS I fpsub16s */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fpsub16s();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x056: /* VIS I fpsub32 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fpadd32();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x057: /* VIS I fpsub32s */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fpsub32s();
                    gen_op_store_FT0_fpr(rd);
                    break;
2584 2585 2586 2587 2588 2589 2590 2591
                case 0x060: /* VIS I fzero */
                    gen_op_movl_DT0_0();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x061: /* VIS I fzeros */
                    gen_op_movl_FT0_0();
                    gen_op_store_FT0_fpr(rd);
                    break;
B
blueswir1 已提交
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
                case 0x062: /* VIS I fnor */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fnor();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x063: /* VIS I fnors */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fnors();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x064: /* VIS I fandnot2 */
                    gen_op_load_fpr_DT1(rs1);
                    gen_op_load_fpr_DT0(rs2);
                    gen_op_fandnot();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x065: /* VIS I fandnot2s */
                    gen_op_load_fpr_FT1(rs1);
                    gen_op_load_fpr_FT0(rs2);
                    gen_op_fandnots();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x066: /* VIS I fnot2 */
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fnot();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x067: /* VIS I fnot2s */
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fnot();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x068: /* VIS I fandnot1 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fandnot();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x069: /* VIS I fandnot1s */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fandnots();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x06a: /* VIS I fnot1 */
                    gen_op_load_fpr_DT1(rs1);
                    gen_op_fnot();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x06b: /* VIS I fnot1s */
                    gen_op_load_fpr_FT1(rs1);
                    gen_op_fnot();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x06c: /* VIS I fxor */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fxor();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x06d: /* VIS I fxors */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fxors();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x06e: /* VIS I fnand */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fnand();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x06f: /* VIS I fnands */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fnands();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x070: /* VIS I fand */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fand();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x071: /* VIS I fands */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fands();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x072: /* VIS I fxnor */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fxnor();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x073: /* VIS I fxnors */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fxnors();
                    gen_op_store_FT0_fpr(rd);
                    break;
2696 2697 2698 2699 2700 2701 2702 2703
                case 0x074: /* VIS I fsrc1 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x075: /* VIS I fsrc1s */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_store_FT0_fpr(rd);
                    break;
B
blueswir1 已提交
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
                case 0x076: /* VIS I fornot2 */
                    gen_op_load_fpr_DT1(rs1);
                    gen_op_load_fpr_DT0(rs2);
                    gen_op_fornot();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x077: /* VIS I fornot2s */
                    gen_op_load_fpr_FT1(rs1);
                    gen_op_load_fpr_FT0(rs2);
                    gen_op_fornots();
                    gen_op_store_FT0_fpr(rd);
                    break;
2716 2717 2718 2719 2720 2721 2722 2723
                case 0x078: /* VIS I fsrc2 */
                    gen_op_load_fpr_DT0(rs2);
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x079: /* VIS I fsrc2s */
                    gen_op_load_fpr_FT0(rs2);
                    gen_op_store_FT0_fpr(rd);
                    break;
B
blueswir1 已提交
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
                case 0x07a: /* VIS I fornot1 */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_fornot();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x07b: /* VIS I fornot1s */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fornots();
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x07c: /* VIS I for */
                    gen_op_load_fpr_DT0(rs1);
                    gen_op_load_fpr_DT1(rs2);
                    gen_op_for();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x07d: /* VIS I fors */
                    gen_op_load_fpr_FT0(rs1);
                    gen_op_load_fpr_FT1(rs2);
                    gen_op_fors();
                    gen_op_store_FT0_fpr(rd);
                    break;
2748 2749 2750 2751 2752 2753 2754 2755
                case 0x07e: /* VIS I fone */
                    gen_op_movl_DT0_1();
                    gen_op_store_DT0_fpr(rd);
                    break;
                case 0x07f: /* VIS I fones */
                    gen_op_movl_FT0_1();
                    gen_op_store_FT0_fpr(rd);
                    break;
B
blueswir1 已提交
2756 2757 2758 2759
                case 0x080: /* VIS I shutdown */
                case 0x081: /* VIS II siam */
                    // XXX
                    goto illegal_insn;
2760 2761 2762 2763
                default:
                    goto illegal_insn;
                }
#else
B
blueswir1 已提交
2764
                goto ncp_insn;
2765 2766
#endif
            } else if (xop == 0x37) { /* V8 CPop2, V9 impdep2 */
2767
#ifdef TARGET_SPARC64
B
blueswir1 已提交
2768
                goto illegal_insn;
2769
#else
B
blueswir1 已提交
2770
                goto ncp_insn;
2771
#endif
B
bellard 已提交
2772
#ifdef TARGET_SPARC64
B
blueswir1 已提交
2773
            } else if (xop == 0x39) { /* V9 return */
B
bellard 已提交
2774
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
2775
                save_state(dc);
B
blueswir1 已提交
2776 2777 2778
                gen_movl_reg_T0(rs1);
                if (IS_IMM) {   /* immediate */
                    rs2 = GET_FIELDs(insn, 19, 31);
B
bellard 已提交
2779
#if defined(OPTIM)
B
blueswir1 已提交
2780
                    if (rs2) {
B
bellard 已提交
2781
#endif
B
blueswir1 已提交
2782 2783
                        gen_movl_simm_T1(rs2);
                        gen_op_add_T1_T0();
B
bellard 已提交
2784
#if defined(OPTIM)
B
blueswir1 已提交
2785
                    }
B
bellard 已提交
2786
#endif
B
blueswir1 已提交
2787
                } else {                /* register */
B
bellard 已提交
2788 2789
                    rs2 = GET_FIELD(insn, 27, 31);
#if defined(OPTIM)
B
blueswir1 已提交
2790
                    if (rs2) {
B
bellard 已提交
2791
#endif
B
blueswir1 已提交
2792 2793
                        gen_movl_reg_T1(rs2);
                        gen_op_add_T1_T0();
B
bellard 已提交
2794
#if defined(OPTIM)
B
blueswir1 已提交
2795
                    }
B
bellard 已提交
2796 2797
#endif
                }
B
blueswir1 已提交
2798 2799
                gen_op_restore();
                gen_mov_pc_npc(dc);
B
blueswir1 已提交
2800
                gen_op_check_align_T0_3();
B
blueswir1 已提交
2801 2802 2803
                gen_op_movl_npc_T0();
                dc->npc = DYNAMIC_PC;
                goto jmp_insn;
B
bellard 已提交
2804
#endif
B
blueswir1 已提交
2805
            } else {
B
bellard 已提交
2806
                rs1 = GET_FIELD(insn, 13, 17);
B
blueswir1 已提交
2807 2808 2809
                gen_movl_reg_T0(rs1);
                if (IS_IMM) {   /* immediate */
                    rs2 = GET_FIELDs(insn, 19, 31);
B
bellard 已提交
2810
#if defined(OPTIM)
B
blueswir1 已提交
2811
                    if (rs2) {
2812
#endif
B
blueswir1 已提交
2813 2814
                        gen_movl_simm_T1(rs2);
                        gen_op_add_T1_T0();
B
bellard 已提交
2815
#if defined(OPTIM)
B
blueswir1 已提交
2816
                    }
2817
#endif
B
blueswir1 已提交
2818
                } else {                /* register */
B
bellard 已提交
2819 2820
                    rs2 = GET_FIELD(insn, 27, 31);
#if defined(OPTIM)
B
blueswir1 已提交
2821
                    if (rs2) {
B
bellard 已提交
2822
#endif
B
blueswir1 已提交
2823 2824
                        gen_movl_reg_T1(rs2);
                        gen_op_add_T1_T0();
B
bellard 已提交
2825
#if defined(OPTIM)
B
blueswir1 已提交
2826
                    }
2827
#endif
2828
                }
B
blueswir1 已提交
2829 2830 2831 2832
                switch (xop) {
                case 0x38:      /* jmpl */
                    {
                        if (rd != 0) {
P
pbrook 已提交
2833 2834 2835 2836 2837 2838 2839
#ifdef TARGET_SPARC64
                            if (dc->pc == (uint32_t)dc->pc) {
                                gen_op_movl_T1_im(dc->pc);
                            } else {
                                gen_op_movq_T1_im64(dc->pc >> 32, dc->pc);
                            }
#else
B
blueswir1 已提交
2840
                            gen_op_movl_T1_im(dc->pc);
P
pbrook 已提交
2841
#endif
B
blueswir1 已提交
2842 2843
                            gen_movl_T1_reg(rd);
                        }
B
bellard 已提交
2844
                        gen_mov_pc_npc(dc);
B
blueswir1 已提交
2845
                        gen_op_check_align_T0_3();
B
blueswir1 已提交
2846 2847 2848 2849
                        gen_op_movl_npc_T0();
                        dc->npc = DYNAMIC_PC;
                    }
                    goto jmp_insn;
B
bellard 已提交
2850
#if !defined(CONFIG_USER_ONLY) && !defined(TARGET_SPARC64)
B
blueswir1 已提交
2851 2852 2853 2854
                case 0x39:      /* rett, V9 return */
                    {
                        if (!supervisor(dc))
                            goto priv_insn;
B
bellard 已提交
2855
                        gen_mov_pc_npc(dc);
B
blueswir1 已提交
2856
                        gen_op_check_align_T0_3();
B
blueswir1 已提交
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
                        gen_op_movl_npc_T0();
                        dc->npc = DYNAMIC_PC;
                        gen_op_rett();
                    }
                    goto jmp_insn;
#endif
                case 0x3b: /* flush */
                    gen_op_flush_T0();
                    break;
                case 0x3c:      /* save */
                    save_state(dc);
                    gen_op_save();
                    gen_movl_T0_reg(rd);
                    break;
                case 0x3d:      /* restore */
                    save_state(dc);
                    gen_op_restore();
                    gen_movl_T0_reg(rd);
                    break;
B
bellard 已提交
2876
#if !defined(CONFIG_USER_ONLY) && defined(TARGET_SPARC64)
B
blueswir1 已提交
2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
                case 0x3e:      /* V9 done/retry */
                    {
                        switch (rd) {
                        case 0:
                            if (!supervisor(dc))
                                goto priv_insn;
                            dc->npc = DYNAMIC_PC;
                            dc->pc = DYNAMIC_PC;
                            gen_op_done();
                            goto jmp_insn;
                        case 1:
                            if (!supervisor(dc))
                                goto priv_insn;
                            dc->npc = DYNAMIC_PC;
                            dc->pc = DYNAMIC_PC;
                            gen_op_retry();
                            goto jmp_insn;
                        default:
                            goto illegal_insn;
                        }
                    }
                    break;
#endif
                default:
                    goto illegal_insn;
                }
2903
            }
B
blueswir1 已提交
2904 2905 2906 2907 2908 2909 2910
            break;
        }
        break;
    case 3:                     /* load/store instructions */
        {
            unsigned int xop = GET_FIELD(insn, 7, 12);
            rs1 = GET_FIELD(insn, 13, 17);
2911
            save_state(dc);
B
blueswir1 已提交
2912
            gen_movl_reg_T0(rs1);
2913 2914 2915 2916 2917 2918
            if (xop == 0x3c || xop == 0x3e)
            {
                rs2 = GET_FIELD(insn, 27, 31);
                gen_movl_reg_T1(rs2);
            }
            else if (IS_IMM) {       /* immediate */
B
blueswir1 已提交
2919
                rs2 = GET_FIELDs(insn, 19, 31);
B
bellard 已提交
2920
#if defined(OPTIM)
B
blueswir1 已提交
2921
                if (rs2 != 0) {
B
bellard 已提交
2922
#endif
B
blueswir1 已提交
2923 2924
                    gen_movl_simm_T1(rs2);
                    gen_op_add_T1_T0();
B
bellard 已提交
2925
#if defined(OPTIM)
B
blueswir1 已提交
2926
                }
B
bellard 已提交
2927
#endif
B
blueswir1 已提交
2928 2929
            } else {            /* register */
                rs2 = GET_FIELD(insn, 27, 31);
B
bellard 已提交
2930
#if defined(OPTIM)
B
blueswir1 已提交
2931
                if (rs2 != 0) {
B
bellard 已提交
2932
#endif
B
blueswir1 已提交
2933 2934
                    gen_movl_reg_T1(rs2);
                    gen_op_add_T1_T0();
B
bellard 已提交
2935
#if defined(OPTIM)
B
blueswir1 已提交
2936
                }
B
bellard 已提交
2937
#endif
B
blueswir1 已提交
2938
            }
B
blueswir1 已提交
2939 2940 2941
            if (xop < 4 || (xop > 7 && xop < 0x14 && xop != 0x0e) ||
                (xop > 0x17 && xop <= 0x1d ) ||
                (xop > 0x2c && xop <= 0x33) || xop == 0x1f || xop == 0x3d) {
B
blueswir1 已提交
2942 2943
                switch (xop) {
                case 0x0:       /* load word */
B
blueswir1 已提交
2944 2945 2946
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
2947
#ifndef TARGET_SPARC64
B
blueswir1 已提交
2948
                    gen_op_ldst(ld);
2949 2950 2951
#else
                    gen_op_ldst(lduw);
#endif
B
blueswir1 已提交
2952 2953 2954 2955 2956
                    break;
                case 0x1:       /* load unsigned byte */
                    gen_op_ldst(ldub);
                    break;
                case 0x2:       /* load unsigned halfword */
B
blueswir1 已提交
2957 2958 2959
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_1();
#endif
B
blueswir1 已提交
2960 2961 2962
                    gen_op_ldst(lduh);
                    break;
                case 0x3:       /* load double word */
B
blueswir1 已提交
2963
                    gen_op_check_align_T0_7();
B
blueswir1 已提交
2964
                    if (rd & 1)
2965
                        goto illegal_insn;
B
blueswir1 已提交
2966 2967 2968 2969 2970 2971 2972
                    gen_op_ldst(ldd);
                    gen_movl_T0_reg(rd + 1);
                    break;
                case 0x9:       /* load signed byte */
                    gen_op_ldst(ldsb);
                    break;
                case 0xa:       /* load signed halfword */
B
blueswir1 已提交
2973 2974 2975
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_1();
#endif
B
blueswir1 已提交
2976 2977 2978 2979 2980 2981
                    gen_op_ldst(ldsh);
                    break;
                case 0xd:       /* ldstub -- XXX: should be atomically */
                    gen_op_ldst(ldstub);
                    break;
                case 0x0f:      /* swap register with memory. Also atomically */
B
blueswir1 已提交
2982 2983 2984
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
B
blueswir1 已提交
2985 2986 2987
                    gen_movl_reg_T1(rd);
                    gen_op_ldst(swap);
                    break;
B
bellard 已提交
2988
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
B
blueswir1 已提交
2989
                case 0x10:      /* load word alternate */
B
bellard 已提交
2990
#ifndef TARGET_SPARC64
B
blueswir1 已提交
2991 2992 2993 2994
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
2995
#elif CONFIG_USER_ONLY
B
blueswir1 已提交
2996 2997
                    gen_op_check_align_T0_3();
#endif
2998
                    gen_ld_asi(insn, 4, 0);
B
blueswir1 已提交
2999 3000
                    break;
                case 0x11:      /* load unsigned byte alternate */
B
bellard 已提交
3001
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3002 3003 3004 3005 3006
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
#endif
3007
                    gen_ld_asi(insn, 1, 0);
B
blueswir1 已提交
3008 3009
                    break;
                case 0x12:      /* load unsigned halfword alternate */
B
bellard 已提交
3010
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3011 3012 3013 3014
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
3015
#elif CONFIG_USER_ONLY
B
blueswir1 已提交
3016
                    gen_op_check_align_T0_1();
B
bellard 已提交
3017
#endif
3018
                    gen_ld_asi(insn, 2, 0);
B
blueswir1 已提交
3019 3020
                    break;
                case 0x13:      /* load double word alternate */
B
bellard 已提交
3021
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3022 3023 3024 3025
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
B
bellard 已提交
3026
#endif
B
blueswir1 已提交
3027
                    if (rd & 1)
3028
                        goto illegal_insn;
B
blueswir1 已提交
3029
                    gen_op_check_align_T0_7();
3030
                    gen_ldda_asi(insn);
B
blueswir1 已提交
3031 3032 3033
                    gen_movl_T0_reg(rd + 1);
                    break;
                case 0x19:      /* load signed byte alternate */
B
bellard 已提交
3034
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3035 3036 3037 3038 3039
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
#endif
3040
                    gen_ld_asi(insn, 1, 1);
B
blueswir1 已提交
3041 3042
                    break;
                case 0x1a:      /* load signed halfword alternate */
B
bellard 已提交
3043
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3044 3045 3046 3047
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
3048
#elif CONFIG_USER_ONLY
B
blueswir1 已提交
3049
                    gen_op_check_align_T0_1();
B
bellard 已提交
3050
#endif
3051
                    gen_ld_asi(insn, 2, 1);
B
blueswir1 已提交
3052 3053
                    break;
                case 0x1d:      /* ldstuba -- XXX: should be atomically */
B
bellard 已提交
3054
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3055 3056 3057 3058 3059
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
#endif
3060
                    gen_ldstub_asi(insn);
B
blueswir1 已提交
3061 3062
                    break;
                case 0x1f:      /* swap reg with alt. memory. Also atomically */
B
bellard 已提交
3063
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3064 3065 3066 3067
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
3068
#elif CONFIG_USER_ONLY
B
blueswir1 已提交
3069 3070
                    gen_op_check_align_T0_3();
#endif
3071 3072
                    gen_movl_reg_T1(rd);
                    gen_swap_asi(insn);
B
blueswir1 已提交
3073
                    break;
B
bellard 已提交
3074 3075

#ifndef TARGET_SPARC64
B
blueswir1 已提交
3076 3077 3078 3079
                case 0x30: /* ldc */
                case 0x31: /* ldcsr */
                case 0x33: /* lddc */
                    goto ncp_insn;
B
bellard 已提交
3080 3081 3082
#endif
#endif
#ifdef TARGET_SPARC64
B
blueswir1 已提交
3083
                case 0x08: /* V9 ldsw */
B
blueswir1 已提交
3084 3085 3086
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
B
blueswir1 已提交
3087 3088 3089
                    gen_op_ldst(ldsw);
                    break;
                case 0x0b: /* V9 ldx */
B
blueswir1 已提交
3090
                    gen_op_check_align_T0_7();
B
blueswir1 已提交
3091 3092 3093
                    gen_op_ldst(ldx);
                    break;
                case 0x18: /* V9 ldswa */
B
blueswir1 已提交
3094 3095 3096
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
3097
                    gen_ld_asi(insn, 4, 1);
B
blueswir1 已提交
3098 3099
                    break;
                case 0x1b: /* V9 ldxa */
B
blueswir1 已提交
3100
                    gen_op_check_align_T0_7();
3101
                    gen_ld_asi(insn, 8, 0);
B
blueswir1 已提交
3102 3103 3104 3105
                    break;
                case 0x2d: /* V9 prefetch, no effect */
                    goto skip_move;
                case 0x30: /* V9 ldfa */
B
blueswir1 已提交
3106 3107 3108
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
3109
                    gen_ldf_asi(insn, 4);
3110
                    goto skip_move;
B
blueswir1 已提交
3111
                case 0x33: /* V9 lddfa */
3112 3113
                    gen_op_check_align_T0_3();
                    gen_ldf_asi(insn, 8);
3114
                    goto skip_move;
B
blueswir1 已提交
3115 3116 3117 3118 3119 3120 3121 3122 3123
                case 0x3d: /* V9 prefetcha, no effect */
                    goto skip_move;
                case 0x32: /* V9 ldqfa */
                    goto nfpu_insn;
#endif
                default:
                    goto illegal_insn;
                }
                gen_movl_T1_reg(rd);
B
bellard 已提交
3124
#ifdef TARGET_SPARC64
B
blueswir1 已提交
3125
            skip_move: ;
B
bellard 已提交
3126
#endif
B
blueswir1 已提交
3127
            } else if (xop >= 0x20 && xop < 0x24) {
B
bellard 已提交
3128 3129
                if (gen_trap_ifnofpu(dc))
                    goto jmp_insn;
B
blueswir1 已提交
3130 3131
                switch (xop) {
                case 0x20:      /* load fpreg */
B
blueswir1 已提交
3132 3133 3134
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
B
blueswir1 已提交
3135 3136 3137 3138
                    gen_op_ldst(ldf);
                    gen_op_store_FT0_fpr(rd);
                    break;
                case 0x21:      /* load fsr */
B
blueswir1 已提交
3139 3140 3141
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
B
blueswir1 已提交
3142 3143 3144 3145 3146 3147
                    gen_op_ldst(ldf);
                    gen_op_ldfsr();
                    break;
                case 0x22:      /* load quad fpreg */
                    goto nfpu_insn;
                case 0x23:      /* load double fpreg */
B
blueswir1 已提交
3148
                    gen_op_check_align_T0_7();
B
blueswir1 已提交
3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
                    gen_op_ldst(lddf);
                    gen_op_store_DT0_fpr(DFPREG(rd));
                    break;
                default:
                    goto illegal_insn;
                }
            } else if (xop < 8 || (xop >= 0x14 && xop < 0x18) || \
                       xop == 0xe || xop == 0x1e) {
                gen_movl_reg_T1(rd);
                switch (xop) {
                case 0x4:
B
blueswir1 已提交
3160 3161 3162
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
B
blueswir1 已提交
3163 3164 3165 3166 3167 3168
                    gen_op_ldst(st);
                    break;
                case 0x5:
                    gen_op_ldst(stb);
                    break;
                case 0x6:
B
blueswir1 已提交
3169 3170 3171
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_1();
#endif
B
blueswir1 已提交
3172 3173 3174 3175
                    gen_op_ldst(sth);
                    break;
                case 0x7:
                    if (rd & 1)
3176
                        goto illegal_insn;
B
blueswir1 已提交
3177
                    gen_op_check_align_T0_7();
B
bellard 已提交
3178
                    flush_T2(dc);
B
blueswir1 已提交
3179 3180 3181
                    gen_movl_reg_T2(rd + 1);
                    gen_op_ldst(std);
                    break;
B
bellard 已提交
3182
#if !defined(CONFIG_USER_ONLY) || defined(TARGET_SPARC64)
B
blueswir1 已提交
3183
                case 0x14:
B
bellard 已提交
3184
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3185 3186 3187 3188
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
B
blueswir1 已提交
3189 3190 3191
#endif
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
B
bellard 已提交
3192
#endif
3193
                    gen_st_asi(insn, 4);
B
bellard 已提交
3194
                    break;
B
blueswir1 已提交
3195
                case 0x15:
B
bellard 已提交
3196
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3197 3198 3199 3200
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
B
bellard 已提交
3201
#endif
3202
                    gen_st_asi(insn, 1);
B
bellard 已提交
3203
                    break;
B
blueswir1 已提交
3204
                case 0x16:
B
bellard 已提交
3205
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3206 3207 3208 3209
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
B
blueswir1 已提交
3210 3211 3212
#endif
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_1();
B
bellard 已提交
3213
#endif
3214
                    gen_st_asi(insn, 2);
B
bellard 已提交
3215
                    break;
B
blueswir1 已提交
3216
                case 0x17:
B
bellard 已提交
3217
#ifndef TARGET_SPARC64
B
blueswir1 已提交
3218 3219 3220 3221
                    if (IS_IMM)
                        goto illegal_insn;
                    if (!supervisor(dc))
                        goto priv_insn;
B
bellard 已提交
3222
#endif
B
blueswir1 已提交
3223
                    if (rd & 1)
3224
                        goto illegal_insn;
B
blueswir1 已提交
3225
                    gen_op_check_align_T0_7();
3226
                    flush_T2(dc);
B
blueswir1 已提交
3227
                    gen_movl_reg_T2(rd + 1);
3228
                    gen_stda_asi(insn);
B
bellard 已提交
3229
                    break;
B
bellard 已提交
3230
#endif
B
bellard 已提交
3231
#ifdef TARGET_SPARC64
B
blueswir1 已提交
3232
                case 0x0e: /* V9 stx */
B
blueswir1 已提交
3233
                    gen_op_check_align_T0_7();
B
blueswir1 已提交
3234 3235 3236
                    gen_op_ldst(stx);
                    break;
                case 0x1e: /* V9 stxa */
B
blueswir1 已提交
3237
                    gen_op_check_align_T0_7();
3238
                    gen_st_asi(insn, 8);
B
blueswir1 已提交
3239
                    break;
B
bellard 已提交
3240
#endif
B
blueswir1 已提交
3241 3242 3243 3244
                default:
                    goto illegal_insn;
                }
            } else if (xop > 0x23 && xop < 0x28) {
B
bellard 已提交
3245 3246
                if (gen_trap_ifnofpu(dc))
                    goto jmp_insn;
B
blueswir1 已提交
3247 3248
                switch (xop) {
                case 0x24:
B
blueswir1 已提交
3249 3250 3251
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
3252
                    gen_op_load_fpr_FT0(rd);
B
blueswir1 已提交
3253 3254 3255
                    gen_op_ldst(stf);
                    break;
                case 0x25: /* stfsr, V9 stxfsr */
B
blueswir1 已提交
3256 3257 3258
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
B
blueswir1 已提交
3259 3260 3261
                    gen_op_stfsr();
                    gen_op_ldst(stf);
                    break;
B
blueswir1 已提交
3262
#if !defined(CONFIG_USER_ONLY)
B
blueswir1 已提交
3263 3264 3265 3266 3267 3268 3269 3270
                case 0x26: /* stdfq */
                    if (!supervisor(dc))
                        goto priv_insn;
                    if (gen_trap_ifnofpu(dc))
                        goto jmp_insn;
                    goto nfq_insn;
#endif
                case 0x27:
B
blueswir1 已提交
3271
                    gen_op_check_align_T0_7();
B
bellard 已提交
3272
                    gen_op_load_fpr_DT0(DFPREG(rd));
B
blueswir1 已提交
3273 3274 3275 3276 3277 3278 3279
                    gen_op_ldst(stdf);
                    break;
                default:
                    goto illegal_insn;
                }
            } else if (xop > 0x33 && xop < 0x3f) {
                switch (xop) {
3280
#ifdef TARGET_SPARC64
B
blueswir1 已提交
3281
                case 0x34: /* V9 stfa */
B
blueswir1 已提交
3282 3283 3284
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
3285 3286
                    gen_op_load_fpr_FT0(rd);
                    gen_stf_asi(insn, 4);
B
blueswir1 已提交
3287 3288
                    break;
                case 0x37: /* V9 stdfa */
3289 3290 3291
                    gen_op_check_align_T0_3();
                    gen_op_load_fpr_DT0(DFPREG(rd));
                    gen_stf_asi(insn, 8);
B
blueswir1 已提交
3292 3293
                    break;
                case 0x3c: /* V9 casa */
B
blueswir1 已提交
3294 3295 3296
#ifdef CONFIG_USER_ONLY
                    gen_op_check_align_T0_3();
#endif
3297 3298 3299 3300
                    flush_T2(dc);
                    gen_movl_reg_T2(rd);
                    gen_cas_asi(insn);
                    gen_movl_T1_reg(rd);
B
blueswir1 已提交
3301 3302
                    break;
                case 0x3e: /* V9 casxa */
B
blueswir1 已提交
3303
                    gen_op_check_align_T0_7();
3304 3305 3306 3307
                    flush_T2(dc);
                    gen_movl_reg_T2(rd);
                    gen_casx_asi(insn);
                    gen_movl_T1_reg(rd);
B
blueswir1 已提交
3308 3309 3310
                    break;
                case 0x36: /* V9 stqfa */
                    goto nfpu_insn;
3311
#else
B
blueswir1 已提交
3312 3313 3314 3315 3316 3317 3318 3319 3320
                case 0x34: /* stc */
                case 0x35: /* stcsr */
                case 0x36: /* stdcq */
                case 0x37: /* stdc */
                    goto ncp_insn;
#endif
                default:
                    goto illegal_insn;
                }
3321
            }
B
blueswir1 已提交
3322 3323 3324 3325
            else
                goto illegal_insn;
        }
        break;
3326 3327
    }
    /* default case for non jump instructions */
B
bellard 已提交
3328
    if (dc->npc == DYNAMIC_PC) {
B
blueswir1 已提交
3329 3330
        dc->pc = DYNAMIC_PC;
        gen_op_next_insn();
B
bellard 已提交
3331 3332
    } else if (dc->npc == JUMP_PC) {
        /* we can do a static jump */
B
blueswir1 已提交
3333
        gen_branch2(dc, dc->jump_pc[0], dc->jump_pc[1]);
B
bellard 已提交
3334 3335
        dc->is_br = 1;
    } else {
B
blueswir1 已提交
3336 3337
        dc->pc = dc->npc;
        dc->npc = dc->npc + 4;
3338
    }
B
bellard 已提交
3339
 jmp_insn:
3340 3341
    return;
 illegal_insn:
B
bellard 已提交
3342
    save_state(dc);
3343 3344
    gen_op_exception(TT_ILL_INSN);
    dc->is_br = 1;
3345
    return;
B
bellard 已提交
3346
#if !defined(CONFIG_USER_ONLY)
3347 3348 3349 3350
 priv_insn:
    save_state(dc);
    gen_op_exception(TT_PRIV_INSN);
    dc->is_br = 1;
B
bellard 已提交
3351 3352 3353 3354 3355 3356
    return;
#endif
 nfpu_insn:
    save_state(dc);
    gen_op_fpexception_im(FSR_FTT_UNIMPFPOP);
    dc->is_br = 1;
3357
    return;
B
blueswir1 已提交
3358 3359 3360 3361 3362 3363 3364
#if !defined(CONFIG_USER_ONLY)
 nfq_insn:
    save_state(dc);
    gen_op_fpexception_im(FSR_FTT_SEQ_ERROR);
    dc->is_br = 1;
    return;
#endif
3365 3366 3367 3368 3369 3370 3371
#ifndef TARGET_SPARC64
 ncp_insn:
    save_state(dc);
    gen_op_exception(TT_NCP_INSN);
    dc->is_br = 1;
    return;
#endif
3372 3373
}

3374
static inline int gen_intermediate_code_internal(TranslationBlock * tb,
B
blueswir1 已提交
3375
                                                 int spc, CPUSPARCState *env)
3376
{
B
bellard 已提交
3377
    target_ulong pc_start, last_pc;
3378 3379
    uint16_t *gen_opc_end;
    DisasContext dc1, *dc = &dc1;
3380
    int j, lj = -1;
3381 3382 3383

    memset(dc, 0, sizeof(DisasContext));
    dc->tb = tb;
B
bellard 已提交
3384
    pc_start = tb->pc;
3385
    dc->pc = pc_start;
B
bellard 已提交
3386
    last_pc = dc->pc;
B
bellard 已提交
3387
    dc->npc = (target_ulong) tb->cs_base;
B
blueswir1 已提交
3388 3389
    dc->mem_idx = cpu_mmu_index(env);
    dc->fpu_enabled = cpu_fpu_enabled(env);
3390 3391 3392
    gen_opc_ptr = gen_opc_buf;
    gen_opc_end = gen_opc_buf + OPC_MAX_SIZE;
    gen_opparam_ptr = gen_opparam_buf;
B
bellard 已提交
3393
    nb_gen_labels = 0;
3394 3395

    do {
3396 3397 3398
        if (env->nb_breakpoints > 0) {
            for(j = 0; j < env->nb_breakpoints; j++) {
                if (env->breakpoints[j] == dc->pc) {
B
blueswir1 已提交
3399 3400
                    if (dc->pc != pc_start)
                        save_state(dc);
B
bellard 已提交
3401
                    gen_op_debug();
B
blueswir1 已提交
3402 3403 3404
                    gen_op_movl_T0_0();
                    gen_op_exit_tb();
                    dc->is_br = 1;
B
bellard 已提交
3405
                    goto exit_gen_loop;
3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
                }
            }
        }
        if (spc) {
            if (loglevel > 0)
                fprintf(logfile, "Search PC...\n");
            j = gen_opc_ptr - gen_opc_buf;
            if (lj < j) {
                lj++;
                while (lj < j)
                    gen_opc_instr_start[lj++] = 0;
                gen_opc_pc[lj] = dc->pc;
                gen_opc_npc[lj] = dc->npc;
                gen_opc_instr_start[lj] = 1;
            }
        }
B
blueswir1 已提交
3422 3423 3424 3425 3426 3427 3428 3429
        last_pc = dc->pc;
        disas_sparc_insn(dc);

        if (dc->is_br)
            break;
        /* if the next PC is different, we abort now */
        if (dc->pc != (last_pc + 4))
            break;
B
bellard 已提交
3430 3431 3432 3433
        /* if we reach a page boundary, we stop generation so that the
           PC of a TT_TFAULT exception is always in the right page */
        if ((dc->pc & (TARGET_PAGE_SIZE - 1)) == 0)
            break;
B
bellard 已提交
3434 3435 3436
        /* if single step mode, we generate only one instruction and
           generate an exception */
        if (env->singlestep_enabled) {
B
bellard 已提交
3437
            gen_jmp_im(dc->pc);
B
bellard 已提交
3438 3439 3440 3441
            gen_op_movl_T0_0();
            gen_op_exit_tb();
            break;
        }
3442
    } while ((gen_opc_ptr < gen_opc_end) &&
B
blueswir1 已提交
3443
             (dc->pc - pc_start) < (TARGET_PAGE_SIZE - 32));
B
bellard 已提交
3444 3445

 exit_gen_loop:
B
bellard 已提交
3446
    if (!dc->is_br) {
3447
        if (dc->pc != DYNAMIC_PC &&
B
bellard 已提交
3448 3449
            (dc->npc != DYNAMIC_PC && dc->npc != JUMP_PC)) {
            /* static PC and NPC: we can use direct chaining */
B
blueswir1 已提交
3450
            gen_branch(dc, dc->pc, dc->npc);
B
bellard 已提交
3451 3452
        } else {
            if (dc->pc != DYNAMIC_PC)
B
bellard 已提交
3453
                gen_jmp_im(dc->pc);
B
bellard 已提交
3454 3455 3456 3457 3458
            save_npc(dc);
            gen_op_movl_T0_0();
            gen_op_exit_tb();
        }
    }
3459
    *gen_opc_ptr = INDEX_op_end;
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469
    if (spc) {
        j = gen_opc_ptr - gen_opc_buf;
        lj++;
        while (lj <= j)
            gen_opc_instr_start[lj++] = 0;
#if 0
        if (loglevel > 0) {
            page_dump(logfile);
        }
#endif
3470 3471
        gen_opc_jump_pc[0] = dc->jump_pc[0];
        gen_opc_jump_pc[1] = dc->jump_pc[1];
3472
    } else {
B
bellard 已提交
3473
        tb->size = last_pc + 4 - pc_start;
3474
    }
3475
#ifdef DEBUG_DISAS
B
bellard 已提交
3476
    if (loglevel & CPU_LOG_TB_IN_ASM) {
B
blueswir1 已提交
3477 3478 3479 3480
        fprintf(logfile, "--------------\n");
        fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start));
        target_disas(logfile, pc_start, last_pc + 4 - pc_start, 0);
        fprintf(logfile, "\n");
B
bellard 已提交
3481 3482 3483 3484 3485
        if (loglevel & CPU_LOG_TB_OP) {
            fprintf(logfile, "OP:\n");
            dump_ops(gen_opc_buf, gen_opparam_buf);
            fprintf(logfile, "\n");
        }
3486
    }
3487
#endif
3488
    return 0;
3489 3490
}

3491
int gen_intermediate_code(CPUSPARCState * env, TranslationBlock * tb)
3492
{
3493
    return gen_intermediate_code_internal(tb, 0, env);
3494 3495
}

3496
int gen_intermediate_code_pc(CPUSPARCState * env, TranslationBlock * tb)
3497
{
3498
    return gen_intermediate_code_internal(tb, 1, env);
3499 3500
}

B
bellard 已提交
3501
extern int ram_size;
3502

B
bellard 已提交
3503 3504
void cpu_reset(CPUSPARCState *env)
{
B
bellard 已提交
3505
    tlb_flush(env, 1);
3506 3507 3508
    env->cwp = 0;
    env->wim = 1;
    env->regwptr = env->regbase + (env->cwp * 16);
3509
#if defined(CONFIG_USER_ONLY)
3510
    env->user_mode_only = 1;
3511
#ifdef TARGET_SPARC64
3512 3513 3514 3515
    env->cleanwin = NWINDOWS - 2;
    env->cansave = NWINDOWS - 2;
    env->pstate = PS_RMO | PS_PEF | PS_IE;
    env->asi = 0x82; // Primary no-fault
3516
#endif
3517
#else
B
blueswir1 已提交
3518
    env->psret = 0;
3519
    env->psrs = 1;
B
bellard 已提交
3520
    env->psrps = 1;
B
bellard 已提交
3521
#ifdef TARGET_SPARC64
B
bellard 已提交
3522
    env->pstate = PS_PRIV;
B
blueswir1 已提交
3523
    env->hpstate = HS_PRIV;
B
bellard 已提交
3524
    env->pc = 0x1fff0000000ULL;
B
bellard 已提交
3525
#else
B
blueswir1 已提交
3526
    env->pc = 0;
B
blueswir1 已提交
3527
    env->mmuregs[0] &= ~(MMU_E | MMU_NF);
B
blueswir1 已提交
3528
    env->mmuregs[0] |= MMU_BM;
B
bellard 已提交
3529
#endif
B
bellard 已提交
3530
    env->npc = env->pc + 4;
3531
#endif
B
bellard 已提交
3532 3533 3534 3535 3536 3537
}

CPUSPARCState *cpu_sparc_init(void)
{
    CPUSPARCState *env;

B
bellard 已提交
3538 3539
    env = qemu_mallocz(sizeof(CPUSPARCState));
    if (!env)
B
blueswir1 已提交
3540
        return NULL;
B
bellard 已提交
3541
    cpu_exec_init(env);
B
bellard 已提交
3542
    cpu_reset(env);
3543
    return (env);
3544 3545
}

B
blueswir1 已提交
3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561
static const sparc_def_t sparc_defs[] = {
#ifdef TARGET_SPARC64
    {
        .name = "TI UltraSparc II",
        .iu_version = ((0x17ULL << 48) | (0x11ULL << 32) | (0 << 24)
                       | (MAXTL << 8) | (NWINDOWS - 1)),
        .fpu_version = 0x00000000,
        .mmu_version = 0,
    },
#else
    {
        .name = "Fujitsu MB86904",
        .iu_version = 0x04 << 24, /* Impl 0, ver 4 */
        .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
        .mmu_version = 0x04 << 24, /* Impl 0, ver 4 */
    },
B
blueswir1 已提交
3562
    {
B
blueswir1 已提交
3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574
        .name = "Fujitsu MB86907",
        .iu_version = 0x05 << 24, /* Impl 0, ver 5 */
        .fpu_version = 4 << 17, /* FPU version 4 (Meiko) */
        .mmu_version = 0x05 << 24, /* Impl 0, ver 5 */
    },
    {
        .name = "TI MicroSparc I",
        .iu_version = 0x41000000,
        .fpu_version = 4 << 17,
        .mmu_version = 0x41000000,
    },
    {
B
blueswir1 已提交
3575 3576
        .name = "TI SuperSparc II",
        .iu_version = 0x40000000,
B
blueswir1 已提交
3577 3578 3579 3580 3581 3582 3583 3584
        .fpu_version = 0 << 17,
        .mmu_version = 0x04000000,
    },
    {
        .name = "Ross RT620",
        .iu_version = 0x1e000000,
        .fpu_version = 1 << 17,
        .mmu_version = 0x17000000,
B
blueswir1 已提交
3585
    },
B
blueswir1 已提交
3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619
#endif
};

int sparc_find_by_name(const unsigned char *name, const sparc_def_t **def)
{
    int ret;
    unsigned int i;

    ret = -1;
    *def = NULL;
    for (i = 0; i < sizeof(sparc_defs) / sizeof(sparc_def_t); i++) {
        if (strcasecmp(name, sparc_defs[i].name) == 0) {
            *def = &sparc_defs[i];
            ret = 0;
            break;
        }
    }

    return ret;
}

void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...))
{
    unsigned int i;

    for (i = 0; i < sizeof(sparc_defs) / sizeof(sparc_def_t); i++) {
        (*cpu_fprintf)(f, "Sparc %16s IU " TARGET_FMT_lx " FPU %08x MMU %08x\n",
                       sparc_defs[i].name,
                       sparc_defs[i].iu_version,
                       sparc_defs[i].fpu_version,
                       sparc_defs[i].mmu_version);
    }
}

3620
int cpu_sparc_register (CPUSPARCState *env, const sparc_def_t *def, unsigned int cpu)
B
blueswir1 已提交
3621 3622 3623 3624
{
    env->version = def->iu_version;
    env->fsr = def->fpu_version;
#if !defined(TARGET_SPARC64)
B
blueswir1 已提交
3625
    env->mmuregs[0] |= def->mmu_version;
3626
    env->mxccregs[7] = ((cpu + 8) & 0xf) << 24;
B
blueswir1 已提交
3627 3628 3629 3630
#endif
    return 0;
}

3631 3632
#define GET_FLAG(a,b) ((env->psr & a)?b:'-')

3633
void cpu_dump_state(CPUState *env, FILE *f,
B
bellard 已提交
3634 3635
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                    int flags)
3636
{
3637 3638
    int i, x;

3639
    cpu_fprintf(f, "pc: " TARGET_FMT_lx "  npc: " TARGET_FMT_lx "\n", env->pc, env->npc);
B
bellard 已提交
3640
    cpu_fprintf(f, "General Registers:\n");
3641
    for (i = 0; i < 4; i++)
B
blueswir1 已提交
3642
        cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
B
bellard 已提交
3643
    cpu_fprintf(f, "\n");
3644
    for (; i < 8; i++)
B
blueswir1 已提交
3645
        cpu_fprintf(f, "%%g%c: " TARGET_FMT_lx "\t", i + '0', env->gregs[i]);
B
bellard 已提交
3646
    cpu_fprintf(f, "\nCurrent Register Window:\n");
3647
    for (x = 0; x < 3; x++) {
B
blueswir1 已提交
3648 3649 3650 3651 3652 3653 3654 3655 3656 3657
        for (i = 0; i < 4; i++)
            cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
                    (x == 0 ? 'o' : (x == 1 ? 'l' : 'i')), i,
                    env->regwptr[i + x * 8]);
        cpu_fprintf(f, "\n");
        for (; i < 8; i++)
            cpu_fprintf(f, "%%%c%d: " TARGET_FMT_lx "\t",
                    (x == 0 ? 'o' : x == 1 ? 'l' : 'i'), i,
                    env->regwptr[i + x * 8]);
        cpu_fprintf(f, "\n");
3658
    }
B
bellard 已提交
3659
    cpu_fprintf(f, "\nFloating Point Registers:\n");
3660 3661
    for (i = 0; i < 32; i++) {
        if ((i & 3) == 0)
B
bellard 已提交
3662 3663
            cpu_fprintf(f, "%%f%02d:", i);
        cpu_fprintf(f, " %016lf", env->fpr[i]);
3664
        if ((i & 3) == 3)
B
bellard 已提交
3665
            cpu_fprintf(f, "\n");
3666
    }
P
pbrook 已提交
3667
#ifdef TARGET_SPARC64
3668
    cpu_fprintf(f, "pstate: 0x%08x ccr: 0x%02x asi: 0x%02x tl: %d fprs: %d\n",
B
blueswir1 已提交
3669
                env->pstate, GET_CCR(env), env->asi, env->tl, env->fprs);
P
pbrook 已提交
3670
    cpu_fprintf(f, "cansave: %d canrestore: %d otherwin: %d wstate %d cleanwin %d cwp %d\n",
B
blueswir1 已提交
3671 3672
                env->cansave, env->canrestore, env->otherwin, env->wstate,
                env->cleanwin, NWINDOWS - 1 - env->cwp);
P
pbrook 已提交
3673
#else
B
bellard 已提交
3674
    cpu_fprintf(f, "psr: 0x%08x -> %c%c%c%c %c%c%c wim: 0x%08x\n", GET_PSR(env),
B
blueswir1 已提交
3675 3676 3677 3678
            GET_FLAG(PSR_ZERO, 'Z'), GET_FLAG(PSR_OVF, 'V'),
            GET_FLAG(PSR_NEG, 'N'), GET_FLAG(PSR_CARRY, 'C'),
            env->psrs?'S':'-', env->psrps?'P':'-',
            env->psret?'E':'-', env->wim);
P
pbrook 已提交
3679
#endif
B
bellard 已提交
3680
    cpu_fprintf(f, "fsr: 0x%08x\n", GET_FSR32(env));
3681
}
B
bellard 已提交
3682

B
bellard 已提交
3683
#if defined(CONFIG_USER_ONLY)
3684
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
B
bellard 已提交
3685 3686 3687
{
    return addr;
}
B
bellard 已提交
3688

B
bellard 已提交
3689
#else
3690 3691
extern int get_physical_address (CPUState *env, target_phys_addr_t *physical, int *prot,
                                 int *access_index, target_ulong address, int rw,
3692
                                 int mmu_idx);
B
bellard 已提交
3693

3694
target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr)
B
bellard 已提交
3695
{
3696
    target_phys_addr_t phys_addr;
B
bellard 已提交
3697 3698 3699
    int prot, access_index;

    if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 2, 0) != 0)
3700 3701
        if (get_physical_address(env, &phys_addr, &prot, &access_index, addr, 0, 0) != 0)
            return -1;
3702 3703
    if (cpu_get_physical_page_desc(phys_addr) == IO_MEM_UNASSIGNED)
        return -1;
B
bellard 已提交
3704 3705 3706 3707
    return phys_addr;
}
#endif

B
bellard 已提交
3708 3709 3710 3711 3712
void helper_flush(target_ulong addr)
{
    addr &= ~7;
    tb_invalidate_page_range(addr, addr + 8);
}