cpu.c 127.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
/*
 *  i386 CPUID helper functions
 *
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
P
Peter Maydell 已提交
19
#include "qemu/osdep.h"
20
#include "qemu/cutils.h"
21 22

#include "cpu.h"
23
#include "exec/exec-all.h"
24
#include "sysemu/kvm.h"
25
#include "sysemu/cpus.h"
26
#include "kvm_i386.h"
27

28
#include "qemu/error-report.h"
29 30
#include "qemu/option.h"
#include "qemu/config-file.h"
31
#include "qapi/qmp/qerror.h"
32

33 34
#include "qapi-types.h"
#include "qapi-visit.h"
35
#include "qapi/visitor.h"
36
#include "sysemu/arch_init.h"
37

S
Stefan Weil 已提交
38
#if defined(CONFIG_KVM)
39
#include <linux/kvm_para.h>
S
Stefan Weil 已提交
40
#endif
41

42
#include "sysemu/sysemu.h"
43
#include "hw/qdev-properties.h"
44
#include "hw/i386/topology.h"
45
#ifndef CONFIG_USER_ONLY
46
#include "exec/address-spaces.h"
47
#include "hw/hw.h"
P
Paolo Bonzini 已提交
48 49
#include "hw/xen/xen.h"
#include "hw/i386/apic_internal.h"
50 51
#endif

52 53 54 55 56 57 58 59

/* Cache topology CPUID constants: */

/* CPUID Leaf 2 Descriptors */

#define CPUID_2_L1D_32KB_8WAY_64B 0x2c
#define CPUID_2_L1I_32KB_8WAY_64B 0x30
#define CPUID_2_L2_2MB_8WAY_64B   0x7d
60
#define CPUID_2_L3_16MB_16WAY_64B 0x4d
61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134


/* CPUID Leaf 4 constants: */

/* EAX: */
#define CPUID_4_TYPE_DCACHE  1
#define CPUID_4_TYPE_ICACHE  2
#define CPUID_4_TYPE_UNIFIED 3

#define CPUID_4_LEVEL(l)          ((l) << 5)

#define CPUID_4_SELF_INIT_LEVEL (1 << 8)
#define CPUID_4_FULLY_ASSOC     (1 << 9)

/* EDX: */
#define CPUID_4_NO_INVD_SHARING (1 << 0)
#define CPUID_4_INCLUSIVE       (1 << 1)
#define CPUID_4_COMPLEX_IDX     (1 << 2)

#define ASSOC_FULL 0xFF

/* AMD associativity encoding used on CPUID Leaf 0x80000006: */
#define AMD_ENC_ASSOC(a) (a <=   1 ? a   : \
                          a ==   2 ? 0x2 : \
                          a ==   4 ? 0x4 : \
                          a ==   8 ? 0x6 : \
                          a ==  16 ? 0x8 : \
                          a ==  32 ? 0xA : \
                          a ==  48 ? 0xB : \
                          a ==  64 ? 0xC : \
                          a ==  96 ? 0xD : \
                          a == 128 ? 0xE : \
                          a == ASSOC_FULL ? 0xF : \
                          0 /* invalid value */)


/* Definitions of the hardcoded cache entries we expose: */

/* L1 data cache: */
#define L1D_LINE_SIZE         64
#define L1D_ASSOCIATIVITY      8
#define L1D_SETS              64
#define L1D_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1D_DESCRIPTOR CPUID_2_L1D_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1D_LINES_PER_TAG      1
#define L1D_SIZE_KB_AMD       64
#define L1D_ASSOCIATIVITY_AMD  2

/* L1 instruction cache: */
#define L1I_LINE_SIZE         64
#define L1I_ASSOCIATIVITY      8
#define L1I_SETS              64
#define L1I_PARTITIONS         1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 32KiB */
#define L1I_DESCRIPTOR CPUID_2_L1I_32KB_8WAY_64B
/*FIXME: CPUID leaf 0x80000005 is inconsistent with leaves 2 & 4 */
#define L1I_LINES_PER_TAG      1
#define L1I_SIZE_KB_AMD       64
#define L1I_ASSOCIATIVITY_AMD  2

/* Level 2 unified cache: */
#define L2_LINE_SIZE          64
#define L2_ASSOCIATIVITY      16
#define L2_SETS             4096
#define L2_PARTITIONS          1
/* Size = LINE_SIZE*ASSOCIATIVITY*SETS*PARTITIONS = 4MiB */
/*FIXME: CPUID leaf 2 descriptor is inconsistent with CPUID leaf 4 */
#define L2_DESCRIPTOR CPUID_2_L2_2MB_8WAY_64B
/*FIXME: CPUID leaf 0x80000006 is inconsistent with leaves 2 & 4 */
#define L2_LINES_PER_TAG       1
#define L2_SIZE_KB_AMD       512

135
/* Level 3 unified cache: */
136 137 138 139
#define L3_SIZE_KB             0 /* disabled */
#define L3_ASSOCIATIVITY       0 /* disabled */
#define L3_LINES_PER_TAG       0 /* disabled */
#define L3_LINE_SIZE           0 /* disabled */
140 141 142 143 144 145 146
#define L3_N_LINE_SIZE         64
#define L3_N_ASSOCIATIVITY     16
#define L3_N_SETS           16384
#define L3_N_PARTITIONS         1
#define L3_N_DESCRIPTOR CPUID_2_L3_16MB_16WAY_64B
#define L3_N_LINES_PER_TAG      1
#define L3_N_SIZE_KB_AMD    16384
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171

/* TLB definitions: */

#define L1_DTLB_2M_ASSOC       1
#define L1_DTLB_2M_ENTRIES   255
#define L1_DTLB_4K_ASSOC       1
#define L1_DTLB_4K_ENTRIES   255

#define L1_ITLB_2M_ASSOC       1
#define L1_ITLB_2M_ENTRIES   255
#define L1_ITLB_4K_ASSOC       1
#define L1_ITLB_4K_ENTRIES   255

#define L2_DTLB_2M_ASSOC       0 /* disabled */
#define L2_DTLB_2M_ENTRIES     0 /* disabled */
#define L2_DTLB_4K_ASSOC       4
#define L2_DTLB_4K_ENTRIES   512

#define L2_ITLB_2M_ASSOC       0 /* disabled */
#define L2_ITLB_2M_ENTRIES     0 /* disabled */
#define L2_ITLB_4K_ASSOC       4
#define L2_ITLB_4K_ENTRIES   512



172 173 174 175 176 177 178 179 180 181 182 183
static void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1,
                                     uint32_t vendor2, uint32_t vendor3)
{
    int i;
    for (i = 0; i < 4; i++) {
        dst[i] = vendor1 >> (8 * i);
        dst[i + 4] = vendor2 >> (8 * i);
        dst[i + 8] = vendor3 >> (8 * i);
    }
    dst[CPUID_VENDOR_SZ] = '\0';
}

184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
#define I486_FEATURES (CPUID_FP87 | CPUID_VME | CPUID_PSE)
#define PENTIUM_FEATURES (I486_FEATURES | CPUID_DE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_MMX | CPUID_APIC)
#define PENTIUM2_FEATURES (PENTIUM_FEATURES | CPUID_PAE | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_FXSR)
#define PENTIUM3_FEATURES (PENTIUM2_FEATURES | CPUID_SSE)
#define PPRO_FEATURES (CPUID_FP87 | CPUID_DE | CPUID_PSE | CPUID_TSC | \
          CPUID_MSR | CPUID_MCE | CPUID_CX8 | CPUID_PGE | CPUID_CMOV | \
          CPUID_PAT | CPUID_FXSR | CPUID_MMX | CPUID_SSE | CPUID_SSE2 | \
          CPUID_PAE | CPUID_SEP | CPUID_APIC)

#define TCG_FEATURES (CPUID_FP87 | CPUID_PSE | CPUID_TSC | CPUID_MSR | \
          CPUID_PAE | CPUID_MCE | CPUID_CX8 | CPUID_APIC | CPUID_SEP | \
          CPUID_MTRR | CPUID_PGE | CPUID_MCA | CPUID_CMOV | CPUID_PAT | \
          CPUID_PSE36 | CPUID_CLFLUSH | CPUID_ACPI | CPUID_MMX | \
200
          CPUID_FXSR | CPUID_SSE | CPUID_SSE2 | CPUID_SS | CPUID_DE)
201 202 203 204 205 206 207
          /* partly implemented:
          CPUID_MTRR, CPUID_MCA, CPUID_CLFLUSH (needed for Win64) */
          /* missing:
          CPUID_VME, CPUID_DTS, CPUID_SS, CPUID_HT, CPUID_TM, CPUID_PBE */
#define TCG_EXT_FEATURES (CPUID_EXT_SSE3 | CPUID_EXT_PCLMULQDQ | \
          CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 | CPUID_EXT_CX16 | \
          CPUID_EXT_SSE41 | CPUID_EXT_SSE42 | CPUID_EXT_POPCNT | \
208
          CPUID_EXT_XSAVE | /* CPUID_EXT_OSXSAVE is dynamic */   \
209 210 211 212 213
          CPUID_EXT_MOVBE | CPUID_EXT_AES | CPUID_EXT_HYPERVISOR)
          /* missing:
          CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_VMX, CPUID_EXT_SMX,
          CPUID_EXT_EST, CPUID_EXT_TM2, CPUID_EXT_CID, CPUID_EXT_FMA,
          CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_PCID, CPUID_EXT_DCA,
214 215
          CPUID_EXT_X2APIC, CPUID_EXT_TSC_DEADLINE_TIMER, CPUID_EXT_AVX,
          CPUID_EXT_F16C, CPUID_EXT_RDRAND */
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232

#ifdef TARGET_X86_64
#define TCG_EXT2_X86_64_FEATURES (CPUID_EXT2_SYSCALL | CPUID_EXT2_LM)
#else
#define TCG_EXT2_X86_64_FEATURES 0
#endif

#define TCG_EXT2_FEATURES ((TCG_FEATURES & CPUID_EXT2_AMD_ALIASES) | \
          CPUID_EXT2_NX | CPUID_EXT2_MMXEXT | CPUID_EXT2_RDTSCP | \
          CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_PDPE1GB | \
          TCG_EXT2_X86_64_FEATURES)
#define TCG_EXT3_FEATURES (CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM | \
          CPUID_EXT3_CR8LEG | CPUID_EXT3_ABM | CPUID_EXT3_SSE4A)
#define TCG_EXT4_FEATURES 0
#define TCG_SVM_FEATURES 0
#define TCG_KVM_FEATURES 0
#define TCG_7_0_EBX_FEATURES (CPUID_7_0_EBX_SMEP | CPUID_7_0_EBX_SMAP | \
233 234
          CPUID_7_0_EBX_BMI1 | CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ADX | \
          CPUID_7_0_EBX_PCOMMIT | CPUID_7_0_EBX_CLFLUSHOPT |            \
235 236
          CPUID_7_0_EBX_CLWB | CPUID_7_0_EBX_MPX | CPUID_7_0_EBX_FSGSBASE | \
          CPUID_7_0_EBX_ERMS)
237
          /* missing:
238
          CPUID_7_0_EBX_HLE, CPUID_7_0_EBX_AVX2,
239
          CPUID_7_0_EBX_INVPCID, CPUID_7_0_EBX_RTM,
240
          CPUID_7_0_EBX_RDSEED */
241 242
#define TCG_7_0_ECX_FEATURES (CPUID_7_0_ECX_PKU | CPUID_7_0_ECX_OSPKE | \
          CPUID_7_0_ECX_LA57)
243
#define TCG_7_0_EDX_FEATURES 0
244
#define TCG_APM_FEATURES 0
J
Jan Kiszka 已提交
245
#define TCG_6_EAX_FEATURES CPUID_6_EAX_ARAT
246 247 248
#define TCG_XSAVE_FEATURES (CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XGETBV1)
          /* missing:
          CPUID_XSAVE_XSAVEC, CPUID_XSAVE_XSAVES */
249

250
typedef struct FeatureWordInfo {
251 252 253 254 255 256
    /* feature flags names are taken from "Intel Processor Identification and
     * the CPUID Instruction" and AMD's "CPUID Specification".
     * In cases of disagreement between feature naming conventions,
     * aliases may be added.
     */
    const char *feat_names[32];
257 258 259 260
    uint32_t cpuid_eax;   /* Input EAX for CPUID */
    bool cpuid_needs_ecx; /* CPUID instruction uses ECX as input */
    uint32_t cpuid_ecx;   /* Input ECX value for CPUID */
    int cpuid_reg;        /* output register (R_* constant) */
261
    uint32_t tcg_features; /* Feature flags supported by TCG */
262
    uint32_t unmigratable_flags; /* Feature flags known to be unmigratable */
263
    uint32_t migratable_flags; /* Feature flags known to be migratable */
264 265 266
} FeatureWordInfo;

static FeatureWordInfo feature_word_info[FEATURE_WORDS] = {
267
    [FEAT_1_EDX] = {
268 269 270 271 272 273 274 275 276 277
        .feat_names = {
            "fpu", "vme", "de", "pse",
            "tsc", "msr", "pae", "mce",
            "cx8", "apic", NULL, "sep",
            "mtrr", "pge", "mca", "cmov",
            "pat", "pse36", "pn" /* Intel psn */, "clflush" /* Intel clfsh */,
            NULL, "ds" /* Intel dts */, "acpi", "mmx",
            "fxsr", "sse", "sse2", "ss",
            "ht" /* Intel htt */, "tm", "ia64", "pbe",
        },
278
        .cpuid_eax = 1, .cpuid_reg = R_EDX,
279
        .tcg_features = TCG_FEATURES,
280 281
    },
    [FEAT_1_ECX] = {
282
        .feat_names = {
283
            "pni" /* Intel,AMD sse3 */, "pclmulqdq", "dtes64", "monitor",
284
            "ds-cpl", "vmx", "smx", "est",
285 286
            "tm2", "ssse3", "cid", NULL,
            "fma", "cx16", "xtpr", "pdcm",
287 288
            NULL, "pcid", "dca", "sse4.1",
            "sse4.2", "x2apic", "movbe", "popcnt",
289 290 291
            "tsc-deadline", "aes", "xsave", "osxsave",
            "avx", "f16c", "rdrand", "hypervisor",
        },
292
        .cpuid_eax = 1, .cpuid_reg = R_ECX,
293
        .tcg_features = TCG_EXT_FEATURES,
294
    },
295 296 297 298 299
    /* Feature names that are already defined on feature_name[] but
     * are set on CPUID[8000_0001].EDX on AMD CPUs don't have their
     * names on feat_names below. They are copied automatically
     * to features[FEAT_8000_0001_EDX] if and only if CPU vendor is AMD.
     */
300
    [FEAT_8000_0001_EDX] = {
301 302 303 304 305 306
        .feat_names = {
            NULL /* fpu */, NULL /* vme */, NULL /* de */, NULL /* pse */,
            NULL /* tsc */, NULL /* msr */, NULL /* pae */, NULL /* mce */,
            NULL /* cx8 */, NULL /* apic */, NULL, "syscall",
            NULL /* mtrr */, NULL /* pge */, NULL /* mca */, NULL /* cmov */,
            NULL /* pat */, NULL /* pse36 */, NULL, NULL /* Linux mp */,
307 308 309
            "nx", NULL, "mmxext", NULL /* mmx */,
            NULL /* fxsr */, "fxsr-opt", "pdpe1gb", "rdtscp",
            NULL, "lm", "3dnowext", "3dnow",
310
        },
311
        .cpuid_eax = 0x80000001, .cpuid_reg = R_EDX,
312
        .tcg_features = TCG_EXT2_FEATURES,
313 314
    },
    [FEAT_8000_0001_ECX] = {
315
        .feat_names = {
316
            "lahf-lm", "cmp-legacy", "svm", "extapic",
317 318 319
            "cr8legacy", "abm", "sse4a", "misalignsse",
            "3dnowprefetch", "osvw", "ibs", "xop",
            "skinit", "wdt", NULL, "lwp",
320 321 322
            "fma4", "tce", NULL, "nodeid-msr",
            NULL, "tbm", "topoext", "perfctr-core",
            "perfctr-nb", NULL, NULL, NULL,
323 324
            NULL, NULL, NULL, NULL,
        },
325
        .cpuid_eax = 0x80000001, .cpuid_reg = R_ECX,
326
        .tcg_features = TCG_EXT3_FEATURES,
327
    },
328
    [FEAT_C000_0001_EDX] = {
329 330 331 332 333 334 335 336 337 338
        .feat_names = {
            NULL, NULL, "xstore", "xstore-en",
            NULL, NULL, "xcrypt", "xcrypt-en",
            "ace2", "ace2-en", "phe", "phe-en",
            "pmm", "pmm-en", NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
339
        .cpuid_eax = 0xC0000001, .cpuid_reg = R_EDX,
340
        .tcg_features = TCG_EXT4_FEATURES,
341
    },
342
    [FEAT_KVM] = {
343
        .feat_names = {
344 345
            "kvmclock", "kvm-nopiodelay", "kvm-mmu", "kvmclock",
            "kvm-asyncpf", "kvm-steal-time", "kvm-pv-eoi", "kvm-pv-unhalt",
346 347 348 349 350 351 352
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            "kvmclock-stable-bit", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
353
        .cpuid_eax = KVM_CPUID_FEATURES, .cpuid_reg = R_EAX,
354
        .tcg_features = TCG_KVM_FEATURES,
355
    },
356
    [FEAT_HYPERV_EAX] = {
357 358 359 360 361 362 363 364 365 366 367 368 369
        .feat_names = {
            NULL /* hv_msr_vp_runtime_access */, NULL /* hv_msr_time_refcount_access */,
            NULL /* hv_msr_synic_access */, NULL /* hv_msr_stimer_access */,
            NULL /* hv_msr_apic_access */, NULL /* hv_msr_hypercall_access */,
            NULL /* hv_vpindex_access */, NULL /* hv_msr_reset_access */,
            NULL /* hv_msr_stats_access */, NULL /* hv_reftsc_access */,
            NULL /* hv_msr_idle_access */, NULL /* hv_msr_frequency_access */,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
370 371 372
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EAX,
    },
    [FEAT_HYPERV_EBX] = {
373 374 375 376 377 378 379 380 381 382 383 384 385
        .feat_names = {
            NULL /* hv_create_partitions */, NULL /* hv_access_partition_id */,
            NULL /* hv_access_memory_pool */, NULL /* hv_adjust_message_buffers */,
            NULL /* hv_post_messages */, NULL /* hv_signal_events */,
            NULL /* hv_create_port */, NULL /* hv_connect_port */,
            NULL /* hv_access_stats */, NULL, NULL, NULL /* hv_debugging */,
            NULL /* hv_cpu_power_management */, NULL /* hv_configure_profiler */,
            NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
386 387 388
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EBX,
    },
    [FEAT_HYPERV_EDX] = {
389 390 391 392 393 394 395 396 397 398 399 400
        .feat_names = {
            NULL /* hv_mwait */, NULL /* hv_guest_debugging */,
            NULL /* hv_perf_monitor */, NULL /* hv_cpu_dynamic_part */,
            NULL /* hv_hypercall_params_xmm */, NULL /* hv_guest_idle_state */,
            NULL, NULL,
            NULL, NULL, NULL /* hv_guest_crash_msr */, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
401 402
        .cpuid_eax = 0x40000003, .cpuid_reg = R_EDX,
    },
403
    [FEAT_SVM] = {
404
        .feat_names = {
405 406 407
            "npt", "lbrv", "svm-lock", "nrip-save",
            "tsc-scale", "vmcb-clean",  "flushbyasid", "decodeassists",
            NULL, NULL, "pause-filter", NULL,
408 409 410 411 412 413
            "pfthreshold", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
414
        .cpuid_eax = 0x8000000A, .cpuid_reg = R_EDX,
415
        .tcg_features = TCG_SVM_FEATURES,
416 417
    },
    [FEAT_7_0_EBX] = {
418
        .feat_names = {
419
            "fsgsbase", "tsc-adjust", NULL, "bmi1",
420 421 422 423 424 425
            "hle", "avx2", NULL, "smep",
            "bmi2", "erms", "invpcid", "rtm",
            NULL, NULL, "mpx", NULL,
            "avx512f", "avx512dq", "rdseed", "adx",
            "smap", "avx512ifma", "pcommit", "clflushopt",
            "clwb", NULL, "avx512pf", "avx512er",
426
            "avx512cd", "sha-ni", "avx512bw", "avx512vl",
427
        },
428 429 430
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EBX,
431
        .tcg_features = TCG_7_0_EBX_FEATURES,
432
    },
433
    [FEAT_7_0_ECX] = {
434 435 436 437
        .feat_names = {
            NULL, "avx512vbmi", "umip", "pku",
            "ospke", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
H
He Chen 已提交
438
            NULL, NULL, "avx512-vpopcntdq", NULL,
439
            "la57", NULL, NULL, NULL,
440 441 442 443
            NULL, NULL, "rdpid", NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
444 445 446 447 448
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_ECX,
        .tcg_features = TCG_7_0_ECX_FEATURES,
    },
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464
    [FEAT_7_0_EDX] = {
        .feat_names = {
            NULL, NULL, "avx512-4vnniw", "avx512-4fmaps",
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
        .cpuid_eax = 7,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_7_0_EDX_FEATURES,
    },
465
    [FEAT_8000_0007_EDX] = {
466 467 468 469 470 471 472 473 474 475
        .feat_names = {
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            "invtsc", NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
476 477 478 479 480
        .cpuid_eax = 0x80000007,
        .cpuid_reg = R_EDX,
        .tcg_features = TCG_APM_FEATURES,
        .unmigratable_flags = CPUID_APM_INVTSC,
    },
481
    [FEAT_XSAVE] = {
482 483 484 485 486 487 488 489 490 491
        .feat_names = {
            "xsaveopt", "xsavec", "xgetbv1", "xsaves",
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
492 493 494
        .cpuid_eax = 0xd,
        .cpuid_needs_ecx = true, .cpuid_ecx = 1,
        .cpuid_reg = R_EAX,
495
        .tcg_features = TCG_XSAVE_FEATURES,
496
    },
J
Jan Kiszka 已提交
497
    [FEAT_6_EAX] = {
498 499 500 501 502 503 504 505 506 507
        .feat_names = {
            NULL, NULL, "arat", NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
            NULL, NULL, NULL, NULL,
        },
J
Jan Kiszka 已提交
508 509 510
        .cpuid_eax = 6, .cpuid_reg = R_EAX,
        .tcg_features = TCG_6_EAX_FEATURES,
    },
511 512 513 514 515
    [FEAT_XSAVE_COMP_LO] = {
        .cpuid_eax = 0xD,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EAX,
        .tcg_features = ~0U,
516 517 518 519
        .migratable_flags = XSTATE_FP_MASK | XSTATE_SSE_MASK |
            XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | XSTATE_BNDCSR_MASK |
            XSTATE_OPMASK_MASK | XSTATE_ZMM_Hi256_MASK | XSTATE_Hi16_ZMM_MASK |
            XSTATE_PKRU_MASK,
520 521 522 523 524 525 526
    },
    [FEAT_XSAVE_COMP_HI] = {
        .cpuid_eax = 0xD,
        .cpuid_needs_ecx = true, .cpuid_ecx = 0,
        .cpuid_reg = R_EDX,
        .tcg_features = ~0U,
    },
527 528
};

529 530 531 532 533 534 535 536
typedef struct X86RegisterInfo32 {
    /* Name of register */
    const char *name;
    /* QAPI enum value register */
    X86CPURegister32 qapi_enum;
} X86RegisterInfo32;

#define REGISTER(reg) \
537
    [R_##reg] = { .name = #reg, .qapi_enum = X86_CPU_REGISTER32_##reg }
538
static const X86RegisterInfo32 x86_reg_info_32[CPU_NB_REGS32] = {
539 540 541 542 543 544 545 546 547 548 549
    REGISTER(EAX),
    REGISTER(ECX),
    REGISTER(EDX),
    REGISTER(EBX),
    REGISTER(ESP),
    REGISTER(EBP),
    REGISTER(ESI),
    REGISTER(EDI),
};
#undef REGISTER

550 551 552 553 554 555
typedef struct ExtSaveArea {
    uint32_t feature, bits;
    uint32_t offset, size;
} ExtSaveArea;

static const ExtSaveArea x86_ext_save_areas[] = {
556 557 558 559 560 561 562 563 564 565 566 567 568 569
    [XSTATE_FP_BIT] = {
        /* x87 FP state component is always enabled if XSAVE is supported */
        .feature = FEAT_1_ECX, .bits = CPUID_EXT_XSAVE,
        /* x87 state is in the legacy region of the XSAVE area */
        .offset = 0,
        .size = sizeof(X86LegacyXSaveArea) + sizeof(X86XSaveHeader),
    },
    [XSTATE_SSE_BIT] = {
        /* SSE state component is always enabled if XSAVE is supported */
        .feature = FEAT_1_ECX, .bits = CPUID_EXT_XSAVE,
        /* SSE state is in the legacy region of the XSAVE area */
        .offset = 0,
        .size = sizeof(X86LegacyXSaveArea) + sizeof(X86XSaveHeader),
    },
570 571
    [XSTATE_YMM_BIT] =
          { .feature = FEAT_1_ECX, .bits = CPUID_EXT_AVX,
572 573
            .offset = offsetof(X86XSaveArea, avx_state),
            .size = sizeof(XSaveAVX) },
574 575
    [XSTATE_BNDREGS_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
576 577
            .offset = offsetof(X86XSaveArea, bndreg_state),
            .size = sizeof(XSaveBNDREG)  },
578 579
    [XSTATE_BNDCSR_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_MPX,
580 581
            .offset = offsetof(X86XSaveArea, bndcsr_state),
            .size = sizeof(XSaveBNDCSR)  },
582 583
    [XSTATE_OPMASK_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
584 585
            .offset = offsetof(X86XSaveArea, opmask_state),
            .size = sizeof(XSaveOpmask) },
586 587
    [XSTATE_ZMM_Hi256_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
588 589
            .offset = offsetof(X86XSaveArea, zmm_hi256_state),
            .size = sizeof(XSaveZMM_Hi256) },
590 591
    [XSTATE_Hi16_ZMM_BIT] =
          { .feature = FEAT_7_0_EBX, .bits = CPUID_7_0_EBX_AVX512F,
592 593
            .offset = offsetof(X86XSaveArea, hi16_zmm_state),
            .size = sizeof(XSaveHi16_ZMM) },
594 595
    [XSTATE_PKRU_BIT] =
          { .feature = FEAT_7_0_ECX, .bits = CPUID_7_0_ECX_PKU,
596 597
            .offset = offsetof(X86XSaveArea, pkru_state),
            .size = sizeof(XSavePKRU) },
598
};
599

600 601 602
static uint32_t xsave_area_size(uint64_t mask)
{
    int i;
603
    uint64_t ret = 0;
604

605
    for (i = 0; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
606 607 608 609 610 611 612 613
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if ((mask >> i) & 1) {
            ret = MAX(ret, esa->offset + esa->size);
        }
    }
    return ret;
}

614 615 616 617 618 619
static inline uint64_t x86_cpu_xsave_components(X86CPU *cpu)
{
    return ((uint64_t)cpu->env.features[FEAT_XSAVE_COMP_HI]) << 32 |
           cpu->env.features[FEAT_XSAVE_COMP_LO];
}

620 621
const char *get_register_name_32(unsigned int reg)
{
622
    if (reg >= CPU_NB_REGS32) {
623 624
        return NULL;
    }
625
    return x86_reg_info_32[reg].name;
626 627
}

628 629 630 631 632 633 634 635 636 637 638 639
/*
 * Returns the set of feature flags that are supported and migratable by
 * QEMU, for a given FeatureWord.
 */
static uint32_t x86_cpu_get_migratable_flags(FeatureWord w)
{
    FeatureWordInfo *wi = &feature_word_info[w];
    uint32_t r = 0;
    int i;

    for (i = 0; i < 32; i++) {
        uint32_t f = 1U << i;
640 641 642 643 644 645

        /* If the feature name is known, it is implicitly considered migratable,
         * unless it is explicitly set in unmigratable_flags */
        if ((wi->migratable_flags & f) ||
            (wi->feat_names[i] && !(wi->unmigratable_flags & f))) {
            r |= f;
646 647 648 649 650
        }
    }
    return r;
}

651 652
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx)
653
{
654 655 656 657 658 659 660
    uint32_t vec[4];

#ifdef __x86_64__
    asm volatile("cpuid"
                 : "=a"(vec[0]), "=b"(vec[1]),
                   "=c"(vec[2]), "=d"(vec[3])
                 : "0"(function), "c"(count) : "cc");
661
#elif defined(__i386__)
662 663 664 665 666 667 668 669 670
    asm volatile("pusha \n\t"
                 "cpuid \n\t"
                 "mov %%eax, 0(%2) \n\t"
                 "mov %%ebx, 4(%2) \n\t"
                 "mov %%ecx, 8(%2) \n\t"
                 "mov %%edx, 12(%2) \n\t"
                 "popa"
                 : : "a"(function), "c"(count), "S"(vec)
                 : "memory", "cc");
671 672
#else
    abort();
673 674
#endif

675
    if (eax)
676
        *eax = vec[0];
677
    if (ebx)
678
        *ebx = vec[1];
679
    if (ecx)
680
        *ecx = vec[2];
681
    if (edx)
682
        *edx = vec[3];
683
}
684

685 686 687 688 689 690 691 692 693 694 695 696 697
/* CPU class name definitions: */

#define X86_CPU_TYPE_SUFFIX "-" TYPE_X86_CPU
#define X86_CPU_TYPE_NAME(name) (name X86_CPU_TYPE_SUFFIX)

/* Return type name for a given CPU model name
 * Caller is responsible for freeing the returned string.
 */
static char *x86_cpu_type_name(const char *model_name)
{
    return g_strdup_printf(X86_CPU_TYPE_NAME("%s"), model_name);
}

698 699
static ObjectClass *x86_cpu_class_by_name(const char *cpu_model)
{
700 701 702
    ObjectClass *oc;
    char *typename;

703 704 705 706
    if (cpu_model == NULL) {
        return NULL;
    }

707 708 709 710
    typename = x86_cpu_type_name(cpu_model);
    oc = object_class_by_name(typename);
    g_free(typename);
    return oc;
711 712
}

713 714 715 716 717 718 719 720
static char *x86_cpu_class_get_model_name(X86CPUClass *cc)
{
    const char *class_name = object_class_get_name(OBJECT_CLASS(cc));
    assert(g_str_has_suffix(class_name, X86_CPU_TYPE_SUFFIX));
    return g_strndup(class_name,
                     strlen(class_name) - strlen(X86_CPU_TYPE_SUFFIX));
}

721
struct X86CPUDefinition {
722 723
    const char *name;
    uint32_t level;
724
    uint32_t xlevel;
725 726
    /* vendor is zero-terminated, 12 character ASCII string */
    char vendor[CPUID_VENDOR_SZ + 1];
727 728 729
    int family;
    int model;
    int stepping;
730
    FeatureWordArray features;
731
    char model_id[48];
732
};
733

734
static X86CPUDefinition builtin_x86_defs[] = {
735 736
    {
        .name = "qemu64",
737
        .level = 0xd,
738
        .vendor = CPUID_VENDOR_AMD,
739
        .family = 6,
740
        .model = 6,
741
        .stepping = 3,
742
        .features[FEAT_1_EDX] =
743
            PPRO_FEATURES |
744 745
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
746
        .features[FEAT_1_ECX] =
747
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
748
        .features[FEAT_8000_0001_EDX] =
749
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
750
        .features[FEAT_8000_0001_ECX] =
751
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM,
752
        .xlevel = 0x8000000A,
753
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
754 755 756 757
    },
    {
        .name = "phenom",
        .level = 5,
758
        .vendor = CPUID_VENDOR_AMD,
759 760 761
        .family = 16,
        .model = 2,
        .stepping = 3,
762
        /* Missing: CPUID_HT */
763
        .features[FEAT_1_EDX] =
764
            PPRO_FEATURES |
765
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
766
            CPUID_PSE36 | CPUID_VME,
767
        .features[FEAT_1_ECX] =
768
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_CX16 |
769
            CPUID_EXT_POPCNT,
770
        .features[FEAT_8000_0001_EDX] =
771 772
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX |
            CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT | CPUID_EXT2_MMXEXT |
773
            CPUID_EXT2_FFXSR | CPUID_EXT2_PDPE1GB | CPUID_EXT2_RDTSCP,
774 775 776 777
        /* Missing: CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS */
778
        .features[FEAT_8000_0001_ECX] =
779
            CPUID_EXT3_LAHF_LM | CPUID_EXT3_SVM |
780
            CPUID_EXT3_ABM | CPUID_EXT3_SSE4A,
781
        /* Missing: CPUID_SVM_LBRV */
782
        .features[FEAT_SVM] =
783
            CPUID_SVM_NPT,
784 785 786 787 788 789
        .xlevel = 0x8000001A,
        .model_id = "AMD Phenom(tm) 9550 Quad-Core Processor"
    },
    {
        .name = "core2duo",
        .level = 10,
790
        .vendor = CPUID_VENDOR_INTEL,
791 792 793
        .family = 6,
        .model = 15,
        .stepping = 11,
794
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
795
        .features[FEAT_1_EDX] =
796
            PPRO_FEATURES |
797
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
798 799
            CPUID_PSE36 | CPUID_VME | CPUID_ACPI | CPUID_SS,
        /* Missing: CPUID_EXT_DTES64, CPUID_EXT_DSCPL, CPUID_EXT_EST,
800
         * CPUID_EXT_TM2, CPUID_EXT_XTPR, CPUID_EXT_PDCM, CPUID_EXT_VMX */
801
        .features[FEAT_1_ECX] =
802
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
803
            CPUID_EXT_CX16,
804
        .features[FEAT_8000_0001_EDX] =
805
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
806
        .features[FEAT_8000_0001_ECX] =
807
            CPUID_EXT3_LAHF_LM,
808 809 810 811 812
        .xlevel = 0x80000008,
        .model_id = "Intel(R) Core(TM)2 Duo CPU     T7700  @ 2.40GHz",
    },
    {
        .name = "kvm64",
813
        .level = 0xd,
814
        .vendor = CPUID_VENDOR_INTEL,
815 816 817
        .family = 15,
        .model = 6,
        .stepping = 1,
P
Paolo Bonzini 已提交
818
        /* Missing: CPUID_HT */
819
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
820
            PPRO_FEATURES | CPUID_VME |
821 822 823
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA |
            CPUID_PSE36,
        /* Missing: CPUID_EXT_POPCNT, CPUID_EXT_MONITOR */
824
        .features[FEAT_1_ECX] =
825
            CPUID_EXT_SSE3 | CPUID_EXT_CX16,
826
        /* Missing: CPUID_EXT2_PDPE1GB, CPUID_EXT2_RDTSCP */
827
        .features[FEAT_8000_0001_EDX] =
828 829 830 831 832
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
        /* Missing: CPUID_EXT3_LAHF_LM, CPUID_EXT3_CMP_LEG, CPUID_EXT3_EXTAPIC,
                    CPUID_EXT3_CR8LEG, CPUID_EXT3_ABM, CPUID_EXT3_SSE4A,
                    CPUID_EXT3_MISALIGNSSE, CPUID_EXT3_3DNOWPREFETCH,
                    CPUID_EXT3_OSVW, CPUID_EXT3_IBS, CPUID_EXT3_SVM */
833
        .features[FEAT_8000_0001_ECX] =
834
            0,
835 836 837 838 839 840
        .xlevel = 0x80000008,
        .model_id = "Common KVM processor"
    },
    {
        .name = "qemu32",
        .level = 4,
841
        .vendor = CPUID_VENDOR_INTEL,
842
        .family = 6,
843
        .model = 6,
844
        .stepping = 3,
845
        .features[FEAT_1_EDX] =
846
            PPRO_FEATURES,
847
        .features[FEAT_1_ECX] =
848
            CPUID_EXT_SSE3,
A
Andre Przywara 已提交
849
        .xlevel = 0x80000004,
850
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
851
    },
852 853 854
    {
        .name = "kvm32",
        .level = 5,
855
        .vendor = CPUID_VENDOR_INTEL,
856 857 858
        .family = 15,
        .model = 6,
        .stepping = 1,
859
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
860
            PPRO_FEATURES | CPUID_VME |
861
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_PSE36,
862
        .features[FEAT_1_ECX] =
863
            CPUID_EXT_SSE3,
864
        .features[FEAT_8000_0001_ECX] =
865
            0,
866 867 868
        .xlevel = 0x80000008,
        .model_id = "Common 32-bit KVM processor"
    },
869 870 871
    {
        .name = "coreduo",
        .level = 10,
872
        .vendor = CPUID_VENDOR_INTEL,
873 874 875
        .family = 6,
        .model = 14,
        .stepping = 8,
876
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
877
        .features[FEAT_1_EDX] =
878
            PPRO_FEATURES | CPUID_VME |
879 880 881
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_ACPI |
            CPUID_SS,
        /* Missing: CPUID_EXT_EST, CPUID_EXT_TM2 , CPUID_EXT_XTPR,
882
         * CPUID_EXT_PDCM, CPUID_EXT_VMX */
883
        .features[FEAT_1_ECX] =
884
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR,
885
        .features[FEAT_8000_0001_EDX] =
886
            CPUID_EXT2_NX,
887 888 889 890 891
        .xlevel = 0x80000008,
        .model_id = "Genuine Intel(R) CPU           T2600  @ 2.16GHz",
    },
    {
        .name = "486",
A
Andre Przywara 已提交
892
        .level = 1,
893
        .vendor = CPUID_VENDOR_INTEL,
894
        .family = 4,
895
        .model = 8,
896
        .stepping = 0,
897
        .features[FEAT_1_EDX] =
898
            I486_FEATURES,
899 900 901 902 903
        .xlevel = 0,
    },
    {
        .name = "pentium",
        .level = 1,
904
        .vendor = CPUID_VENDOR_INTEL,
905 906 907
        .family = 5,
        .model = 4,
        .stepping = 3,
908
        .features[FEAT_1_EDX] =
909
            PENTIUM_FEATURES,
910 911 912 913 914
        .xlevel = 0,
    },
    {
        .name = "pentium2",
        .level = 2,
915
        .vendor = CPUID_VENDOR_INTEL,
916 917 918
        .family = 6,
        .model = 5,
        .stepping = 2,
919
        .features[FEAT_1_EDX] =
920
            PENTIUM2_FEATURES,
921 922 923 924
        .xlevel = 0,
    },
    {
        .name = "pentium3",
925
        .level = 3,
926
        .vendor = CPUID_VENDOR_INTEL,
927 928 929
        .family = 6,
        .model = 7,
        .stepping = 3,
930
        .features[FEAT_1_EDX] =
931
            PENTIUM3_FEATURES,
932 933 934 935 936
        .xlevel = 0,
    },
    {
        .name = "athlon",
        .level = 2,
937
        .vendor = CPUID_VENDOR_AMD,
938 939 940
        .family = 6,
        .model = 2,
        .stepping = 3,
941
        .features[FEAT_1_EDX] =
942
            PPRO_FEATURES | CPUID_PSE36 | CPUID_VME | CPUID_MTRR |
943
            CPUID_MCA,
944
        .features[FEAT_8000_0001_EDX] =
945
            CPUID_EXT2_MMXEXT | CPUID_EXT2_3DNOW | CPUID_EXT2_3DNOWEXT,
946
        .xlevel = 0x80000008,
947
        .model_id = "QEMU Virtual CPU version " QEMU_HW_VERSION,
948 949 950
    },
    {
        .name = "n270",
951
        .level = 10,
952
        .vendor = CPUID_VENDOR_INTEL,
953 954 955
        .family = 6,
        .model = 28,
        .stepping = 2,
956
        /* Missing: CPUID_DTS, CPUID_HT, CPUID_TM, CPUID_PBE */
957
        .features[FEAT_1_EDX] =
958
            PPRO_FEATURES |
959 960
            CPUID_MTRR | CPUID_CLFLUSH | CPUID_MCA | CPUID_VME |
            CPUID_ACPI | CPUID_SS,
961
            /* Some CPUs got no CPUID_SEP */
962 963
        /* Missing: CPUID_EXT_DSCPL, CPUID_EXT_EST, CPUID_EXT_TM2,
         * CPUID_EXT_XTPR */
964
        .features[FEAT_1_ECX] =
965
            CPUID_EXT_SSE3 | CPUID_EXT_MONITOR | CPUID_EXT_SSSE3 |
B
Borislav Petkov 已提交
966
            CPUID_EXT_MOVBE,
967
        .features[FEAT_8000_0001_EDX] =
968
            CPUID_EXT2_NX,
969
        .features[FEAT_8000_0001_ECX] =
970
            CPUID_EXT3_LAHF_LM,
971
        .xlevel = 0x80000008,
972 973
        .model_id = "Intel(R) Atom(TM) CPU N270   @ 1.60GHz",
    },
974 975
    {
        .name = "Conroe",
976
        .level = 10,
977
        .vendor = CPUID_VENDOR_INTEL,
978
        .family = 6,
979
        .model = 15,
980
        .stepping = 3,
981
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
982
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
983 984 985 986
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
987
        .features[FEAT_1_ECX] =
988
            CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
989
        .features[FEAT_8000_0001_EDX] =
990
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
991
        .features[FEAT_8000_0001_ECX] =
992
            CPUID_EXT3_LAHF_LM,
993
        .xlevel = 0x80000008,
994 995 996 997
        .model_id = "Intel Celeron_4x0 (Conroe/Merom Class Core 2)",
    },
    {
        .name = "Penryn",
998
        .level = 10,
999
        .vendor = CPUID_VENDOR_INTEL,
1000
        .family = 6,
1001
        .model = 23,
1002
        .stepping = 3,
1003
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1004
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1005 1006 1007 1008
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1009
        .features[FEAT_1_ECX] =
1010
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
1011
            CPUID_EXT_SSE3,
1012
        .features[FEAT_8000_0001_EDX] =
1013
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1014
        .features[FEAT_8000_0001_ECX] =
1015
            CPUID_EXT3_LAHF_LM,
1016
        .xlevel = 0x80000008,
1017 1018 1019 1020
        .model_id = "Intel Core 2 Duo P9xxx (Penryn Class Core 2)",
    },
    {
        .name = "Nehalem",
1021
        .level = 11,
1022
        .vendor = CPUID_VENDOR_INTEL,
1023
        .family = 6,
1024
        .model = 26,
1025
        .stepping = 3,
1026
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1027
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1028 1029 1030 1031
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1032
        .features[FEAT_1_ECX] =
1033
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
1034
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_SSE3,
1035
        .features[FEAT_8000_0001_EDX] =
1036
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1037
        .features[FEAT_8000_0001_ECX] =
1038
            CPUID_EXT3_LAHF_LM,
1039
        .xlevel = 0x80000008,
1040 1041 1042 1043 1044
        .model_id = "Intel Core i7 9xx (Nehalem Class Core i7)",
    },
    {
        .name = "Westmere",
        .level = 11,
1045
        .vendor = CPUID_VENDOR_INTEL,
1046 1047 1048
        .family = 6,
        .model = 44,
        .stepping = 1,
1049
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1050
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1051 1052 1053 1054
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1055
        .features[FEAT_1_ECX] =
1056
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
1057 1058
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1059
        .features[FEAT_8000_0001_EDX] =
1060
            CPUID_EXT2_LM | CPUID_EXT2_SYSCALL | CPUID_EXT2_NX,
1061
        .features[FEAT_8000_0001_ECX] =
1062
            CPUID_EXT3_LAHF_LM,
J
Jan Kiszka 已提交
1063 1064
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1065
        .xlevel = 0x80000008,
1066 1067 1068 1069 1070
        .model_id = "Westmere E56xx/L56xx/X56xx (Nehalem-C)",
    },
    {
        .name = "SandyBridge",
        .level = 0xd,
1071
        .vendor = CPUID_VENDOR_INTEL,
1072 1073 1074
        .family = 6,
        .model = 42,
        .stepping = 1,
1075
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1076
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1077 1078 1079 1080
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1081
        .features[FEAT_1_ECX] =
1082
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1083 1084 1085 1086
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1087
        .features[FEAT_8000_0001_EDX] =
1088
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1089
            CPUID_EXT2_SYSCALL,
1090
        .features[FEAT_8000_0001_ECX] =
1091
            CPUID_EXT3_LAHF_LM,
1092 1093
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1094 1095
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1096
        .xlevel = 0x80000008,
1097 1098
        .model_id = "Intel Xeon E312xx (Sandy Bridge)",
    },
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
    {
        .name = "IvyBridge",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 58,
        .stepping = 9,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_POPCNT |
            CPUID_EXT_X2APIC | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3 | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_ERMS,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_LAHF_LM,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1128 1129
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1130
        .xlevel = 0x80000008,
1131 1132
        .model_id = "Intel Xeon E3-12xx v2 (Ivy Bridge)",
    },
1133
    {
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
        .name = "Haswell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 60,
        .stepping = 1,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1157
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1158 1159 1160 1161 1162 1163
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1164 1165
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1166
        .xlevel = 0x80000008,
1167 1168
        .model_id = "Intel Core Processor (Haswell, no TSX)",
    },    {
1169 1170
        .name = "Haswell",
        .level = 0xd,
1171
        .vendor = CPUID_VENDOR_INTEL,
1172 1173 1174
        .family = 6,
        .model = 60,
        .stepping = 1,
1175
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1176
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1177 1178 1179 1180
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1181
        .features[FEAT_1_ECX] =
1182
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1183 1184 1185 1186
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1187
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1188
        .features[FEAT_8000_0001_EDX] =
1189
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
1190
            CPUID_EXT2_SYSCALL,
1191
        .features[FEAT_8000_0001_ECX] =
1192
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM,
1193
        .features[FEAT_7_0_EBX] =
1194
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1195 1196 1197
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM,
1198 1199
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1200 1201
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1202
        .xlevel = 0x80000008,
1203 1204
        .model_id = "Intel Core Processor (Haswell)",
    },
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
    {
        .name = "Broadwell-noTSX",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1229
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1230 1231 1232 1233 1234 1235 1236 1237
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP,
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1238 1239
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1240
        .xlevel = 0x80000008,
1241 1242
        .model_id = "Intel Core Processor (Broadwell, no TSX)",
    },
1243 1244 1245 1246 1247 1248 1249 1250
    {
        .name = "Broadwell",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 61,
        .stepping = 2,
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1251
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
1262
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
1263 1264 1265 1266
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
1267
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
1268 1269
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
1270
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
1271
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
1272
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
1273
            CPUID_7_0_EBX_SMAP,
1274 1275
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT,
J
Jan Kiszka 已提交
1276 1277
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
1278
        .xlevel = 0x80000008,
1279 1280
        .model_id = "Intel Core Processor (Broadwell)",
    },
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
    {
        .name = "Skylake-Client",
        .level = 0xd,
        .vendor = CPUID_VENDOR_INTEL,
        .family = 6,
        .model = 94,
        .stepping = 3,
        .features[FEAT_1_EDX] =
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
        .features[FEAT_1_ECX] =
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
            CPUID_EXT_POPCNT | CPUID_EXT_X2APIC | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_SSSE3 |
            CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3 |
            CPUID_EXT_TSC_DEADLINE_TIMER | CPUID_EXT_FMA | CPUID_EXT_MOVBE |
            CPUID_EXT_PCID | CPUID_EXT_F16C | CPUID_EXT_RDRAND,
        .features[FEAT_8000_0001_EDX] =
            CPUID_EXT2_LM | CPUID_EXT2_RDTSCP | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
        .features[FEAT_8000_0001_ECX] =
            CPUID_EXT3_ABM | CPUID_EXT3_LAHF_LM | CPUID_EXT3_3DNOWPREFETCH,
        .features[FEAT_7_0_EBX] =
            CPUID_7_0_EBX_FSGSBASE | CPUID_7_0_EBX_BMI1 |
            CPUID_7_0_EBX_HLE | CPUID_7_0_EBX_AVX2 | CPUID_7_0_EBX_SMEP |
            CPUID_7_0_EBX_BMI2 | CPUID_7_0_EBX_ERMS | CPUID_7_0_EBX_INVPCID |
            CPUID_7_0_EBX_RTM | CPUID_7_0_EBX_RDSEED | CPUID_7_0_EBX_ADX |
            CPUID_7_0_EBX_SMAP | CPUID_7_0_EBX_MPX,
        /* Missing: XSAVES (not supported by some Linux versions,
         * including v4.1 to v4.6).
         * KVM doesn't yet expose any XSAVES state save component,
         * and the only one defined in Skylake (processor tracing)
         * probably will block migration anyway.
         */
        .features[FEAT_XSAVE] =
            CPUID_XSAVE_XSAVEOPT | CPUID_XSAVE_XSAVEC |
            CPUID_XSAVE_XGETBV1,
        .features[FEAT_6_EAX] =
            CPUID_6_EAX_ARAT,
        .xlevel = 0x80000008,
        .model_id = "Intel Core Processor (Skylake)",
    },
1326 1327 1328
    {
        .name = "Opteron_G1",
        .level = 5,
1329
        .vendor = CPUID_VENDOR_AMD,
1330 1331 1332
        .family = 15,
        .model = 6,
        .stepping = 1,
1333
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1334
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1335 1336 1337 1338
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1339
        .features[FEAT_1_ECX] =
1340
            CPUID_EXT_SSE3,
1341
        .features[FEAT_8000_0001_EDX] =
1342
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1343 1344 1345 1346 1347 1348
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 240 (Gen 1 Class Opteron)",
    },
    {
        .name = "Opteron_G2",
        .level = 5,
1349
        .vendor = CPUID_VENDOR_AMD,
1350 1351 1352
        .family = 15,
        .model = 6,
        .stepping = 1,
1353
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1354
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1355 1356 1357 1358
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1359
        .features[FEAT_1_ECX] =
1360
            CPUID_EXT_CX16 | CPUID_EXT_SSE3,
1361
        /* Missing: CPUID_EXT2_RDTSCP */
1362
        .features[FEAT_8000_0001_EDX] =
1363
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1364
        .features[FEAT_8000_0001_ECX] =
1365
            CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1366 1367 1368 1369 1370 1371
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 22xx (Gen 2 Class Opteron)",
    },
    {
        .name = "Opteron_G3",
        .level = 5,
1372
        .vendor = CPUID_VENDOR_AMD,
1373 1374 1375
        .family = 16,
        .model = 2,
        .stepping = 3,
1376
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1377
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1378 1379 1380 1381
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1382
        .features[FEAT_1_ECX] =
1383
            CPUID_EXT_POPCNT | CPUID_EXT_CX16 | CPUID_EXT_MONITOR |
1384
            CPUID_EXT_SSE3,
1385
        /* Missing: CPUID_EXT2_RDTSCP */
1386
        .features[FEAT_8000_0001_EDX] =
1387
            CPUID_EXT2_LM | CPUID_EXT2_NX | CPUID_EXT2_SYSCALL,
1388
        .features[FEAT_8000_0001_ECX] =
1389
            CPUID_EXT3_MISALIGNSSE | CPUID_EXT3_SSE4A |
1390
            CPUID_EXT3_ABM | CPUID_EXT3_SVM | CPUID_EXT3_LAHF_LM,
1391 1392 1393 1394 1395 1396
        .xlevel = 0x80000008,
        .model_id = "AMD Opteron 23xx (Gen 3 Class Opteron)",
    },
    {
        .name = "Opteron_G4",
        .level = 0xd,
1397
        .vendor = CPUID_VENDOR_AMD,
1398 1399 1400
        .family = 21,
        .model = 1,
        .stepping = 2,
1401
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1402
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1403 1404 1405 1406
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1407
        .features[FEAT_1_ECX] =
1408
            CPUID_EXT_AVX | CPUID_EXT_XSAVE | CPUID_EXT_AES |
1409 1410 1411
            CPUID_EXT_POPCNT | CPUID_EXT_SSE42 | CPUID_EXT_SSE41 |
            CPUID_EXT_CX16 | CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ |
            CPUID_EXT_SSE3,
1412
        /* Missing: CPUID_EXT2_RDTSCP */
1413
        .features[FEAT_8000_0001_EDX] =
1414 1415
            CPUID_EXT2_LM | CPUID_EXT2_PDPE1GB | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
1416
        .features[FEAT_8000_0001_ECX] =
1417
            CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1418 1419 1420
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1421
        /* no xsaveopt! */
1422 1423 1424
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 62xx class CPU",
    },
1425 1426 1427
    {
        .name = "Opteron_G5",
        .level = 0xd,
1428
        .vendor = CPUID_VENDOR_AMD,
1429 1430 1431
        .family = 21,
        .model = 2,
        .stepping = 0,
1432
        .features[FEAT_1_EDX] =
P
Paolo Bonzini 已提交
1433
            CPUID_VME | CPUID_SSE2 | CPUID_SSE | CPUID_FXSR | CPUID_MMX |
1434 1435 1436 1437
            CPUID_CLFLUSH | CPUID_PSE36 | CPUID_PAT | CPUID_CMOV | CPUID_MCA |
            CPUID_PGE | CPUID_MTRR | CPUID_SEP | CPUID_APIC | CPUID_CX8 |
            CPUID_MCE | CPUID_PAE | CPUID_MSR | CPUID_TSC | CPUID_PSE |
            CPUID_DE | CPUID_FP87,
1438
        .features[FEAT_1_ECX] =
1439
            CPUID_EXT_F16C | CPUID_EXT_AVX | CPUID_EXT_XSAVE |
1440 1441 1442
            CPUID_EXT_AES | CPUID_EXT_POPCNT | CPUID_EXT_SSE42 |
            CPUID_EXT_SSE41 | CPUID_EXT_CX16 | CPUID_EXT_FMA |
            CPUID_EXT_SSSE3 | CPUID_EXT_PCLMULQDQ | CPUID_EXT_SSE3,
1443
        /* Missing: CPUID_EXT2_RDTSCP */
1444
        .features[FEAT_8000_0001_EDX] =
1445 1446
            CPUID_EXT2_LM | CPUID_EXT2_PDPE1GB | CPUID_EXT2_NX |
            CPUID_EXT2_SYSCALL,
1447
        .features[FEAT_8000_0001_ECX] =
1448
            CPUID_EXT3_TBM | CPUID_EXT3_FMA4 | CPUID_EXT3_XOP |
1449 1450 1451
            CPUID_EXT3_3DNOWPREFETCH | CPUID_EXT3_MISALIGNSSE |
            CPUID_EXT3_SSE4A | CPUID_EXT3_ABM | CPUID_EXT3_SVM |
            CPUID_EXT3_LAHF_LM,
1452
        /* no xsaveopt! */
1453 1454 1455
        .xlevel = 0x8000001A,
        .model_id = "AMD Opteron 63xx class CPU",
    },
1456 1457
};

1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
typedef struct PropValue {
    const char *prop, *value;
} PropValue;

/* KVM-specific features that are automatically added/removed
 * from all CPU models when KVM is enabled.
 */
static PropValue kvm_default_props[] = {
    { "kvmclock", "on" },
    { "kvm-nopiodelay", "on" },
    { "kvm-asyncpf", "on" },
    { "kvm-steal-time", "on" },
    { "kvm-pv-eoi", "on" },
    { "kvmclock-stable-bit", "on" },
    { "x2apic", "on" },
    { "acpi", "off" },
    { "monitor", "off" },
    { "svm", "off" },
    { NULL, NULL },
};

1479 1480 1481 1482 1483 1484 1485 1486
/* TCG-specific defaults that override all CPU models when using TCG
 */
static PropValue tcg_default_props[] = {
    { "vme", "off" },
    { NULL, NULL },
};


1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
void x86_cpu_change_kvm_default(const char *prop, const char *value)
{
    PropValue *pv;
    for (pv = kvm_default_props; pv->prop; pv++) {
        if (!strcmp(pv->prop, prop)) {
            pv->value = value;
            break;
        }
    }

    /* It is valid to call this function only for properties that
     * are already present in the kvm_default_props table.
     */
    assert(pv->prop);
}

1503 1504 1505
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only);

1506 1507
#ifdef CONFIG_KVM

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
static bool lmce_supported(void)
{
    uint64_t mce_cap;

    if (kvm_ioctl(kvm_state, KVM_X86_GET_MCE_CAP_SUPPORTED, &mce_cap) < 0) {
        return false;
    }

    return !!(mce_cap & MCG_LMCE_P);
}

1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
static int cpu_x86_fill_model_id(char *str)
{
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;
    int i;

    for (i = 0; i < 3; i++) {
        host_cpuid(0x80000002 + i, 0, &eax, &ebx, &ecx, &edx);
        memcpy(str + i * 16 +  0, &eax, 4);
        memcpy(str + i * 16 +  4, &ebx, 4);
        memcpy(str + i * 16 +  8, &ecx, 4);
        memcpy(str + i * 16 + 12, &edx, 4);
    }
    return 0;
}

1534 1535
static X86CPUDefinition host_cpudef;

1536
static Property host_x86_cpu_properties[] = {
1537
    DEFINE_PROP_BOOL("migratable", X86CPU, migratable, true),
1538
    DEFINE_PROP_BOOL("host-cache-info", X86CPU, cache_info_passthrough, false),
1539 1540 1541
    DEFINE_PROP_END_OF_LIST()
};

1542
/* class_init for the "host" CPU model
1543
 *
1544
 * This function may be called before KVM is initialized.
1545
 */
1546
static void host_x86_cpu_class_init(ObjectClass *oc, void *data)
1547
{
1548
    DeviceClass *dc = DEVICE_CLASS(oc);
1549
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
1550 1551
    uint32_t eax = 0, ebx = 0, ecx = 0, edx = 0;

1552
    xcc->kvm_required = true;
1553

1554
    host_cpuid(0x0, 0, &eax, &ebx, &ecx, &edx);
1555
    x86_cpu_vendor_words2str(host_cpudef.vendor, ebx, edx, ecx);
1556 1557

    host_cpuid(0x1, 0, &eax, &ebx, &ecx, &edx);
1558 1559 1560
    host_cpudef.family = ((eax >> 8) & 0x0F) + ((eax >> 20) & 0xFF);
    host_cpudef.model = ((eax >> 4) & 0x0F) | ((eax & 0xF0000) >> 12);
    host_cpudef.stepping = eax & 0x0F;
1561

1562
    cpu_x86_fill_model_id(host_cpudef.model_id);
1563

1564
    xcc->cpu_def = &host_cpudef;
1565 1566 1567
    xcc->model_description =
        "KVM processor with all supported host features "
        "(only available in KVM mode)";
1568 1569 1570 1571

    /* level, xlevel, xlevel2, and the feature words are initialized on
     * instance_init, because they require KVM to be initialized.
     */
1572 1573

    dc->props = host_x86_cpu_properties;
1574 1575
    /* Reason: host_x86_cpu_initfn() dies when !kvm_enabled() */
    dc->cannot_destroy_with_object_finalize_yet = true;
1576 1577 1578 1579 1580 1581 1582 1583
}

static void host_x86_cpu_initfn(Object *obj)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    KVMState *s = kvm_state;

1584 1585 1586 1587 1588
    /* We can't fill the features array here because we don't know yet if
     * "migratable" is true or false.
     */
    cpu->host_features = true;

1589
    /* If KVM is disabled, x86_cpu_realizefn() will report an error later */
1590
    if (kvm_enabled()) {
1591 1592 1593 1594 1595 1596
        env->cpuid_min_level =
            kvm_arch_get_supported_cpuid(s, 0x0, 0, R_EAX);
        env->cpuid_min_xlevel =
            kvm_arch_get_supported_cpuid(s, 0x80000000, 0, R_EAX);
        env->cpuid_min_xlevel2 =
            kvm_arch_get_supported_cpuid(s, 0xC0000000, 0, R_EAX);
1597 1598 1599 1600

        if (lmce_supported()) {
            object_property_set_bool(OBJECT(cpu), true, "lmce", &error_abort);
        }
1601
    }
1602

1603
    object_property_set_bool(OBJECT(cpu), true, "pmu", &error_abort);
1604 1605
}

1606 1607 1608 1609 1610 1611 1612 1613 1614
static const TypeInfo host_x86_cpu_type_info = {
    .name = X86_CPU_TYPE_NAME("host"),
    .parent = TYPE_X86_CPU,
    .instance_init = host_x86_cpu_initfn,
    .class_init = host_x86_cpu_class_init,
};

#endif

1615
static void report_unavailable_features(FeatureWord w, uint32_t mask)
1616
{
1617
    FeatureWordInfo *f = &feature_word_info[w];
1618 1619
    int i;

1620
    for (i = 0; i < 32; ++i) {
1621
        if ((1UL << i) & mask) {
1622
            const char *reg = get_register_name_32(f->cpuid_reg);
1623
            assert(reg);
1624
            fprintf(stderr, "warning: %s doesn't support requested feature: "
1625
                "CPUID.%02XH:%s%s%s [bit %d]\n",
1626
                kvm_enabled() ? "host" : "TCG",
1627 1628 1629
                f->cpuid_eax, reg,
                f->feat_names[i] ? "." : "",
                f->feat_names[i] ? f->feat_names[i] : "", i);
1630
        }
1631
    }
1632 1633
}

1634 1635 1636
static void x86_cpuid_version_get_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1637 1638 1639 1640 1641 1642 1643 1644 1645
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 8) & 0xf;
    if (value == 0xf) {
        value += (env->cpuid_version >> 20) & 0xff;
    }
1646
    visit_type_int(v, name, &value, errp);
1647 1648
}

1649 1650 1651
static void x86_cpuid_version_set_family(Object *obj, Visitor *v,
                                         const char *name, void *opaque,
                                         Error **errp)
1652
{
1653 1654 1655 1656
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff + 0xf;
1657
    Error *local_err = NULL;
1658 1659
    int64_t value;

1660
    visit_type_int(v, name, &value, &local_err);
1661 1662
    if (local_err) {
        error_propagate(errp, local_err);
1663 1664 1665
        return;
    }
    if (value < min || value > max) {
1666 1667
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1668 1669 1670
        return;
    }

1671
    env->cpuid_version &= ~0xff00f00;
1672 1673
    if (value > 0x0f) {
        env->cpuid_version |= 0xf00 | ((value - 0x0f) << 20);
1674
    } else {
1675
        env->cpuid_version |= value << 8;
1676 1677 1678
    }
}

1679 1680 1681
static void x86_cpuid_version_get_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1682 1683 1684 1685 1686 1687 1688
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = (env->cpuid_version >> 4) & 0xf;
    value |= ((env->cpuid_version >> 16) & 0xf) << 4;
1689
    visit_type_int(v, name, &value, errp);
1690 1691
}

1692 1693 1694
static void x86_cpuid_version_set_model(Object *obj, Visitor *v,
                                        const char *name, void *opaque,
                                        Error **errp)
1695
{
1696 1697 1698 1699
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xff;
1700
    Error *local_err = NULL;
1701 1702
    int64_t value;

1703
    visit_type_int(v, name, &value, &local_err);
1704 1705
    if (local_err) {
        error_propagate(errp, local_err);
1706 1707 1708
        return;
    }
    if (value < min || value > max) {
1709 1710
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1711 1712 1713
        return;
    }

1714
    env->cpuid_version &= ~0xf00f0;
1715
    env->cpuid_version |= ((value & 0xf) << 4) | ((value >> 4) << 16);
1716 1717
}

1718
static void x86_cpuid_version_get_stepping(Object *obj, Visitor *v,
1719
                                           const char *name, void *opaque,
1720 1721 1722 1723 1724 1725 1726
                                           Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int64_t value;

    value = env->cpuid_version & 0xf;
1727
    visit_type_int(v, name, &value, errp);
1728 1729
}

1730
static void x86_cpuid_version_set_stepping(Object *obj, Visitor *v,
1731
                                           const char *name, void *opaque,
1732
                                           Error **errp)
1733
{
1734 1735 1736 1737
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    const int64_t min = 0;
    const int64_t max = 0xf;
1738
    Error *local_err = NULL;
1739 1740
    int64_t value;

1741
    visit_type_int(v, name, &value, &local_err);
1742 1743
    if (local_err) {
        error_propagate(errp, local_err);
1744 1745 1746
        return;
    }
    if (value < min || value > max) {
1747 1748
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1749 1750 1751
        return;
    }

1752
    env->cpuid_version &= ~0xf;
1753
    env->cpuid_version |= value & 0xf;
1754 1755
}

1756 1757 1758 1759 1760 1761
static char *x86_cpuid_get_vendor(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;

1762
    value = g_malloc(CPUID_VENDOR_SZ + 1);
1763 1764
    x86_cpu_vendor_words2str(value, env->cpuid_vendor1, env->cpuid_vendor2,
                             env->cpuid_vendor3);
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
    return value;
}

static void x86_cpuid_set_vendor(Object *obj, const char *value,
                                 Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    int i;

1775
    if (strlen(value) != CPUID_VENDOR_SZ) {
1776
        error_setg(errp, QERR_PROPERTY_VALUE_BAD, "", "vendor", value);
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
        return;
    }

    env->cpuid_vendor1 = 0;
    env->cpuid_vendor2 = 0;
    env->cpuid_vendor3 = 0;
    for (i = 0; i < 4; i++) {
        env->cpuid_vendor1 |= ((uint8_t)value[i    ]) << (8 * i);
        env->cpuid_vendor2 |= ((uint8_t)value[i + 4]) << (8 * i);
        env->cpuid_vendor3 |= ((uint8_t)value[i + 8]) << (8 * i);
    }
}

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
static char *x86_cpuid_get_model_id(Object *obj, Error **errp)
{
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
    char *value;
    int i;

    value = g_malloc(48 + 1);
    for (i = 0; i < 48; i++) {
        value[i] = env->cpuid_model[i >> 2] >> (8 * (i & 3));
    }
    value[48] = '\0';
    return value;
}

1805 1806
static void x86_cpuid_set_model_id(Object *obj, const char *model_id,
                                   Error **errp)
1807
{
1808 1809
    X86CPU *cpu = X86_CPU(obj);
    CPUX86State *env = &cpu->env;
1810 1811 1812 1813 1814 1815
    int c, len, i;

    if (model_id == NULL) {
        model_id = "";
    }
    len = strlen(model_id);
1816
    memset(env->cpuid_model, 0, 48);
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
    for (i = 0; i < 48; i++) {
        if (i >= len) {
            c = '\0';
        } else {
            c = (uint8_t)model_id[i];
        }
        env->cpuid_model[i >> 2] |= c << (8 * (i & 3));
    }
}

1827 1828
static void x86_cpuid_get_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1829 1830 1831 1832 1833
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value;

    value = cpu->env.tsc_khz * 1000;
1834
    visit_type_int(v, name, &value, errp);
1835 1836
}

1837 1838
static void x86_cpuid_set_tsc_freq(Object *obj, Visitor *v, const char *name,
                                   void *opaque, Error **errp)
1839 1840 1841
{
    X86CPU *cpu = X86_CPU(obj);
    const int64_t min = 0;
1842
    const int64_t max = INT64_MAX;
1843
    Error *local_err = NULL;
1844 1845
    int64_t value;

1846
    visit_type_int(v, name, &value, &local_err);
1847 1848
    if (local_err) {
        error_propagate(errp, local_err);
1849 1850 1851
        return;
    }
    if (value < min || value > max) {
1852 1853
        error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, "",
                   name ? name : "null", value, min, max);
1854 1855 1856
        return;
    }

1857
    cpu->env.tsc_khz = cpu->env.user_tsc_khz = value / 1000;
1858 1859
}

1860
/* Generic getter for "feature-words" and "filtered-features" properties */
1861 1862 1863
static void x86_cpu_get_feature_words(Object *obj, Visitor *v,
                                      const char *name, void *opaque,
                                      Error **errp)
1864
{
1865
    uint32_t *array = (uint32_t *)opaque;
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
    FeatureWord w;
    X86CPUFeatureWordInfo word_infos[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList list_entries[FEATURE_WORDS] = { };
    X86CPUFeatureWordInfoList *list = NULL;

    for (w = 0; w < FEATURE_WORDS; w++) {
        FeatureWordInfo *wi = &feature_word_info[w];
        X86CPUFeatureWordInfo *qwi = &word_infos[w];
        qwi->cpuid_input_eax = wi->cpuid_eax;
        qwi->has_cpuid_input_ecx = wi->cpuid_needs_ecx;
        qwi->cpuid_input_ecx = wi->cpuid_ecx;
        qwi->cpuid_register = x86_reg_info_32[wi->cpuid_reg].qapi_enum;
1878
        qwi->features = array[w];
1879 1880 1881 1882 1883 1884 1885

        /* List will be in reverse order, but order shouldn't matter */
        list_entries[w].next = list;
        list_entries[w].value = &word_infos[w];
        list = &list_entries[w];
    }

1886
    visit_type_X86CPUFeatureWordInfoList(v, "feature-words", &list, errp);
1887 1888
}

1889 1890
static void x86_get_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1891 1892 1893 1894
{
    X86CPU *cpu = X86_CPU(obj);
    int64_t value = cpu->hyperv_spinlock_attempts;

1895
    visit_type_int(v, name, &value, errp);
1896 1897
}

1898 1899
static void x86_set_hv_spinlocks(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
1900 1901 1902 1903 1904 1905 1906
{
    const int64_t min = 0xFFF;
    const int64_t max = UINT_MAX;
    X86CPU *cpu = X86_CPU(obj);
    Error *err = NULL;
    int64_t value;

1907
    visit_type_int(v, name, &value, &err);
1908 1909 1910 1911 1912 1913 1914
    if (err) {
        error_propagate(errp, err);
        return;
    }

    if (value < min || value > max) {
        error_setg(errp, "Property %s.%s doesn't take value %" PRId64
1915 1916 1917
                   " (minimum: %" PRId64 ", maximum: %" PRId64 ")",
                   object_get_typename(obj), name ? name : "null",
                   value, min, max);
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
        return;
    }
    cpu->hyperv_spinlock_attempts = value;
}

static PropertyInfo qdev_prop_spinlocks = {
    .name  = "int",
    .get   = x86_get_hv_spinlocks,
    .set   = x86_set_hv_spinlocks,
};

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
/* Convert all '_' in a feature string option name to '-', to make feature
 * name conform to QOM property naming rule, which uses '-' instead of '_'.
 */
static inline void feat2prop(char *s)
{
    while ((s = strchr(s, '_'))) {
        *s = '-';
    }
}

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
/* Return the feature property name for a feature flag bit */
static const char *x86_cpu_feature_name(FeatureWord w, int bitnr)
{
    /* XSAVE components are automatically enabled by other features,
     * so return the original feature name instead
     */
    if (w == FEAT_XSAVE_COMP_LO || w == FEAT_XSAVE_COMP_HI) {
        int comp = (w == FEAT_XSAVE_COMP_HI) ? bitnr + 32 : bitnr;

        if (comp < ARRAY_SIZE(x86_ext_save_areas) &&
            x86_ext_save_areas[comp].bits) {
            w = x86_ext_save_areas[comp].feature;
            bitnr = ctz32(x86_ext_save_areas[comp].bits);
        }
    }

    assert(bitnr < 32);
    assert(w < FEATURE_WORDS);
    return feature_word_info[w].feat_names[bitnr];
}

1960 1961 1962 1963 1964
/* Compatibily hack to maintain legacy +-feat semantic,
 * where +-feat overwrites any feature set by
 * feat=on|feat even if the later is parsed after +-feat
 * (i.e. "-x2apic,x2apic=on" will result in x2apic disabled)
 */
1965
static GList *plus_features, *minus_features;
1966

1967 1968 1969 1970 1971
static gint compare_string(gconstpointer a, gconstpointer b)
{
    return g_strcmp0(a, b);
}

1972 1973
/* Parse "+feature,-feature,feature=foo" CPU feature string
 */
1974
static void x86_cpu_parse_featurestr(const char *typename, char *features,
1975
                                     Error **errp)
1976 1977
{
    char *featurestr; /* Single 'key=value" string being parsed */
1978
    static bool cpu_globals_initialized;
1979
    bool ambiguous = false;
1980 1981 1982 1983 1984

    if (cpu_globals_initialized) {
        return;
    }
    cpu_globals_initialized = true;
1985

1986 1987 1988 1989 1990
    if (!features) {
        return;
    }

    for (featurestr = strtok(features, ",");
1991
         featurestr;
1992 1993 1994 1995
         featurestr = strtok(NULL, ",")) {
        const char *name;
        const char *val = NULL;
        char *eq = NULL;
1996
        char num[32];
1997
        GlobalProperty *prop;
1998

1999
        /* Compatibility syntax: */
2000
        if (featurestr[0] == '+') {
2001 2002
            plus_features = g_list_append(plus_features,
                                          g_strdup(featurestr + 1));
2003
            continue;
2004
        } else if (featurestr[0] == '-') {
2005 2006
            minus_features = g_list_append(minus_features,
                                           g_strdup(featurestr + 1));
2007 2008 2009 2010 2011 2012 2013
            continue;
        }

        eq = strchr(featurestr, '=');
        if (eq) {
            *eq++ = 0;
            val = eq;
2014
        } else {
2015
            val = "on";
2016
        }
2017 2018 2019 2020

        feat2prop(featurestr);
        name = featurestr;

2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
        if (g_list_find_custom(plus_features, name, compare_string)) {
            error_report("warning: Ambiguous CPU model string. "
                         "Don't mix both \"+%s\" and \"%s=%s\"",
                         name, name, val);
            ambiguous = true;
        }
        if (g_list_find_custom(minus_features, name, compare_string)) {
            error_report("warning: Ambiguous CPU model string. "
                         "Don't mix both \"-%s\" and \"%s=%s\"",
                         name, name, val);
            ambiguous = true;
        }

2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
        /* Special case: */
        if (!strcmp(name, "tsc-freq")) {
            int64_t tsc_freq;
            char *err;

            tsc_freq = qemu_strtosz_suffix_unit(val, &err,
                                           QEMU_STRTOSZ_DEFSUFFIX_B, 1000);
            if (tsc_freq < 0 || *err) {
                error_setg(errp, "bad numerical value %s", val);
                return;
            }
            snprintf(num, sizeof(num), "%" PRId64, tsc_freq);
            val = num;
            name = "tsc-frequency";
2048
        }
2049

2050 2051 2052 2053 2054 2055
        prop = g_new0(typeof(*prop), 1);
        prop->driver = typename;
        prop->property = g_strdup(name);
        prop->value = g_strdup(val);
        prop->errp = &error_fatal;
        qdev_prop_register_global(prop);
2056 2057
    }

2058 2059 2060 2061
    if (ambiguous) {
        error_report("warning: Compatibility of ambiguous CPU model "
                     "strings won't be kept on future QEMU versions");
    }
2062 2063
}

2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
static void x86_cpu_load_features(X86CPU *cpu, Error **errp);
static int x86_cpu_filter_features(X86CPU *cpu);

/* Check for missing features that may prevent the CPU class from
 * running using the current machine and accelerator.
 */
static void x86_cpu_class_check_missing_features(X86CPUClass *xcc,
                                                 strList **missing_feats)
{
    X86CPU *xc;
    FeatureWord w;
    Error *err = NULL;
    strList **next = missing_feats;

    if (xcc->kvm_required && !kvm_enabled()) {
        strList *new = g_new0(strList, 1);
        new->value = g_strdup("kvm");;
        *missing_feats = new;
        return;
    }

    xc = X86_CPU(object_new(object_class_get_name(OBJECT_CLASS(xcc))));

    x86_cpu_load_features(xc, &err);
    if (err) {
        /* Errors at x86_cpu_load_features should never happen,
         * but in case it does, just report the model as not
         * runnable at all using the "type" property.
         */
        strList *new = g_new0(strList, 1);
        new->value = g_strdup("type");
        *next = new;
        next = &new->next;
    }

    x86_cpu_filter_features(xc);

    for (w = 0; w < FEATURE_WORDS; w++) {
        uint32_t filtered = xc->filtered_features[w];
        int i;
        for (i = 0; i < 32; i++) {
            if (filtered & (1UL << i)) {
                strList *new = g_new0(strList, 1);
                new->value = g_strdup(x86_cpu_feature_name(w, i));
                *next = new;
                next = &new->next;
            }
        }
    }

    object_unref(OBJECT(xc));
}

2117
/* Print all cpuid feature names in featureset
2118
 */
2119
static void listflags(FILE *f, fprintf_function print, const char **featureset)
2120
{
2121 2122 2123 2124 2125 2126 2127
    int bit;
    bool first = true;

    for (bit = 0; bit < 32; bit++) {
        if (featureset[bit]) {
            print(f, "%s%s", first ? "" : " ", featureset[bit]);
            first = false;
2128
        }
2129
    }
2130 2131
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
/* Sort alphabetically by type name, listing kvm_required models last. */
static gint x86_cpu_list_compare(gconstpointer a, gconstpointer b)
{
    ObjectClass *class_a = (ObjectClass *)a;
    ObjectClass *class_b = (ObjectClass *)b;
    X86CPUClass *cc_a = X86_CPU_CLASS(class_a);
    X86CPUClass *cc_b = X86_CPU_CLASS(class_b);
    const char *name_a, *name_b;

    if (cc_a->kvm_required != cc_b->kvm_required) {
        /* kvm_required items go last */
        return cc_a->kvm_required ? 1 : -1;
    } else {
        name_a = object_class_get_name(class_a);
        name_b = object_class_get_name(class_b);
        return strcmp(name_a, name_b);
    }
}

static GSList *get_sorted_cpu_model_list(void)
{
    GSList *list = object_class_get_list(TYPE_X86_CPU, false);
    list = g_slist_sort(list, x86_cpu_list_compare);
    return list;
}

static void x86_cpu_list_entry(gpointer data, gpointer user_data)
{
    ObjectClass *oc = data;
    X86CPUClass *cc = X86_CPU_CLASS(oc);
    CPUListState *s = user_data;
    char *name = x86_cpu_class_get_model_name(cc);
    const char *desc = cc->model_description;
    if (!desc) {
        desc = cc->cpu_def->model_id;
    }

    (*s->cpu_fprintf)(s->file, "x86 %16s  %-48s\n",
                      name, desc);
    g_free(name);
}

/* list available CPU models and flags */
P
Peter Maydell 已提交
2175
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf)
2176
{
2177
    int i;
2178 2179 2180 2181 2182
    CPUListState s = {
        .file = f,
        .cpu_fprintf = cpu_fprintf,
    };
    GSList *list;
2183

2184 2185 2186 2187
    (*cpu_fprintf)(f, "Available CPUs:\n");
    list = get_sorted_cpu_model_list();
    g_slist_foreach(list, x86_cpu_list_entry, &s);
    g_slist_free(list);
2188

2189
    (*cpu_fprintf)(f, "\nRecognized CPUID flags:\n");
2190 2191 2192
    for (i = 0; i < ARRAY_SIZE(feature_word_info); i++) {
        FeatureWordInfo *fw = &feature_word_info[i];

2193 2194 2195
        (*cpu_fprintf)(f, "  ");
        listflags(f, cpu_fprintf, fw->feat_names);
        (*cpu_fprintf)(f, "\n");
2196
    }
2197 2198
}

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
static void x86_cpu_definition_entry(gpointer data, gpointer user_data)
{
    ObjectClass *oc = data;
    X86CPUClass *cc = X86_CPU_CLASS(oc);
    CpuDefinitionInfoList **cpu_list = user_data;
    CpuDefinitionInfoList *entry;
    CpuDefinitionInfo *info;

    info = g_malloc0(sizeof(*info));
    info->name = x86_cpu_class_get_model_name(cc);
2209 2210
    x86_cpu_class_check_missing_features(cc, &info->unavailable_features);
    info->has_unavailable_features = true;
2211
    info->q_typename = g_strdup(object_class_get_name(oc));
2212 2213
    info->migration_safe = cc->migration_safe;
    info->has_migration_safe = true;
2214 2215 2216 2217 2218 2219 2220

    entry = g_malloc0(sizeof(*entry));
    entry->value = info;
    entry->next = *cpu_list;
    *cpu_list = entry;
}

2221
CpuDefinitionInfoList *arch_query_cpu_definitions(Error **errp)
2222 2223
{
    CpuDefinitionInfoList *cpu_list = NULL;
2224 2225 2226
    GSList *list = get_sorted_cpu_model_list();
    g_slist_foreach(list, x86_cpu_definition_entry, &cpu_list);
    g_slist_free(list);
2227 2228 2229
    return cpu_list;
}

2230 2231
static uint32_t x86_cpu_get_supported_feature_word(FeatureWord w,
                                                   bool migratable_only)
2232 2233
{
    FeatureWordInfo *wi = &feature_word_info[w];
2234
    uint32_t r;
2235

2236
    if (kvm_enabled()) {
2237 2238 2239
        r = kvm_arch_get_supported_cpuid(kvm_state, wi->cpuid_eax,
                                                    wi->cpuid_ecx,
                                                    wi->cpuid_reg);
2240
    } else if (tcg_enabled()) {
2241
        r = wi->tcg_features;
2242 2243 2244
    } else {
        return ~0;
    }
2245 2246 2247 2248
    if (migratable_only) {
        r &= x86_cpu_get_migratable_flags(w);
    }
    return r;
2249 2250
}

2251 2252 2253 2254 2255
/*
 * Filters CPU feature words based on host availability of each feature.
 *
 * Returns: 0 if all flags are supported by the host, non-zero otherwise.
 */
2256
static int x86_cpu_filter_features(X86CPU *cpu)
2257 2258
{
    CPUX86State *env = &cpu->env;
2259
    FeatureWord w;
2260 2261
    int rv = 0;

2262
    for (w = 0; w < FEATURE_WORDS; w++) {
2263
        uint32_t host_feat =
2264
            x86_cpu_get_supported_feature_word(w, false);
2265 2266 2267
        uint32_t requested_features = env->features[w];
        env->features[w] &= host_feat;
        cpu->filtered_features[w] = requested_features & ~env->features[w];
2268 2269 2270
        if (cpu->filtered_features[w]) {
            rv = 1;
        }
2271
    }
2272 2273

    return rv;
2274 2275
}

2276 2277 2278 2279 2280 2281 2282 2283 2284
static void x86_cpu_report_filtered_features(X86CPU *cpu)
{
    FeatureWord w;

    for (w = 0; w < FEATURE_WORDS; w++) {
        report_unavailable_features(w, cpu->filtered_features[w]);
    }
}

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
static void x86_cpu_apply_props(X86CPU *cpu, PropValue *props)
{
    PropValue *pv;
    for (pv = props; pv->prop; pv++) {
        if (!pv->value) {
            continue;
        }
        object_property_parse(OBJECT(cpu), pv->value, pv->prop,
                              &error_abort);
    }
}

2297
/* Load data from X86CPUDefinition
2298
 */
2299
static void x86_cpu_load_def(X86CPU *cpu, X86CPUDefinition *def, Error **errp)
2300
{
2301
    CPUX86State *env = &cpu->env;
2302 2303
    const char *vendor;
    char host_vendor[CPUID_VENDOR_SZ + 1];
2304
    FeatureWord w;
2305

2306 2307 2308 2309
    /* CPU models only set _minimum_ values for level/xlevel: */
    object_property_set_int(OBJECT(cpu), def->level, "min-level", errp);
    object_property_set_int(OBJECT(cpu), def->xlevel, "min-xlevel", errp);

2310 2311 2312 2313
    object_property_set_int(OBJECT(cpu), def->family, "family", errp);
    object_property_set_int(OBJECT(cpu), def->model, "model", errp);
    object_property_set_int(OBJECT(cpu), def->stepping, "stepping", errp);
    object_property_set_str(OBJECT(cpu), def->model_id, "model-id", errp);
2314 2315 2316
    for (w = 0; w < FEATURE_WORDS; w++) {
        env->features[w] = def->features[w];
    }
2317

2318
    /* Special cases not set in the X86CPUDefinition structs: */
2319
    if (kvm_enabled()) {
2320 2321 2322 2323
        if (!kvm_irqchip_in_kernel()) {
            x86_cpu_change_kvm_default("x2apic", "off");
        }

2324
        x86_cpu_apply_props(cpu, kvm_default_props);
2325 2326
    } else if (tcg_enabled()) {
        x86_cpu_apply_props(cpu, tcg_default_props);
2327
    }
2328

2329
    env->features[FEAT_1_ECX] |= CPUID_EXT_HYPERVISOR;
2330 2331 2332 2333 2334 2335 2336 2337

    /* sysenter isn't supported in compatibility mode on AMD,
     * syscall isn't supported in compatibility mode on Intel.
     * Normally we advertise the actual CPU vendor, but you can
     * override this using the 'vendor' property if you want to use
     * KVM's sysenter/syscall emulation in compatibility mode and
     * when doing cross vendor migration
     */
2338
    vendor = def->vendor;
2339 2340 2341 2342 2343 2344 2345 2346 2347
    if (kvm_enabled()) {
        uint32_t  ebx = 0, ecx = 0, edx = 0;
        host_cpuid(0, 0, NULL, &ebx, &ecx, &edx);
        x86_cpu_vendor_words2str(host_vendor, ebx, edx, ecx);
        vendor = host_vendor;
    }

    object_property_set_str(OBJECT(cpu), vendor, "vendor", errp);

2348 2349
}

2350
X86CPU *cpu_x86_init(const char *cpu_model)
2351
{
2352
    return X86_CPU(cpu_generic_init(TYPE_X86_CPU, cpu_model));
2353 2354
}

2355 2356 2357 2358 2359 2360
static void x86_cpu_cpudef_class_init(ObjectClass *oc, void *data)
{
    X86CPUDefinition *cpudef = data;
    X86CPUClass *xcc = X86_CPU_CLASS(oc);

    xcc->cpu_def = cpudef;
2361
    xcc->migration_safe = true;
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
}

static void x86_register_cpudef_type(X86CPUDefinition *def)
{
    char *typename = x86_cpu_type_name(def->name);
    TypeInfo ti = {
        .name = typename,
        .parent = TYPE_X86_CPU,
        .class_init = x86_cpu_cpudef_class_init,
        .class_data = def,
    };

2374 2375 2376 2377 2378
    /* AMD aliases are handled at runtime based on CPUID vendor, so
     * they shouldn't be set on the CPU model table.
     */
    assert(!(def->features[FEAT_8000_0001_EDX] & CPUID_EXT2_AMD_ALIASES));

2379 2380 2381 2382
    type_register(&ti);
    g_free(typename);
}

2383 2384
#if !defined(CONFIG_USER_ONLY)

2385 2386
void cpu_clear_apic_feature(CPUX86State *env)
{
2387
    env->features[FEAT_1_EDX] &= ~CPUID_APIC;
2388 2389
}

2390 2391 2392 2393 2394 2395
#endif /* !CONFIG_USER_ONLY */

void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx)
{
2396 2397
    X86CPU *cpu = x86_env_get_cpu(env);
    CPUState *cs = CPU(cpu);
2398
    uint32_t pkg_offset;
2399

2400 2401
    /* test if maximum index reached */
    if (index & 0x80000000) {
2402 2403 2404 2405 2406 2407 2408 2409 2410
        if (index > env->cpuid_xlevel) {
            if (env->cpuid_xlevel2 > 0) {
                /* Handle the Centaur's CPUID instruction. */
                if (index > env->cpuid_xlevel2) {
                    index = env->cpuid_xlevel2;
                } else if (index < 0xC0000000) {
                    index = env->cpuid_xlevel;
                }
            } else {
2411 2412 2413 2414 2415
                /* Intel documentation states that invalid EAX input will
                 * return the same information as EAX=cpuid_level
                 * (Intel SDM Vol. 2A - Instruction Set Reference - CPUID)
                 */
                index =  env->cpuid_level;
2416 2417
            }
        }
2418 2419 2420 2421 2422 2423 2424 2425
    } else {
        if (index > env->cpuid_level)
            index = env->cpuid_level;
    }

    switch(index) {
    case 0:
        *eax = env->cpuid_level;
2426 2427 2428
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
2429 2430 2431
        break;
    case 1:
        *eax = env->cpuid_version;
2432 2433
        *ebx = (cpu->apic_id << 24) |
               8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
2434
        *ecx = env->features[FEAT_1_ECX];
2435 2436 2437
        if ((*ecx & CPUID_EXT_XSAVE) && (env->cr[4] & CR4_OSXSAVE_MASK)) {
            *ecx |= CPUID_EXT_OSXSAVE;
        }
2438
        *edx = env->features[FEAT_1_EDX];
2439 2440
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ebx |= (cs->nr_cores * cs->nr_threads) << 16;
2441
            *edx |= CPUID_HT;
2442 2443 2444 2445
        }
        break;
    case 2:
        /* cache info: needed for Pentium Pro compatibility */
2446 2447 2448 2449
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2450
        *eax = 1; /* Number of CPUID[EAX=2] calls required */
2451
        *ebx = 0;
2452 2453 2454 2455 2456
        if (!cpu->enable_l3_cache) {
            *ecx = 0;
        } else {
            *ecx = L3_N_DESCRIPTOR;
        }
2457 2458 2459
        *edx = (L1D_DESCRIPTOR << 16) | \
               (L1I_DESCRIPTOR <<  8) | \
               (L2_DESCRIPTOR);
2460 2461 2462
        break;
    case 4:
        /* cache info: needed for Core compatibility */
2463 2464
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, count, eax, ebx, ecx, edx);
2465
            *eax &= ~0xFC000000;
2466
        } else {
A
Aurelien Jarno 已提交
2467
            *eax = 0;
2468
            switch (count) {
2469
            case 0: /* L1 dcache info */
2470 2471 2472 2473 2474 2475 2476 2477
                *eax |= CPUID_4_TYPE_DCACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1D_LINE_SIZE - 1) | \
                       ((L1D_PARTITIONS - 1) << 12) | \
                       ((L1D_ASSOCIATIVITY - 1) << 22);
                *ecx = L1D_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2478 2479
                break;
            case 1: /* L1 icache info */
2480 2481 2482 2483 2484 2485 2486 2487
                *eax |= CPUID_4_TYPE_ICACHE | \
                        CPUID_4_LEVEL(1) | \
                        CPUID_4_SELF_INIT_LEVEL;
                *ebx = (L1I_LINE_SIZE - 1) | \
                       ((L1I_PARTITIONS - 1) << 12) | \
                       ((L1I_ASSOCIATIVITY - 1) << 22);
                *ecx = L1I_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2488 2489
                break;
            case 2: /* L2 cache info */
2490 2491 2492
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(2) | \
                        CPUID_4_SELF_INIT_LEVEL;
2493 2494
                if (cs->nr_threads > 1) {
                    *eax |= (cs->nr_threads - 1) << 14;
2495
                }
2496 2497 2498 2499 2500
                *ebx = (L2_LINE_SIZE - 1) | \
                       ((L2_PARTITIONS - 1) << 12) | \
                       ((L2_ASSOCIATIVITY - 1) << 22);
                *ecx = L2_SETS - 1;
                *edx = CPUID_4_NO_INVD_SHARING;
2501
                break;
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
            case 3: /* L3 cache info */
                if (!cpu->enable_l3_cache) {
                    *eax = 0;
                    *ebx = 0;
                    *ecx = 0;
                    *edx = 0;
                    break;
                }
                *eax |= CPUID_4_TYPE_UNIFIED | \
                        CPUID_4_LEVEL(3) | \
                        CPUID_4_SELF_INIT_LEVEL;
                pkg_offset = apicid_pkg_offset(cs->nr_cores, cs->nr_threads);
                *eax |= ((1 << pkg_offset) - 1) << 14;
                *ebx = (L3_N_LINE_SIZE - 1) | \
                       ((L3_N_PARTITIONS - 1) << 12) | \
                       ((L3_N_ASSOCIATIVITY - 1) << 22);
                *ecx = L3_N_SETS - 1;
                *edx = CPUID_4_INCLUSIVE | CPUID_4_COMPLEX_IDX;
                break;
2521 2522 2523 2524 2525 2526
            default: /* end of info */
                *eax = 0;
                *ebx = 0;
                *ecx = 0;
                *edx = 0;
                break;
2527 2528 2529 2530 2531 2532
            }
        }

        /* QEMU gives out its own APIC IDs, never pass down bits 31..26.  */
        if ((*eax & 31) && cs->nr_cores > 1) {
            *eax |= (cs->nr_cores - 1) << 26;
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
        }
        break;
    case 5:
        /* mwait info: needed for Core compatibility */
        *eax = 0; /* Smallest monitor-line size in bytes */
        *ebx = 0; /* Largest monitor-line size in bytes */
        *ecx = CPUID_MWAIT_EMX | CPUID_MWAIT_IBE;
        *edx = 0;
        break;
    case 6:
        /* Thermal and Power Leaf */
J
Jan Kiszka 已提交
2544
        *eax = env->features[FEAT_6_EAX];
2545 2546 2547 2548
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
Y
Yang, Wei Y 已提交
2549
    case 7:
2550 2551 2552
        /* Structured Extended Feature Flags Enumeration Leaf */
        if (count == 0) {
            *eax = 0; /* Maximum ECX value for sub-leaves */
2553
            *ebx = env->features[FEAT_7_0_EBX]; /* Feature flags */
2554
            *ecx = env->features[FEAT_7_0_ECX]; /* Feature flags */
2555 2556 2557
            if ((*ecx & CPUID_7_0_ECX_PKU) && env->cr[4] & CR4_PKE_MASK) {
                *ecx |= CPUID_7_0_ECX_OSPKE;
            }
2558
            *edx = env->features[FEAT_7_0_EDX]; /* Feature flags */
Y
Yang, Wei Y 已提交
2559 2560 2561 2562 2563 2564 2565
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
        break;
2566 2567 2568 2569 2570 2571 2572 2573 2574
    case 9:
        /* Direct Cache Access Information Leaf */
        *eax = 0; /* Bits 0-31 in DCA_CAP MSR */
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xA:
        /* Architectural Performance Monitoring Leaf */
2575
        if (kvm_enabled() && cpu->enable_pmu) {
2576
            KVMState *s = cs->kvm_state;
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587

            *eax = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EAX);
            *ebx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EBX);
            *ecx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_ECX);
            *edx = kvm_arch_get_supported_cpuid(s, 0xA, count, R_EDX);
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2588
        break;
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
    case 0xB:
        /* Extended Topology Enumeration Leaf */
        if (!cpu->enable_cpuid_0xb) {
                *eax = *ebx = *ecx = *edx = 0;
                break;
        }

        *ecx = count & 0xff;
        *edx = cpu->apic_id;

        switch (count) {
        case 0:
2601 2602
            *eax = apicid_core_offset(cs->nr_cores, cs->nr_threads);
            *ebx = cs->nr_threads;
2603 2604 2605
            *ecx |= CPUID_TOPOLOGY_LEVEL_SMT;
            break;
        case 1:
2606 2607
            *eax = apicid_pkg_offset(cs->nr_cores, cs->nr_threads);
            *ebx = cs->nr_cores * cs->nr_threads;
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
            *ecx |= CPUID_TOPOLOGY_LEVEL_CORE;
            break;
        default:
            *eax = 0;
            *ebx = 0;
            *ecx |= CPUID_TOPOLOGY_LEVEL_INVALID;
        }

        assert(!(*eax & ~0x1f));
        *ebx &= 0xffff; /* The count doesn't need to be reliable. */
        break;
2619
    case 0xD: {
S
Sheng Yang 已提交
2620
        /* Processor Extended State */
2621 2622 2623 2624
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2625
        if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
S
Sheng Yang 已提交
2626 2627
            break;
        }
2628

2629
        if (count == 0) {
2630 2631 2632
            *ecx = xsave_area_size(x86_cpu_xsave_components(cpu));
            *eax = env->features[FEAT_XSAVE_COMP_LO];
            *edx = env->features[FEAT_XSAVE_COMP_HI];
2633 2634
            *ebx = *ecx;
        } else if (count == 1) {
2635
            *eax = env->features[FEAT_XSAVE];
2636
        } else if (count < ARRAY_SIZE(x86_ext_save_areas)) {
2637 2638
            if ((x86_cpu_xsave_components(cpu) >> count) & 1) {
                const ExtSaveArea *esa = &x86_ext_save_areas[count];
L
Liu Jinsong 已提交
2639 2640
                *eax = esa->size;
                *ebx = esa->offset;
2641
            }
S
Sheng Yang 已提交
2642 2643
        }
        break;
2644
    }
2645 2646 2647 2648 2649 2650 2651 2652 2653
    case 0x80000000:
        *eax = env->cpuid_xlevel;
        *ebx = env->cpuid_vendor1;
        *edx = env->cpuid_vendor2;
        *ecx = env->cpuid_vendor3;
        break;
    case 0x80000001:
        *eax = env->cpuid_version;
        *ebx = 0;
2654 2655
        *ecx = env->features[FEAT_8000_0001_ECX];
        *edx = env->features[FEAT_8000_0001_EDX];
2656 2657 2658

        /* The Linux kernel checks for the CMPLegacy bit and
         * discards multiple thread information if it is set.
S
Stefan Weil 已提交
2659
         * So don't set it here for Intel to make Linux guests happy.
2660
         */
2661
        if (cs->nr_cores * cs->nr_threads > 1) {
2662 2663 2664
            if (env->cpuid_vendor1 != CPUID_VENDOR_INTEL_1 ||
                env->cpuid_vendor2 != CPUID_VENDOR_INTEL_2 ||
                env->cpuid_vendor3 != CPUID_VENDOR_INTEL_3) {
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678
                *ecx |= 1 << 1;    /* CmpLegacy bit */
            }
        }
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        *eax = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        *ebx = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        *ecx = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        *edx = env->cpuid_model[(index - 0x80000002) * 4 + 3];
        break;
    case 0x80000005:
        /* cache info (L1 cache) */
2679 2680 2681 2682
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2683 2684 2685 2686 2687 2688 2689 2690
        *eax = (L1_DTLB_2M_ASSOC << 24) | (L1_DTLB_2M_ENTRIES << 16) | \
               (L1_ITLB_2M_ASSOC <<  8) | (L1_ITLB_2M_ENTRIES);
        *ebx = (L1_DTLB_4K_ASSOC << 24) | (L1_DTLB_4K_ENTRIES << 16) | \
               (L1_ITLB_4K_ASSOC <<  8) | (L1_ITLB_4K_ENTRIES);
        *ecx = (L1D_SIZE_KB_AMD << 24) | (L1D_ASSOCIATIVITY_AMD << 16) | \
               (L1D_LINES_PER_TAG << 8) | (L1D_LINE_SIZE);
        *edx = (L1I_SIZE_KB_AMD << 24) | (L1I_ASSOCIATIVITY_AMD << 16) | \
               (L1I_LINES_PER_TAG << 8) | (L1I_LINE_SIZE);
2691 2692 2693
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
2694 2695 2696 2697
        if (cpu->cache_info_passthrough) {
            host_cpuid(index, 0, eax, ebx, ecx, edx);
            break;
        }
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
        *eax = (AMD_ENC_ASSOC(L2_DTLB_2M_ASSOC) << 28) | \
               (L2_DTLB_2M_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_2M_ASSOC) << 12) | \
               (L2_ITLB_2M_ENTRIES);
        *ebx = (AMD_ENC_ASSOC(L2_DTLB_4K_ASSOC) << 28) | \
               (L2_DTLB_4K_ENTRIES << 16) | \
               (AMD_ENC_ASSOC(L2_ITLB_4K_ASSOC) << 12) | \
               (L2_ITLB_4K_ENTRIES);
        *ecx = (L2_SIZE_KB_AMD << 16) | \
               (AMD_ENC_ASSOC(L2_ASSOCIATIVITY) << 12) | \
               (L2_LINES_PER_TAG << 8) | (L2_LINE_SIZE);
2709 2710 2711 2712 2713 2714 2715 2716 2717
        if (!cpu->enable_l3_cache) {
            *edx = ((L3_SIZE_KB / 512) << 18) | \
                   (AMD_ENC_ASSOC(L3_ASSOCIATIVITY) << 12) | \
                   (L3_LINES_PER_TAG << 8) | (L3_LINE_SIZE);
        } else {
            *edx = ((L3_N_SIZE_KB_AMD / 512) << 18) | \
                   (AMD_ENC_ASSOC(L3_N_ASSOCIATIVITY) << 12) | \
                   (L3_N_LINES_PER_TAG << 8) | (L3_N_LINE_SIZE);
        }
2718
        break;
2719 2720 2721 2722 2723 2724
    case 0x80000007:
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = env->features[FEAT_8000_0007_EDX];
        break;
2725 2726
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
2727
        if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
2728 2729 2730 2731 2732 2733 2734
            /* 64 bit processor */
            *eax = cpu->phys_bits; /* configurable physical bits */
            if  (env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57) {
                *eax |= 0x00003900; /* 57 bits virtual */
            } else {
                *eax |= 0x00003000; /* 48 bits virtual */
            }
2735
        } else {
2736
            *eax = cpu->phys_bits;
2737 2738 2739 2740
        }
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
2741 2742
        if (cs->nr_cores * cs->nr_threads > 1) {
            *ecx |= (cs->nr_cores * cs->nr_threads) - 1;
2743 2744 2745
        }
        break;
    case 0x8000000A:
2746
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
2747 2748 2749
            *eax = 0x00000001; /* SVM Revision */
            *ebx = 0x00000010; /* nr of ASIDs */
            *ecx = 0;
2750
            *edx = env->features[FEAT_SVM]; /* optional features */
2751 2752 2753 2754 2755 2756
        } else {
            *eax = 0;
            *ebx = 0;
            *ecx = 0;
            *edx = 0;
        }
2757
        break;
2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
    case 0xC0000000:
        *eax = env->cpuid_xlevel2;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    case 0xC0000001:
        /* Support for VIA CPU's CPUID instruction */
        *eax = env->cpuid_version;
        *ebx = 0;
        *ecx = 0;
2769
        *edx = env->features[FEAT_C000_0001_EDX];
2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
        break;
    case 0xC0000002:
    case 0xC0000003:
    case 0xC0000004:
        /* Reserved for the future, and now filled with zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
2780 2781 2782 2783 2784 2785 2786 2787 2788
    default:
        /* reserved values: zero */
        *eax = 0;
        *ebx = 0;
        *ecx = 0;
        *edx = 0;
        break;
    }
}
A
Andreas Färber 已提交
2789 2790 2791 2792 2793 2794 2795

/* CPUClass::reset() */
static void x86_cpu_reset(CPUState *s)
{
    X86CPU *cpu = X86_CPU(s);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(cpu);
    CPUX86State *env = &cpu->env;
2796 2797
    target_ulong cr4;
    uint64_t xcr0;
A
Andreas Färber 已提交
2798 2799
    int i;

A
Andreas Färber 已提交
2800 2801
    xcc->parent_reset(s);

2802
    memset(env, 0, offsetof(CPUX86State, end_reset_fields));
A
Andreas Färber 已提交
2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848

    env->old_exception = -1;

    /* init to reset state */

    env->hflags2 |= HF2_GIF_MASK;

    cpu_x86_update_cr0(env, 0x60000010);
    env->a20_mask = ~0x0;
    env->smbase = 0x30000;

    env->idt.limit = 0xffff;
    env->gdt.limit = 0xffff;
    env->ldt.limit = 0xffff;
    env->ldt.flags = DESC_P_MASK | (2 << DESC_TYPE_SHIFT);
    env->tr.limit = 0xffff;
    env->tr.flags = DESC_P_MASK | (11 << DESC_TYPE_SHIFT);

    cpu_x86_load_seg_cache(env, R_CS, 0xf000, 0xffff0000, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_CS_MASK |
                           DESC_R_MASK | DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffff,
                           DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
                           DESC_A_MASK);

    env->eip = 0xfff0;
    env->regs[R_EDX] = env->cpuid_version;

    env->eflags = 0x2;

    /* FPU init */
    for (i = 0; i < 8; i++) {
        env->fptags[i] = 1;
    }
2849
    cpu_set_fpuc(env, 0x37f);
A
Andreas Färber 已提交
2850 2851

    env->mxcsr = 0x1f80;
2852 2853
    /* All units are in INIT state.  */
    env->xstate_bv = 0;
A
Andreas Färber 已提交
2854 2855 2856 2857 2858 2859 2860

    env->pat = 0x0007040600070406ULL;
    env->msr_ia32_misc_enable = MSR_IA32_MISC_ENABLE_DEFAULT;

    memset(env->dr, 0, sizeof(env->dr));
    env->dr[6] = DR6_FIXED_1;
    env->dr[7] = DR7_FIXED_1;
2861
    cpu_breakpoint_remove_all(s, BP_CPU);
2862
    cpu_watchpoint_remove_all(s, BP_CPU);
2863

2864
    cr4 = 0;
2865
    xcr0 = XSTATE_FP_MASK;
2866 2867 2868 2869

#ifdef CONFIG_USER_ONLY
    /* Enable all the features for user-mode.  */
    if (env->features[FEAT_1_EDX] & CPUID_SSE) {
2870
        xcr0 |= XSTATE_SSE_MASK;
2871
    }
2872 2873
    for (i = 2; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
2874
        if (env->features[esa->feature] & esa->bits) {
2875 2876
            xcr0 |= 1ull << i;
        }
2877
    }
2878

2879 2880 2881
    if (env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE) {
        cr4 |= CR4_OSFXSR_MASK | CR4_OSXSAVE_MASK;
    }
2882 2883 2884
    if (env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE) {
        cr4 |= CR4_FSGSBASE_MASK;
    }
2885 2886 2887 2888
#endif

    env->xcr0 = xcr0;
    cpu_x86_update_cr4(env, cr4);
2889

A
Alex Williamson 已提交
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
    /*
     * SDM 11.11.5 requires:
     *  - IA32_MTRR_DEF_TYPE MSR.E = 0
     *  - IA32_MTRR_PHYSMASKn.V = 0
     * All other bits are undefined.  For simplification, zero it all.
     */
    env->mtrr_deftype = 0;
    memset(env->mtrr_var, 0, sizeof(env->mtrr_var));
    memset(env->mtrr_fixed, 0, sizeof(env->mtrr_fixed));

2900 2901
#if !defined(CONFIG_USER_ONLY)
    /* We hard-wire the BSP to the first CPU. */
2902
    apic_designate_bsp(cpu->apic_state, s->cpu_index == 0);
2903

2904
    s->halted = !cpu_is_bsp(cpu);
2905 2906 2907 2908

    if (kvm_enabled()) {
        kvm_arch_reset_vcpu(cpu);
    }
2909
#endif
A
Andreas Färber 已提交
2910 2911
}

2912 2913 2914
#ifndef CONFIG_USER_ONLY
bool cpu_is_bsp(X86CPU *cpu)
{
2915
    return cpu_get_apic_base(cpu->apic_state) & MSR_IA32_APICBASE_BSP;
2916
}
2917 2918 2919 2920 2921 2922 2923

/* TODO: remove me, when reset over QOM tree is implemented */
static void x86_cpu_machine_reset_cb(void *opaque)
{
    X86CPU *cpu = opaque;
    cpu_reset(CPU(cpu));
}
2924 2925
#endif

A
Andreas Färber 已提交
2926 2927 2928 2929 2930 2931
static void mce_init(X86CPU *cpu)
{
    CPUX86State *cenv = &cpu->env;
    unsigned int bank;

    if (((cenv->cpuid_version >> 8) & 0xf) >= 6
2932
        && (cenv->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) ==
A
Andreas Färber 已提交
2933
            (CPUID_MCE | CPUID_MCA)) {
2934 2935
        cenv->mcg_cap = MCE_CAP_DEF | MCE_BANKS_DEF |
                        (cpu->enable_lmce ? MCG_LMCE_P : 0);
A
Andreas Färber 已提交
2936 2937 2938 2939 2940 2941 2942
        cenv->mcg_ctl = ~(uint64_t)0;
        for (bank = 0; bank < MCE_BANKS_DEF; bank++) {
            cenv->mce_banks[bank * 4] = ~(uint64_t)0;
        }
    }
}

2943
#ifndef CONFIG_USER_ONLY
2944
APICCommonClass *apic_get_class(void)
2945 2946 2947
{
    const char *apic_type = "apic";

2948
    if (kvm_apic_in_kernel()) {
2949 2950 2951 2952 2953
        apic_type = "kvm-apic";
    } else if (xen_enabled()) {
        apic_type = "xen-apic";
    }

2954 2955 2956 2957 2958 2959 2960 2961 2962
    return APIC_COMMON_CLASS(object_class_by_name(apic_type));
}

static void x86_cpu_apic_create(X86CPU *cpu, Error **errp)
{
    APICCommonState *apic;
    ObjectClass *apic_class = OBJECT_CLASS(apic_get_class());

    cpu->apic_state = DEVICE(object_new(object_class_get_name(apic_class)));
2963

2964 2965
    object_property_add_child(OBJECT(cpu), "lapic",
                              OBJECT(cpu->apic_state), &error_abort);
2966
    object_unref(OBJECT(cpu->apic_state));
2967

2968
    qdev_prop_set_uint32(cpu->apic_state, "id", cpu->apic_id);
2969
    /* TODO: convert to link<> */
2970
    apic = APIC_COMMON(cpu->apic_state);
2971
    apic->cpu = cpu;
2972
    apic->apicbase = APIC_DEFAULT_ADDRESS | MSR_IA32_APICBASE_ENABLE;
2973 2974 2975 2976
}

static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
2977 2978 2979
    APICCommonState *apic;
    static bool apic_mmio_map_once;

2980
    if (cpu->apic_state == NULL) {
2981 2982
        return;
    }
2983 2984
    object_property_set_bool(OBJECT(cpu->apic_state), true, "realized",
                             errp);
2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995

    /* Map APIC MMIO area */
    apic = APIC_COMMON(cpu->apic_state);
    if (!apic_mmio_map_once) {
        memory_region_add_subregion_overlap(get_system_memory(),
                                            apic->apicbase &
                                            MSR_IA32_APICBASE_BASE,
                                            &apic->io_memory,
                                            0x1000);
        apic_mmio_map_once = true;
     }
2996
}
2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011

static void x86_cpu_machine_done(Notifier *n, void *unused)
{
    X86CPU *cpu = container_of(n, X86CPU, machine_done);
    MemoryRegion *smram =
        (MemoryRegion *) object_resolve_path("/machine/smram", NULL);

    if (smram) {
        cpu->smram = g_new(MemoryRegion, 1);
        memory_region_init_alias(cpu->smram, OBJECT(cpu), "smram",
                                 smram, 0, 1ull << 32);
        memory_region_set_enabled(cpu->smram, false);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->smram, 1);
    }
}
3012 3013 3014 3015
#else
static void x86_cpu_apic_realize(X86CPU *cpu, Error **errp)
{
}
3016 3017
#endif

3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
/* Note: Only safe for use on x86(-64) hosts */
static uint32_t x86_host_phys_bits(void)
{
    uint32_t eax;
    uint32_t host_phys_bits;

    host_cpuid(0x80000000, 0, &eax, NULL, NULL, NULL);
    if (eax >= 0x80000008) {
        host_cpuid(0x80000008, 0, &eax, NULL, NULL, NULL);
        /* Note: According to AMD doc 25481 rev 2.34 they have a field
         * at 23:16 that can specify a maximum physical address bits for
         * the guest that can override this value; but I've not seen
         * anything with that set.
         */
        host_phys_bits = eax & 0xff;
    } else {
        /* It's an odd 64 bit machine that doesn't have the leaf for
         * physical address bits; fall back to 36 that's most older
         * Intel.
         */
        host_phys_bits = 36;
    }

    return host_phys_bits;
}
3043

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
static void x86_cpu_adjust_level(X86CPU *cpu, uint32_t *min, uint32_t value)
{
    if (*min < value) {
        *min = value;
    }
}

/* Increase cpuid_min_{level,xlevel,xlevel2} automatically, if appropriate */
static void x86_cpu_adjust_feat_level(X86CPU *cpu, FeatureWord w)
{
    CPUX86State *env = &cpu->env;
    FeatureWordInfo *fi = &feature_word_info[w];
    uint32_t eax = fi->cpuid_eax;
    uint32_t region = eax & 0xF0000000;

    if (!env->features[w]) {
        return;
    }

    switch (region) {
    case 0x00000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_level, eax);
    break;
    case 0x80000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel, eax);
    break;
    case 0xC0000000:
        x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel2, eax);
    break;
    }
}

3076 3077 3078 3079 3080
/* Calculate XSAVE components based on the configured CPU feature flags */
static void x86_cpu_enable_xsave_components(X86CPU *cpu)
{
    CPUX86State *env = &cpu->env;
    int i;
3081
    uint64_t mask;
3082 3083 3084 3085 3086

    if (!(env->features[FEAT_1_ECX] & CPUID_EXT_XSAVE)) {
        return;
    }

3087 3088
    mask = 0;
    for (i = 0; i < ARRAY_SIZE(x86_ext_save_areas); i++) {
3089 3090
        const ExtSaveArea *esa = &x86_ext_save_areas[i];
        if (env->features[esa->feature] & esa->bits) {
3091
            mask |= (1ULL << i);
3092 3093 3094
        }
    }

3095 3096
    env->features[FEAT_XSAVE_COMP_LO] = mask;
    env->features[FEAT_XSAVE_COMP_HI] = mask >> 32;
3097 3098
}

3099 3100
/* Load CPUID data based on configured features */
static void x86_cpu_load_features(X86CPU *cpu, Error **errp)
A
Andreas Färber 已提交
3101
{
3102
    CPUX86State *env = &cpu->env;
3103
    FeatureWord w;
3104
    GList *l;
3105
    Error *local_err = NULL;
3106

3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
    /*TODO: cpu->host_features incorrectly overwrites features
     * set using "feat=on|off". Once we fix this, we can convert
     * plus_features & minus_features to global properties
     * inside x86_cpu_parse_featurestr() too.
     */
    if (cpu->host_features) {
        for (w = 0; w < FEATURE_WORDS; w++) {
            env->features[w] =
                x86_cpu_get_supported_feature_word(w, cpu->migratable);
        }
    }

3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
    for (l = plus_features; l; l = l->next) {
        const char *prop = l->data;
        object_property_set_bool(OBJECT(cpu), true, prop, &local_err);
        if (local_err) {
            goto out;
        }
    }

    for (l = minus_features; l; l = l->next) {
        const char *prop = l->data;
        object_property_set_bool(OBJECT(cpu), false, prop, &local_err);
        if (local_err) {
            goto out;
        }
3133 3134
    }

3135 3136 3137 3138
    if (!kvm_enabled() || !cpu->expose_kvm) {
        env->features[FEAT_KVM] = 0;
    }

3139
    x86_cpu_enable_xsave_components(cpu);
3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153

    /* CPUID[EAX=7,ECX=0].EBX always increased level automatically: */
    x86_cpu_adjust_feat_level(cpu, FEAT_7_0_EBX);
    if (cpu->full_cpuid_auto_level) {
        x86_cpu_adjust_feat_level(cpu, FEAT_1_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_1_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_6_EAX);
        x86_cpu_adjust_feat_level(cpu, FEAT_7_0_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0001_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0001_ECX);
        x86_cpu_adjust_feat_level(cpu, FEAT_8000_0007_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_C000_0001_EDX);
        x86_cpu_adjust_feat_level(cpu, FEAT_SVM);
        x86_cpu_adjust_feat_level(cpu, FEAT_XSAVE);
3154 3155 3156 3157
        /* SVM requires CPUID[0x8000000A] */
        if (env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM) {
            x86_cpu_adjust_level(cpu, &env->cpuid_min_xlevel, 0x8000000A);
        }
3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168
    }

    /* Set cpuid_*level* based on cpuid_min_*level, if not explicitly set */
    if (env->cpuid_level == UINT32_MAX) {
        env->cpuid_level = env->cpuid_min_level;
    }
    if (env->cpuid_xlevel == UINT32_MAX) {
        env->cpuid_xlevel = env->cpuid_min_xlevel;
    }
    if (env->cpuid_xlevel2 == UINT32_MAX) {
        env->cpuid_xlevel2 = env->cpuid_min_xlevel2;
3169
    }
A
Andreas Färber 已提交
3170

3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
    }
}

#define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \
                           (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \
                           (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3)
#define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \
                         (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \
                         (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3)
static void x86_cpu_realizefn(DeviceState *dev, Error **errp)
{
    CPUState *cs = CPU(dev);
    X86CPU *cpu = X86_CPU(dev);
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
    CPUX86State *env = &cpu->env;
    Error *local_err = NULL;
    static bool ht_warned;

    if (xcc->kvm_required && !kvm_enabled()) {
        char *name = x86_cpu_class_get_model_name(xcc);
        error_setg(&local_err, "CPU model '%s' requires KVM", name);
        g_free(name);
        goto out;
    }

    if (cpu->apic_id == UNASSIGNED_APIC_ID) {
        error_setg(errp, "apic-id property was not initialized properly");
        return;
    }

    x86_cpu_load_features(cpu, &local_err);
    if (local_err) {
        goto out;
    }

3209 3210 3211 3212 3213 3214 3215 3216 3217 3218
    if (x86_cpu_filter_features(cpu) &&
        (cpu->check_cpuid || cpu->enforce_cpuid)) {
        x86_cpu_report_filtered_features(cpu);
        if (cpu->enforce_cpuid) {
            error_setg(&local_err,
                       kvm_enabled() ?
                           "Host doesn't support requested features" :
                           "TCG doesn't support requested features");
            goto out;
        }
3219 3220
    }

3221 3222 3223
    /* On AMD CPUs, some CPUID[8000_0001].EDX bits must match the bits on
     * CPUID[1].EDX.
     */
3224
    if (IS_AMD_CPU(env)) {
3225 3226
        env->features[FEAT_8000_0001_EDX] &= ~CPUID_EXT2_AMD_ALIASES;
        env->features[FEAT_8000_0001_EDX] |= (env->features[FEAT_1_EDX]
3227 3228 3229
           & CPUID_EXT2_AMD_ALIASES);
    }

3230 3231 3232 3233 3234 3235
    /* For 64bit systems think about the number of physical bits to present.
     * ideally this should be the same as the host; anything other than matching
     * the host can cause incorrect guest behaviour.
     * QEMU used to pick the magic value of 40 bits that corresponds to
     * consumer AMD devices but nothing else.
     */
3236 3237
    if (env->features[FEAT_8000_0001_EDX] & CPUID_EXT2_LM) {
        if (kvm_enabled()) {
3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
            uint32_t host_phys_bits = x86_host_phys_bits();
            static bool warned;

            if (cpu->host_phys_bits) {
                /* The user asked for us to use the host physical bits */
                cpu->phys_bits = host_phys_bits;
            }

            /* Print a warning if the user set it to a value that's not the
             * host value.
             */
            if (cpu->phys_bits != host_phys_bits && cpu->phys_bits != 0 &&
                !warned) {
                error_report("Warning: Host physical bits (%u)"
                                 " does not match phys-bits property (%u)",
                                 host_phys_bits, cpu->phys_bits);
                warned = true;
            }

            if (cpu->phys_bits &&
                (cpu->phys_bits > TARGET_PHYS_ADDR_SPACE_BITS ||
                cpu->phys_bits < 32)) {
3260 3261 3262 3263 3264 3265
                error_setg(errp, "phys-bits should be between 32 and %u "
                                 " (but is %u)",
                                 TARGET_PHYS_ADDR_SPACE_BITS, cpu->phys_bits);
                return;
            }
        } else {
3266
            if (cpu->phys_bits && cpu->phys_bits != TCG_PHYS_ADDR_BITS) {
3267 3268 3269 3270 3271
                error_setg(errp, "TCG only supports phys-bits=%u",
                                  TCG_PHYS_ADDR_BITS);
                return;
            }
        }
3272 3273 3274 3275 3276 3277 3278
        /* 0 means it was not explicitly set by the user (or by machine
         * compat_props or by the host code above). In this case, the default
         * is the value used by TCG (40).
         */
        if (cpu->phys_bits == 0) {
            cpu->phys_bits = TCG_PHYS_ADDR_BITS;
        }
3279 3280 3281 3282 3283 3284 3285 3286
    } else {
        /* For 32 bit systems don't use the user set value, but keep
         * phys_bits consistent with what we tell the guest.
         */
        if (cpu->phys_bits != 0) {
            error_setg(errp, "phys-bits is not user-configurable in 32 bit");
            return;
        }
3287

3288 3289 3290 3291 3292 3293
        if (env->features[FEAT_1_EDX] & CPUID_PSE36) {
            cpu->phys_bits = 36;
        } else {
            cpu->phys_bits = 32;
        }
    }
3294 3295 3296 3297 3298
    cpu_exec_realizefn(cs, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
3299

3300 3301 3302 3303
    if (tcg_enabled()) {
        tcg_x86_init();
    }

3304 3305
#ifndef CONFIG_USER_ONLY
    qemu_register_reset(x86_cpu_machine_reset_cb, cpu);
3306

3307
    if (cpu->env.features[FEAT_1_EDX] & CPUID_APIC || smp_cpus > 1) {
3308
        x86_cpu_apic_create(cpu, &local_err);
3309
        if (local_err != NULL) {
3310
            goto out;
3311 3312
        }
    }
3313 3314
#endif

A
Andreas Färber 已提交
3315
    mce_init(cpu);
3316 3317 3318

#ifndef CONFIG_USER_ONLY
    if (tcg_enabled()) {
3319 3320
        AddressSpace *newas = g_new(AddressSpace, 1);

3321
        cpu->cpu_as_mem = g_new(MemoryRegion, 1);
3322
        cpu->cpu_as_root = g_new(MemoryRegion, 1);
3323 3324 3325

        /* Outer container... */
        memory_region_init(cpu->cpu_as_root, OBJECT(cpu), "memory", ~0ull);
3326
        memory_region_set_enabled(cpu->cpu_as_root, true);
3327 3328 3329 3330 3331 3332 3333 3334

        /* ... with two regions inside: normal system memory with low
         * priority, and...
         */
        memory_region_init_alias(cpu->cpu_as_mem, OBJECT(cpu), "memory",
                                 get_system_memory(), 0, ~0ull);
        memory_region_add_subregion_overlap(cpu->cpu_as_root, 0, cpu->cpu_as_mem, 0);
        memory_region_set_enabled(cpu->cpu_as_mem, true);
3335
        address_space_init(newas, cpu->cpu_as_root, "CPU");
3336
        cs->num_ases = 1;
3337
        cpu_address_space_init(cs, newas, 0);
3338 3339 3340 3341

        /* ... SMRAM with higher priority, linked from /machine/smram.  */
        cpu->machine_done.notify = x86_cpu_machine_done;
        qemu_add_machine_init_done_notifier(&cpu->machine_done);
3342 3343 3344
    }
#endif

3345
    qemu_init_vcpu(cs);
3346

3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
    /* Only Intel CPUs support hyperthreading. Even though QEMU fixes this
     * issue by adjusting CPUID_0000_0001_EBX and CPUID_8000_0008_ECX
     * based on inputs (sockets,cores,threads), it is still better to gives
     * users a warning.
     *
     * NOTE: the following code has to follow qemu_init_vcpu(). Otherwise
     * cs->nr_threads hasn't be populated yet and the checking is incorrect.
     */
    if (!IS_INTEL_CPU(env) && cs->nr_threads > 1 && !ht_warned) {
        error_report("AMD CPU doesn't support hyperthreading. Please configure"
                     " -smp options properly.");
        ht_warned = true;
    }

3361 3362 3363 3364
    x86_cpu_apic_realize(cpu, &local_err);
    if (local_err != NULL) {
        goto out;
    }
3365
    cpu_reset(cs);
3366

3367
    xcc->parent_realize(dev, &local_err);
3368

3369 3370 3371 3372 3373
out:
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
A
Andreas Färber 已提交
3374 3375
}

3376 3377 3378
static void x86_cpu_unrealizefn(DeviceState *dev, Error **errp)
{
    X86CPU *cpu = X86_CPU(dev);
3379 3380
    X86CPUClass *xcc = X86_CPU_GET_CLASS(dev);
    Error *local_err = NULL;
3381 3382 3383 3384 3385 3386 3387 3388 3389 3390

#ifndef CONFIG_USER_ONLY
    cpu_remove_sync(CPU(dev));
    qemu_unregister_reset(x86_cpu_machine_reset_cb, dev);
#endif

    if (cpu->apic_state) {
        object_unparent(OBJECT(cpu->apic_state));
        cpu->apic_state = NULL;
    }
3391 3392 3393 3394 3395 3396

    xcc->parent_unrealize(dev, &local_err);
    if (local_err != NULL) {
        error_propagate(errp, local_err);
        return;
    }
3397 3398
}

3399 3400 3401 3402 3403
typedef struct BitProperty {
    uint32_t *ptr;
    uint32_t mask;
} BitProperty;

3404 3405
static void x86_cpu_get_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3406 3407 3408
{
    BitProperty *fp = opaque;
    bool value = (*fp->ptr & fp->mask) == fp->mask;
3409
    visit_type_bool(v, name, &value, errp);
3410 3411
}

3412 3413
static void x86_cpu_set_bit_prop(Object *obj, Visitor *v, const char *name,
                                 void *opaque, Error **errp)
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
{
    DeviceState *dev = DEVICE(obj);
    BitProperty *fp = opaque;
    Error *local_err = NULL;
    bool value;

    if (dev->realized) {
        qdev_prop_set_after_realize(dev, name, errp);
        return;
    }

3425
    visit_type_bool(v, name, &value, &local_err);
3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
    if (local_err) {
        error_propagate(errp, local_err);
        return;
    }

    if (value) {
        *fp->ptr |= fp->mask;
    } else {
        *fp->ptr &= ~fp->mask;
    }
}

static void x86_cpu_release_bit_prop(Object *obj, const char *name,
                                     void *opaque)
{
    BitProperty *prop = opaque;
    g_free(prop);
}

/* Register a boolean property to get/set a single bit in a uint32_t field.
 *
 * The same property name can be registered multiple times to make it affect
 * multiple bits in the same FeatureWord. In that case, the getter will return
 * true only if all bits are set.
 */
static void x86_cpu_register_bit_prop(X86CPU *cpu,
                                      const char *prop_name,
                                      uint32_t *field,
                                      int bitnr)
{
    BitProperty *fp;
    ObjectProperty *op;
    uint32_t mask = (1UL << bitnr);

    op = object_property_find(OBJECT(cpu), prop_name, NULL);
    if (op) {
        fp = op->opaque;
        assert(fp->ptr == field);
        fp->mask |= mask;
    } else {
        fp = g_new0(BitProperty, 1);
        fp->ptr = field;
        fp->mask = mask;
        object_property_add(OBJECT(cpu), prop_name, "bool",
                            x86_cpu_get_bit_prop,
                            x86_cpu_set_bit_prop,
                            x86_cpu_release_bit_prop, fp, &error_abort);
    }
}

static void x86_cpu_register_feature_bit_props(X86CPU *cpu,
                                               FeatureWord w,
                                               int bitnr)
{
    FeatureWordInfo *fi = &feature_word_info[w];
3481
    const char *name = fi->feat_names[bitnr];
3482

3483
    if (!name) {
3484 3485 3486
        return;
    }

3487 3488 3489 3490
    /* Property names should use "-" instead of "_".
     * Old names containing underscores are registered as aliases
     * using object_property_add_alias()
     */
3491 3492 3493 3494 3495
    assert(!strchr(name, '_'));
    /* aliases don't use "|" delimiters anymore, they are registered
     * manually using object_property_add_alias() */
    assert(!strchr(name, '|'));
    x86_cpu_register_bit_prop(cpu, name, &cpu->env.features[w], bitnr);
3496 3497
}

3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544
static GuestPanicInformation *x86_cpu_get_crash_info(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;
    GuestPanicInformation *panic_info = NULL;

    if (env->features[FEAT_HYPERV_EDX] & HV_X64_GUEST_CRASH_MSR_AVAILABLE) {
        GuestPanicInformationHyperV *panic_info_hv =
            g_malloc0(sizeof(GuestPanicInformationHyperV));
        panic_info = g_malloc0(sizeof(GuestPanicInformation));

        panic_info->type = GUEST_PANIC_INFORMATION_KIND_HYPER_V;
        panic_info->u.hyper_v.data = panic_info_hv;

        assert(HV_X64_MSR_CRASH_PARAMS >= 5);
        panic_info_hv->arg1 = env->msr_hv_crash_params[0];
        panic_info_hv->arg2 = env->msr_hv_crash_params[1];
        panic_info_hv->arg3 = env->msr_hv_crash_params[2];
        panic_info_hv->arg4 = env->msr_hv_crash_params[3];
        panic_info_hv->arg5 = env->msr_hv_crash_params[4];
    }

    return panic_info;
}
static void x86_cpu_get_crash_info_qom(Object *obj, Visitor *v,
                                       const char *name, void *opaque,
                                       Error **errp)
{
    CPUState *cs = CPU(obj);
    GuestPanicInformation *panic_info;

    if (!cs->crash_occurred) {
        error_setg(errp, "No crash occured");
        return;
    }

    panic_info = x86_cpu_get_crash_info(cs);
    if (panic_info == NULL) {
        error_setg(errp, "No crash information");
        return;
    }

    visit_type_GuestPanicInformation(v, "crash-information", &panic_info,
                                     errp);
    qapi_free_GuestPanicInformation(panic_info);
}

A
Andreas Färber 已提交
3545 3546
static void x86_cpu_initfn(Object *obj)
{
3547
    CPUState *cs = CPU(obj);
A
Andreas Färber 已提交
3548
    X86CPU *cpu = X86_CPU(obj);
3549
    X86CPUClass *xcc = X86_CPU_GET_CLASS(obj);
A
Andreas Färber 已提交
3550
    CPUX86State *env = &cpu->env;
3551
    FeatureWord w;
A
Andreas Färber 已提交
3552

3553
    cs->env_ptr = env;
3554 3555

    object_property_add(obj, "family", "int",
3556
                        x86_cpuid_version_get_family,
3557
                        x86_cpuid_version_set_family, NULL, NULL, NULL);
3558
    object_property_add(obj, "model", "int",
3559
                        x86_cpuid_version_get_model,
3560
                        x86_cpuid_version_set_model, NULL, NULL, NULL);
3561
    object_property_add(obj, "stepping", "int",
3562
                        x86_cpuid_version_get_stepping,
3563
                        x86_cpuid_version_set_stepping, NULL, NULL, NULL);
3564 3565 3566
    object_property_add_str(obj, "vendor",
                            x86_cpuid_get_vendor,
                            x86_cpuid_set_vendor, NULL);
3567
    object_property_add_str(obj, "model-id",
3568
                            x86_cpuid_get_model_id,
3569
                            x86_cpuid_set_model_id, NULL);
3570 3571 3572
    object_property_add(obj, "tsc-frequency", "int",
                        x86_cpuid_get_tsc_freq,
                        x86_cpuid_set_tsc_freq, NULL, NULL, NULL);
3573 3574
    object_property_add(obj, "feature-words", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
3575 3576 3577 3578
                        NULL, NULL, (void *)env->features, NULL);
    object_property_add(obj, "filtered-features", "X86CPUFeatureWordInfo",
                        x86_cpu_get_feature_words,
                        NULL, NULL, (void *)cpu->filtered_features, NULL);
3579

3580 3581 3582
    object_property_add(obj, "crash-information", "GuestPanicInformation",
                        x86_cpu_get_crash_info_qom, NULL, NULL, NULL, NULL);

3583
    cpu->hyperv_spinlock_attempts = HYPERV_SPINLOCK_NEVER_RETRY;
3584

3585 3586 3587 3588 3589 3590 3591 3592
    for (w = 0; w < FEATURE_WORDS; w++) {
        int bitnr;

        for (bitnr = 0; bitnr < 32; bitnr++) {
            x86_cpu_register_feature_bit_props(cpu, w, bitnr);
        }
    }

3593 3594 3595 3596 3597 3598 3599 3600
    object_property_add_alias(obj, "sse3", obj, "pni", &error_abort);
    object_property_add_alias(obj, "pclmuldq", obj, "pclmulqdq", &error_abort);
    object_property_add_alias(obj, "sse4-1", obj, "sse4.1", &error_abort);
    object_property_add_alias(obj, "sse4-2", obj, "sse4.2", &error_abort);
    object_property_add_alias(obj, "xd", obj, "nx", &error_abort);
    object_property_add_alias(obj, "ffxsr", obj, "fxsr-opt", &error_abort);
    object_property_add_alias(obj, "i64", obj, "lm", &error_abort);

3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622
    object_property_add_alias(obj, "ds_cpl", obj, "ds-cpl", &error_abort);
    object_property_add_alias(obj, "tsc_adjust", obj, "tsc-adjust", &error_abort);
    object_property_add_alias(obj, "fxsr_opt", obj, "fxsr-opt", &error_abort);
    object_property_add_alias(obj, "lahf_lm", obj, "lahf-lm", &error_abort);
    object_property_add_alias(obj, "cmp_legacy", obj, "cmp-legacy", &error_abort);
    object_property_add_alias(obj, "nodeid_msr", obj, "nodeid-msr", &error_abort);
    object_property_add_alias(obj, "perfctr_core", obj, "perfctr-core", &error_abort);
    object_property_add_alias(obj, "perfctr_nb", obj, "perfctr-nb", &error_abort);
    object_property_add_alias(obj, "kvm_nopiodelay", obj, "kvm-nopiodelay", &error_abort);
    object_property_add_alias(obj, "kvm_mmu", obj, "kvm-mmu", &error_abort);
    object_property_add_alias(obj, "kvm_asyncpf", obj, "kvm-asyncpf", &error_abort);
    object_property_add_alias(obj, "kvm_steal_time", obj, "kvm-steal-time", &error_abort);
    object_property_add_alias(obj, "kvm_pv_eoi", obj, "kvm-pv-eoi", &error_abort);
    object_property_add_alias(obj, "kvm_pv_unhalt", obj, "kvm-pv-unhalt", &error_abort);
    object_property_add_alias(obj, "svm_lock", obj, "svm-lock", &error_abort);
    object_property_add_alias(obj, "nrip_save", obj, "nrip-save", &error_abort);
    object_property_add_alias(obj, "tsc_scale", obj, "tsc-scale", &error_abort);
    object_property_add_alias(obj, "vmcb_clean", obj, "vmcb-clean", &error_abort);
    object_property_add_alias(obj, "pause_filter", obj, "pause-filter", &error_abort);
    object_property_add_alias(obj, "sse4_1", obj, "sse4.1", &error_abort);
    object_property_add_alias(obj, "sse4_2", obj, "sse4.2", &error_abort);

3623
    x86_cpu_load_def(cpu, xcc->cpu_def, &error_abort);
A
Andreas Färber 已提交
3624 3625
}

3626 3627 3628 3629
static int64_t x86_cpu_get_arch_id(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

3630
    return cpu->apic_id;
3631 3632
}

3633 3634 3635 3636 3637 3638 3639
static bool x86_cpu_get_paging_enabled(const CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);

    return cpu->env.cr[0] & CR0_PG_MASK;
}

3640 3641 3642 3643 3644 3645 3646
static void x86_cpu_set_pc(CPUState *cs, vaddr value)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = value;
}

3647 3648 3649 3650 3651 3652 3653
static void x86_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    X86CPU *cpu = X86_CPU(cs);

    cpu->env.eip = tb->pc - tb->cs_base;
}

3654 3655 3656 3657 3658
static bool x86_cpu_has_work(CPUState *cs)
{
    X86CPU *cpu = X86_CPU(cs);
    CPUX86State *env = &cpu->env;

3659 3660
    return ((cs->interrupt_request & (CPU_INTERRUPT_HARD |
                                      CPU_INTERRUPT_POLL)) &&
3661 3662 3663 3664
            (env->eflags & IF_MASK)) ||
           (cs->interrupt_request & (CPU_INTERRUPT_NMI |
                                     CPU_INTERRUPT_INIT |
                                     CPU_INTERRUPT_SIPI |
3665 3666 3667
                                     CPU_INTERRUPT_MCE)) ||
           ((cs->interrupt_request & CPU_INTERRUPT_SMI) &&
            !(env->hflags & HF_SMM_MASK));
3668 3669
}

3670
static Property x86_cpu_properties[] = {
3671 3672 3673
#ifdef CONFIG_USER_ONLY
    /* apic_id = 0 by default for *-user, see commit 9886e834 */
    DEFINE_PROP_UINT32("apic-id", X86CPU, apic_id, 0),
3674 3675 3676
    DEFINE_PROP_INT32("thread-id", X86CPU, thread_id, 0),
    DEFINE_PROP_INT32("core-id", X86CPU, core_id, 0),
    DEFINE_PROP_INT32("socket-id", X86CPU, socket_id, 0),
3677 3678
#else
    DEFINE_PROP_UINT32("apic-id", X86CPU, apic_id, UNASSIGNED_APIC_ID),
3679 3680 3681
    DEFINE_PROP_INT32("thread-id", X86CPU, thread_id, -1),
    DEFINE_PROP_INT32("core-id", X86CPU, core_id, -1),
    DEFINE_PROP_INT32("socket-id", X86CPU, socket_id, -1),
3682
#endif
3683
    DEFINE_PROP_BOOL("pmu", X86CPU, enable_pmu, false),
3684
    { .name  = "hv-spinlocks", .info  = &qdev_prop_spinlocks },
3685
    DEFINE_PROP_BOOL("hv-relaxed", X86CPU, hyperv_relaxed_timing, false),
3686
    DEFINE_PROP_BOOL("hv-vapic", X86CPU, hyperv_vapic, false),
3687
    DEFINE_PROP_BOOL("hv-time", X86CPU, hyperv_time, false),
3688
    DEFINE_PROP_BOOL("hv-crash", X86CPU, hyperv_crash, false),
3689
    DEFINE_PROP_BOOL("hv-reset", X86CPU, hyperv_reset, false),
3690
    DEFINE_PROP_BOOL("hv-vpindex", X86CPU, hyperv_vpindex, false),
3691
    DEFINE_PROP_BOOL("hv-runtime", X86CPU, hyperv_runtime, false),
3692
    DEFINE_PROP_BOOL("hv-synic", X86CPU, hyperv_synic, false),
3693
    DEFINE_PROP_BOOL("hv-stimer", X86CPU, hyperv_stimer, false),
3694
    DEFINE_PROP_BOOL("check", X86CPU, check_cpuid, true),
3695
    DEFINE_PROP_BOOL("enforce", X86CPU, enforce_cpuid, false),
3696
    DEFINE_PROP_BOOL("kvm", X86CPU, expose_kvm, true),
3697
    DEFINE_PROP_UINT32("phys-bits", X86CPU, phys_bits, 0),
3698
    DEFINE_PROP_BOOL("host-phys-bits", X86CPU, host_phys_bits, false),
3699
    DEFINE_PROP_BOOL("fill-mtrr-mask", X86CPU, fill_mtrr_mask, true),
3700 3701 3702 3703 3704 3705 3706
    DEFINE_PROP_UINT32("level", X86CPU, env.cpuid_level, UINT32_MAX),
    DEFINE_PROP_UINT32("xlevel", X86CPU, env.cpuid_xlevel, UINT32_MAX),
    DEFINE_PROP_UINT32("xlevel2", X86CPU, env.cpuid_xlevel2, UINT32_MAX),
    DEFINE_PROP_UINT32("min-level", X86CPU, env.cpuid_min_level, 0),
    DEFINE_PROP_UINT32("min-xlevel", X86CPU, env.cpuid_min_xlevel, 0),
    DEFINE_PROP_UINT32("min-xlevel2", X86CPU, env.cpuid_min_xlevel2, 0),
    DEFINE_PROP_BOOL("full-cpuid-auto-level", X86CPU, full_cpuid_auto_level, true),
3707
    DEFINE_PROP_STRING("hv-vendor-id", X86CPU, hyperv_vendor_id),
3708
    DEFINE_PROP_BOOL("cpuid-0xb", X86CPU, enable_cpuid_0xb, true),
3709
    DEFINE_PROP_BOOL("lmce", X86CPU, enable_lmce, false),
3710
    DEFINE_PROP_BOOL("l3-cache", X86CPU, enable_l3_cache, true),
3711
    DEFINE_PROP_BOOL("vmware-cpuid-freq", X86CPU, vmware_cpuid_freq, true),
3712 3713 3714
    DEFINE_PROP_END_OF_LIST()
};

A
Andreas Färber 已提交
3715 3716 3717 3718
static void x86_cpu_common_class_init(ObjectClass *oc, void *data)
{
    X86CPUClass *xcc = X86_CPU_CLASS(oc);
    CPUClass *cc = CPU_CLASS(oc);
3719 3720 3721
    DeviceClass *dc = DEVICE_CLASS(oc);

    xcc->parent_realize = dc->realize;
3722
    xcc->parent_unrealize = dc->unrealize;
3723
    dc->realize = x86_cpu_realizefn;
3724
    dc->unrealize = x86_cpu_unrealizefn;
3725
    dc->props = x86_cpu_properties;
A
Andreas Färber 已提交
3726 3727 3728

    xcc->parent_reset = cc->reset;
    cc->reset = x86_cpu_reset;
3729
    cc->reset_dump_flags = CPU_DUMP_FPU | CPU_DUMP_CCOP;
3730

3731
    cc->class_by_name = x86_cpu_class_by_name;
3732
    cc->parse_features = x86_cpu_parse_featurestr;
3733
    cc->has_work = x86_cpu_has_work;
3734
    cc->do_interrupt = x86_cpu_do_interrupt;
3735
    cc->cpu_exec_interrupt = x86_cpu_exec_interrupt;
3736
    cc->dump_state = x86_cpu_dump_state;
3737
    cc->set_pc = x86_cpu_set_pc;
3738
    cc->synchronize_from_tb = x86_cpu_synchronize_from_tb;
3739 3740
    cc->gdb_read_register = x86_cpu_gdb_read_register;
    cc->gdb_write_register = x86_cpu_gdb_write_register;
3741 3742
    cc->get_arch_id = x86_cpu_get_arch_id;
    cc->get_paging_enabled = x86_cpu_get_paging_enabled;
3743 3744 3745
#ifdef CONFIG_USER_ONLY
    cc->handle_mmu_fault = x86_cpu_handle_mmu_fault;
#else
3746
    cc->get_memory_mapping = x86_cpu_get_memory_mapping;
3747
    cc->get_phys_page_debug = x86_cpu_get_phys_page_debug;
3748 3749 3750 3751
    cc->write_elf64_note = x86_cpu_write_elf64_note;
    cc->write_elf64_qemunote = x86_cpu_write_elf64_qemunote;
    cc->write_elf32_note = x86_cpu_write_elf32_note;
    cc->write_elf32_qemunote = x86_cpu_write_elf32_qemunote;
3752
    cc->vmsd = &vmstate_x86_cpu;
3753
#endif
3754 3755 3756
    /* CPU_NB_REGS * 2 = general regs + xmm regs
     * 25 = eip, eflags, 6 seg regs, st[0-7], fctrl,...,fop, mxcsr.
     */
3757
    cc->gdb_num_core_regs = CPU_NB_REGS * 2 + 25;
3758 3759 3760
#ifndef CONFIG_USER_ONLY
    cc->debug_excp_handler = breakpoint_handler;
#endif
3761 3762
    cc->cpu_exec_enter = x86_cpu_exec_enter;
    cc->cpu_exec_exit = x86_cpu_exec_exit;
3763

3764
    dc->cannot_instantiate_with_device_add_yet = false;
A
Andreas Färber 已提交
3765 3766 3767 3768 3769 3770
}

static const TypeInfo x86_cpu_type_info = {
    .name = TYPE_X86_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(X86CPU),
A
Andreas Färber 已提交
3771
    .instance_init = x86_cpu_initfn,
3772
    .abstract = true,
A
Andreas Färber 已提交
3773 3774 3775 3776 3777 3778
    .class_size = sizeof(X86CPUClass),
    .class_init = x86_cpu_common_class_init,
};

static void x86_cpu_register_types(void)
{
3779 3780
    int i;

A
Andreas Färber 已提交
3781
    type_register_static(&x86_cpu_type_info);
3782 3783 3784 3785 3786 3787
    for (i = 0; i < ARRAY_SIZE(builtin_x86_defs); i++) {
        x86_register_cpudef_type(&builtin_x86_defs[i]);
    }
#ifdef CONFIG_KVM
    type_register_static(&host_x86_cpu_type_info);
#endif
A
Andreas Färber 已提交
3788 3789 3790
}

type_init(x86_cpu_register_types)